

# MX25L6435E

## 3V, 64M-BIT [x 1/x 2/x 4] CMOS MXSMIO<sup>®</sup> (SERIAL MULTI I/O) FLASH MEMORY

## Key Features

- Hold Feature
- Multi I/O Support Single I/O, Dual I/O and Quad I/O
- Auto Erase and Auto Program Algorithms
- Continuous Program mode



## MX25L6435E

## Contents

| 1. FEATU  | JRES                                                                    | 5  |
|-----------|-------------------------------------------------------------------------|----|
| 2. GENE   | RAL DESCRIPTION                                                         | 6  |
|           | Table 1. Read Performance                                               | 6  |
| 3. PIN CO | ONFIGURATION                                                            | 7  |
| 4. PIN DI | ESCRIPTION                                                              | 7  |
| 5. BLOC   | K DIAGRAM                                                               |    |
| 6. DATA   | PROTECTION                                                              | 9  |
|           | Table 2. Protected Area Sizes                                           |    |
|           | Table 3. 4K-bit Secured OTP Definition                                  |    |
| 7. MEMC   | RY ORGANIZATION                                                         |    |
|           | Table 4. Memory Organization                                            |    |
| 8. DEVIC  | E OPERATION                                                             |    |
| 9. HOLD   | FEATURE                                                                 |    |
| 10. COM   | MAND DESCRIPTION                                                        |    |
|           | Table 5. Command Sets                                                   |    |
| 10-1.     |                                                                         |    |
| 10-2.     |                                                                         |    |
| 10-3.     | Read Identification (RDID)                                              | 20 |
| 10-4.     | Read Status Register (RDSR)                                             | 21 |
| 10-5.     | Read Configuration Register (RDCR)                                      | 22 |
|           | Table 6. Status Register                                                | 23 |
| 10-6.     | Write Status Register (WRSR)                                            | 25 |
|           | Table 7. Protection Modes                                               |    |
| 10-7.     | ······································                                  |    |
| 10-8.     | ······································                                  |    |
| 10-9.     |                                                                         |    |
|           | ). 2 x I/O Read Mode (2READ)                                            |    |
|           | . Quad Read Mode (QREAD)                                                |    |
|           | 2. 4 x I/O Read Mode (4READ)                                            |    |
|           | 3. Performance Enhance Mode                                             |    |
|           | I. Sector Erase (SE)                                                    |    |
|           | 5. Block Erase (BE)                                                     |    |
|           | 5. Block Erase (BE32K)                                                  |    |
|           | 7. Chip Erase (CE)<br>3. Page Program (PP)                              |    |
|           | 9. 4 x I/O Page Program (4PP)                                           |    |
|           | ). Continuous Program mode (CP mode)                                    |    |
|           | I. Deep Power-down (DP)                                                 |    |
|           | 2. Release from Deep Power-down (RDP), Read Electronic Signature (RES)  |    |
|           | B. Read Electronic Manufacturer ID & Device ID (REMS), (REMS2), (REMS4) |    |
|           | I. ID Read                                                              |    |
|           | Table 8. ID Definitions                                                 |    |
| 10-25     | 5. Enter Secured OTP (ENSO)                                             |    |
|           | 6. Exit Secured OTP (EXSO)                                              |    |
|           | 7. Read Security Register (RDSCUR)                                      |    |
|           | Table 9. Security Register Definition                                   |    |



|     | 10-28. | Write Security Register (WRSCUR)                               | 54 |
|-----|--------|----------------------------------------------------------------|----|
|     | 10-29. | Write Protection Selection (WPSEL)                             | 54 |
|     |        | Single Block Lock/Unlock Protection (SBLK/SBULK)               |    |
|     | 10-31. | Read Block Lock Status (RDBLOCK)                               | 61 |
|     | 10-32. | Gang Block Lock/Unlock (GBLK/GBULK)                            | 62 |
|     | 10-33. | Enable SO to Output RY/BY# (ESRY)                              | 63 |
|     | 10-34. | Disable SO to Output RY/BY# (DSRY)                             | 63 |
|     |        | No Operation (NOP)                                             |    |
|     |        | Software Reset (Reset-Enable (RSTEN) and Reset (RST))          |    |
|     | 10-37. | Read SFDP Mode (RDSFDP)                                        |    |
|     |        | Table 10. Signature and Parameter Identification Data Values   |    |
|     |        | Table 11. Parameter Table (0): JEDEC Flash Parameter Tables    |    |
|     |        | Table 12. Parameter Table (1): Macronix Flash Parameter Tables |    |
|     |        | R-ON STATE                                                     |    |
| 12. | ELEC   | RICAL SPECIFICATIONS                                           | 71 |
|     | 12-1.  | Absolute Maximum Ratings                                       | 71 |
|     | 12-2.  | Capacitance                                                    |    |
|     |        | Table 13. DC Characteristics                                   | 73 |
|     |        | Table 14. AC Characteristics                                   | 74 |
| 13. | TIMIN  | G ANALYSIS                                                     |    |
|     |        | Table 15. Power-Up Timing                                      | 78 |
|     |        | Initial Delivery State                                         |    |
|     |        | ATING CONDITIONS                                               |    |
| 15. | ERAS   | E AND PROGRAMMING PERFORMANCE                                  | 81 |
| 16. | DATA   | RETENTION                                                      | 81 |
| 17. | LATCH  | I-UP CHARACTERISTICS                                           | 81 |
| 18. | ORDE   | RING INFORMATION                                               | 82 |
|     |        | NAME DESCRIPTION                                               |    |
| 20. | PACK   | AGE INFORMATION                                                | 84 |
|     |        | 16-pin SOP (300mil)                                            | -  |
|     |        | 8-pin SOP (200mil)                                             |    |
|     |        | 8-WSON (6x5mm)                                                 |    |
|     |        | 8-WSON (8x6mm)                                                 |    |
|     |        | 24 ball TFBGA (6x8mm)                                          |    |
|     |        | 12-ball WLCSP (Ball Diameter 0.30mm)                           |    |
| 21. |        |                                                                |    |
|     |        |                                                                |    |



## Figures

| Figure 3. Write Enable (WREN) Sequence (Command 06)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Figure 1. Serial Modes Supported (for Normal Serial mode)<br>Figure 2. Hold Condition Operation |     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|
| Figure 4. Write Disable (WRDI) Sequence (Command 9F)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                 |     |
| Figure 5. Read Identification (RDID) Sequence (Command 9F).       20         Figure 6. Read Status Register (RDSR) Sequence (Command 05).       21         Figure 7. Read Configuration Register (RDCR) Sequence (Command 01).       25         Figure 8. Write Status Register (WRSR) Sequence (Command 03).       27         Figure 10. Read Data Bytes (READ) Sequence (Command 03).       28         Figure 11. Read at Higher Speed (FAST_READ) Sequence (Command 08).       30         Figure 12. Dual Read Mode Sequence (Command 38).       30         Figure 13. Z x I/O Read Mode Sequence (Command 6Bh).       32         Figure 14. A x I/O Read Mode Sequence (Command 6Bh).       32         Figure 15. 4 x I/O Read Mode Sequence (Command 6Bh).       33         Figure 16. A x I/O Read Performance Enhance Mode Sequence (Command 6Bh).       33         Figure 18. Sector Erase (SE) Sequence (Command 00).       37         Figure 20. Block Erase (BE) Sequence (Command 52).       39         Figure 21. Onip Erase (CE) Sequence (Command 52).       39         Figure 22. Page Program (PP) Sequence (Command 60 or C7).       40         Figure 23. 4 x I/O Page Program (PP) Sequence (Command 60).       42         Figure 24. Program/Erase Flow(2) without read array data       44         Figure 25. Continously Program (PP) Sequence (Command 60).       43         Figure 26. Read Electronic Manufactu                                    |                                                                                                 |     |
| Figure 6. Read Status Register (RDSR) Sequence (Command 05).       21         Figure 8. Write Status Register (WRSR) Sequence (Command 01).       25         Figure 9. WRSR flow.       27         Figure 9. WRSR flow.       27         Figure 11. Read Data Bytes (READ) Sequence (Command 03).       28         Figure 11. Read Data Bytes (READ) Sequence (Command 03).       28         Figure 12. Dual Read Mode Sequence (Command 3B).       30         Figure 13. 2 x I/O Read Mode Sequence (Command BB).       31         Figure 14. A I/O Read Mode Sequence (Command BB).       32         Figure 15. 4 x I/O Read Mode Sequence (Command EB).       33         Figure 16. 4 x I/O Read Performance Enhance Mode Sequence (Command EB).       36         Figure 18. Sector Erase (SE) Sequence (Command 20).       37         Figure 18. Block Erase SI2K (BE32K) Sequence (Command 52).       39         Figure 21. Chip Erase (CE) Sequence (Command 52).       39         Figure 24. Program/Erase Flow(1) with read array data       44         Figure 25. Continously Program (APP) Sequence (Command 38).       42         Figure 26. Continously Program (CP) Mode Sequence (Command 38).       42         Figure 27. Deep Power-down (DP) Sequence (Command 48).       44         Figure 26. Continously Program (CP) Mode Sequence (Command 48).       44         Figure 27. Deep                                                                       |                                                                                                 |     |
| Figure 7. Read Configuration Register (RDCR) Sequence       22         Figure 8. Write Status Register (WRSR) Sequence (Command 01).       25         Figure 10. Read Data Bytes (READ) Sequence (Command 03).       28         Figure 11. Read at Higher Speed (FAST) READ) Sequence (Command 0B) (104MHz).       29         Figure 12. Dual Read Mode Sequence (Command 8B).       30         Figure 14. Quad Read Mode Sequence (Command 6B).       31         Figure 15. 4 x I/O Read Mode Sequence (Command 6B).       32         Figure 16. 4 x I/O Read Mode Sequence (Command 6B).       32         Figure 17. Word Read Quad I/O (W4READ) Sequence (Command EB).       35         Figure 18. Sector Erase (EE) Sequence (Command 02).       37         Figure 20. Block Erase (BE) Sequence (Command 02).       37         Figure 21. Chip Erase (CE) Sequence (Command 02).       38         Figure 22. Page Program (PP) Sequence (Command 52).       39         Figure 23. A I/O Page Program (PP) Sequence (Command 38).       42         Figure 24. Program/Erase Flow(1) with read array data.       43         Figure 25. Continuous Program (PP) Sequence (Command 38).       42         Figure 26. Read Electronic Signature (RES) Sequence (Command 38).       44         Figure 27. Deep Power-down (RDP) Sequence (Command AB).       44         Figure 30. Read Electronic Manufacture & Device ID (REMS) Sequence                                     |                                                                                                 |     |
| Figure 8. Write Status Register (ŴRSR) Sequence (Command 01)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                 |     |
| Figure 9. WRSR flow.       27         Figure 10. Read Data Bytes (READ) Sequence (Command 03).       28         Figure 11. Read at Higher Speed (FAST_READ) Sequence (Command 0B) (104MHz).       29         Figure 12. Dual Read Mode Sequence (Command 3B).       30         Figure 13. Z v IO Read Mode Sequence (Command BB).       31         Figure 14. Quad Read Mode Sequence (Command BB).       32         Figure 15. 4 x I/O Read Mode Sequence (Command EB).       35         Figure 17. Word Read Quad I/O (W4READ) Sequence (Command ETh).       36         Figure 18. Sector Erase (SE) Sequence (Command 20).       37         Figure 20. Block Erase (BE) Sequence (Command 52).       39         Figure 21. Chip Erase (CD) Sequence (Command 60 or C7).       40         Figure 22. Page Program (PP) Sequence (Command 38).       42         Figure 23. 4 x I/O Page Program (4PP) Sequence (Command 38).       42         Figure 24. Program/Erase Flow(1) with read array data.       43         Figure 25. Program/Erase Flow(2) without read array data.       44         Figure 26. Continously Program (CP) Mode Sequence (Command AB).       47         Figure 27. Deep Power-down (DP) Sequence (Command AB).       48         Figure 28. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command AB).       47         Figure 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Comman                                    |                                                                                                 |     |
| Figure 10. Read Data Bytes (READ) Sequence (Command 03)       28         Figure 11. Read at Higher Speed (FAST_READ) Sequence (Command 0B) (104MHz)       29         Figure 12. Dual Read Mode Sequence (Command 3B)       30         Figure 13. 2 x I/O Read Mode Sequence (Command 6B)       31         Figure 14. Vol Read Mode Sequence (Command 6B)       32         Figure 15. 4 x I/O Read Mode Sequence (Command 6B)       33         Figure 17. Word Read Quad I/O (WHREAD) Sequence (Command EB)       36         Figure 18. Sector Erase (SE) Sequence (Command 20)       37         Figure 19. Block Erase (SE) Sequence (Command 20)       37         Figure 20. Block Erase (SE) Sequence (Command 60 or C7)       40         Figure 21. Chip Erase (CE) Sequence (Command 60 or C7)       40         Figure 23. 4 x I/O Page Program (PP) Sequence (Command 02)       41         Figure 24. Program/Erase Flow(1) with read array data       43         Figure 25. Program/Erase Flow(2) without read array data       44         Figure 26. Continously Program (CP) Mode Sequence (Command AB)       47         Figure 27. Read Electronic Manufacture 8. Device D1 (REMS) Sequence (Command AB)       47         Figure 28. Read Electronic Manufacture 8. Device D1 (REMS) Sequence (Command AB)       47         Figure 29. Neetase from Deep Power-down (RDP) Sequence (Command AB)       47         Figure 20. Read                                    |                                                                                                 |     |
| Figure 11. Read at Higher Speed (FAST_READ) Sequence (Command 0B) (104MHz)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                 |     |
| Figure 12. Dual Read Mode Sequence (Command 3B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                 |     |
| Figure 13. 2 x I/O Read Mode Sequence (Command BB).       31         Figure 14. Quad Read Mode Sequence (Command BB).       32         Figure 15. 4 x I/O Read Mode Sequence (Command EB).       33         Figure 16. 4 x I/O Read Performance Enhance Mode Sequence (Command EB).       35         Figure 18. Sector Erase (SE) Sequence (Command 20).       37         Figure 19. Block Erase (SE) Sequence (Command 20).       38         Figure 20. Block Erase (SE) Sequence (Command 20).       39         Figure 21. Chip Erase (CE) Sequence (Command 60 or C7).       40         Figure 22. Page Program (PP) Sequence (Command 38).       42         Figure 23. 4 x I/O Page Program (4PP) Sequence (Command 38).       42         Figure 24. Program/Erase Flow(1) with read array data       43         Figure 25. Program/Erase Flow(1) with read array data.       44         Figure 26. Continously Program (CP) Mode Sequence (Command AB).       46         Figure 27. Deep Power-down (DP) Sequence (Command AB).       47         Figure 31. Read Security Register (RDSCUR) Sequence (Command AB).       48         Figure 31. Read Security Register (RDSCUR) Sequence (Command AB).       52         Figure 32. Write Protection Selection (WPSEL) Sequence (Command AB).       54         Figure 33. Write Protection Selection (WPSEL) Sequence (Command AB).       55         Figure 34. BP and SRWD if WPSEL=0                                    |                                                                                                 |     |
| Figure 14. Quad Read Mode Sequence (Command EB)       32         Figure 15. 4 x I/O Read Mode Sequence (Command EB)       33         Figure 17. Word Read Quad I/O (WAREAD) Sequence (Command ETh)       36         Figure 18. Sector Erase (SE) Sequence (Command D8)       37         Figure 19. Block Erase (SE) Sequence (Command D8)       38         Figure 20. Block Erase 32KB (BE32K) Sequence (Command 52)       39         Figure 21. Chip Erase (CE) Sequence (Command 00 or C7)       40         Figure 23. 4 x I/O Page Program (PP) Sequence (Command 02)       41         Figure 24. Program/Erase Flow(1) with read array data       43         Figure 25. Program/Erase Flow(2) without read array data       44         Figure 26. Continously Program (CP) Mode Sequence (Command AB)       44         Figure 27. Deep Power-down (DP) Sequence (Command AB)       47         Figure 28. Read Electronic Signature (RES) Sequence (Command AB)       47         Figure 30. Read Electronic Manifacturer & Device ID (REMS) Sequence (Command B9)       47         Figure 31. Read Security Register (NPSCUR) Sequence (Command 2Fh)       50         Figure 32. Write Protection Selection (WPSEL) Sequence (Command 2Bh)       48         Figure 33. Read Security Register (WRSCUR) Sequence (Command 2Fh)       52         Figure 34. BP and SRWD if WPSEL=0       10 (REMS) Sequence (Command 2Fh)       52 <tr< td=""><td></td><td></td></tr<>      |                                                                                                 |     |
| Figure 15. 4 x I/O Read Mode Sequence (Command EB)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                 |     |
| Figure 16. 4 x I/O Read Performance Enhance Mode Sequence (Command EB)       35         Figure 17. Word Read Quad I/O (W4READ) Sequence (Command E7h)       36         Figure 18. Sector Erase (SE) Sequence (Command D8)       37         Figure 19. Block Erase (BE) Sequence (Command D8)       38         Figure 20. Block Erase (CE) Sequence (Command 52)       39         Figure 21. Chip Erase (CE) Sequence (Command 60 or C7)       40         Figure 22. Page Program (PP) Sequence (Command 38)       42         Figure 23. 4 x I/O Page Program (APP) Sequence (Command 38)       42         Figure 25. Program/Erase Flow(1) with read array data       43         Figure 26. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD)       46         Figure 27. Deep Power-down (DP) Sequence (Command 4B)       47         Figure 28. Read Electronic Signature (RES) Sequence (Command AB)       49         Figure 30. Read Electronic Signature (RES) Sequence (Command AB)       49         Figure 31. Read Security Register (WRSCUR) Sequence (Command 2Bh)       52         Figure 32. Write Security Register (WRSCUR) Sequence (Command 2Bh)       52         Figure 33. Write Protection Selection (WPSEL)       Sequence (Command 3Bh)       55         Figure 34. BP and SRWD if WPSEL=0       55       56       57         Figure 35. The individual block lock mode is effective after setting                             |                                                                                                 |     |
| Figure 17. Word Read Quad I/O (W4READ) Sequence (Command E7h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                 |     |
| Figure 18. Sector Erase (SE) Sequence (Command 20)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                 |     |
| Figure 19. Block Erase (BE) Sequence (Command D8)       38         Figure 20. Block Erase 32KB (BE32K) Sequence (Command 62)       39         Figure 21. Chip Erase (CE) Sequence (Command 00 or C7)       40         Figure 22. Page Program (PP) Sequence (Command 02)       41         Figure 23. 4 x I/O Page Program (4PP) Sequence (Command 38)       42         Figure 24. Program/Erase Flow(1) with read array data       43         Figure 25. Program/Erase Flow(2) without read array data       44         Figure 26. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD)       46         Figure 27. Deep Power-down (DP) Sequence (Command AB)       47         Figure 28. Read Electronic Signature (RES) Sequence (Command AB)       48         Figure 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command AB)       49         Figure 31. Read Security Register (WSCUR) Sequence (Command 2Ph)       52         Figure 33. Write Protection Selection (WPSEL) Sequence (Command 2Bh)       52         Figure 34. BP and SRWD if WPSEL=0       55         Figure 35. Write Erotection Selection (WPSEL) Sequence (Command 68h)       55         Figure 36. WPSEL Flow       57         Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 3G/39)       58         Figure 38. Block Lock/Unlock GBLK/GBULK) Sequence (Command 3C)       61                                             |                                                                                                 |     |
| Figure 20.       Block Erase 32KB (BE32K) Sequence (Command 52)       39         Figure 21.       Chip Erase (CE) Sequence (Command 60 or C7)       40         Figure 22.       Page Program (PP) Sequence (Command 02)       41         Figure 23.       4 x I/O Page Program (4PP) Sequence (Command 38)       42         Figure 24.       Program/Erase Flow(1) with read array data       43         Figure 25.       Program/Erase Flow(2) without read array data       44         Figure 26.       Continously Program (CP) Mode Sequence with Hardware Detection (Command AD)       46         Figure 27.       Deep Power-down (DP) Sequence (Command B9)       47         Figure 28.       Read Electronic Signature (RES) Sequence (Command AB)       49         Figure 30.       Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90 or EF or DF)       50         Figure 31.       Read Security Register (WSCUR) Sequence (Command 2Fh)       54         Figure 33.       Write Protection Selection (WPSEL) Sequence (Command 68h)       55         Figure 34.       BP and SRWD if WPSEL=0       55         Figure 37.       Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39)       58         Figure 38.       Block Lock/Unlock Rote is effective after setting WPSEL=1       56         Figure 39.       Block Lock/Unlock (GBLK/GBUL                                                                           |                                                                                                 |     |
| Figure 21. Chip Erase (CE) Sequence (Command 60 or C7)       40         Figure 22. Page Program (PP) Sequence (Command 02)       41         Figure 23. 4 x I/O Page Program (4PP) Sequence (Command 38)       42         Figure 24. Program/Erase Flow(1) with read array data       43         Figure 25. Program/Erase Flow(2) without read array data       44         Figure 26. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD)       46         Figure 27. Deep Power-down (DP) Sequence (Command AB)       47         Figure 28. Read Electronic Signature (RES) Sequence (Command AB)       48         Figure 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90 or EF or DF)       50         Figure 31. Read Security Register (RDSCUR) Sequence (Command 2Bh)       52         Figure 32. Write Security Register (WRSCUR) Sequence (Command 2Bh)       52         Figure 33. Write Protection Selection (WPSEL) Sequence (Command 68h)       55         Figure 34. BP and SRWD if WPSEL=0       55         Figure 35. The individual block lock mode is effective after setting WPSEL=1       56         Figure 39. Block Lock/Ionlock Protection (SBLK/SBULK) Sequence (Command 3C/)       59         Figure 39. Block Lock/VInlock Protection (SBLK/SBULK) Sequence (Command 3C/)       60         Figure 41. Gang Block Lock/Unlock (RDBL/CK) Sequence (Command 3C/)       61         Figure 41. Gang Block |                                                                                                 |     |
| Figure 22. Page Program (PP) Sequence (Command 02)       41         Figure 23. 4 x I/O Page Program (APP) Sequence (Command 38)       42         Figure 24. Program/Erase Flow(1) with read array data       43         Figure 25. Program/Erase Flow(2) without read array data       44         Figure 26. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD)       46         Figure 27. Deep Power-down (DP) Sequence (Command B9)       47         Figure 28. Read Electronic Signature (RES) Sequence (Command AB)       48         Figure 29. Release from Deep Power-down (RDP) Sequence (Command AB)       49         Figure 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 2Bh)       52         Figure 31. Read Security Register (RDSCUR) Sequence (Command 2Bh)       52         Figure 32. Write Security Register (WRSCUR) Sequence (Command 2Bh)       52         Figure 33. Write Protection Selection (WPSEL) Sequence (Command 2Bh)       55         Figure 34. BP and SRWD if WPSEL=0       55         Figure 36. WPSEL Flow       57         Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39)       58         Figure 38. Block Lock Flow       60         Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C)       61         Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98)       62                           |                                                                                                 |     |
| Figure 23. 4 x I/O Page Program (4PP) Sequence (Command 38)       42         Figure 24. Program/Erase Flow(1) with read array data       43         Figure 25. Program/Erase Flow(2) without read array data       44         Figure 26. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD)       46         Figure 27. Deep Power-down (DP) Sequence (Command B9)       47         Figure 28. Read Electronic Signature (RES) Sequence (Command AB)       48         Figure 29. Release from Deep Power-down (RDP) Sequence (Command AB)       49         Figure 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 2Bh)       52         Figure 31. Read Security Register (RDSCUR) Sequence (Command 2Bh)       52         Figure 33. Write Security Register (WRSCUR) Sequence (Command 2Bh)       52         Figure 34. BP and SRWD if WPSEL=0       55         Figure 35. The individual block lock mode is effective after setting WPSEL=1       56         Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39)       58         Figure 43. Block Lock Flow       59         Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 3C)       60         Figure 42. Software Reset Recovery       63         Figure 43. Block Lock/Ion Lock Status (RDBLOCK) Sequence (Command 3C)       61         Figure 44. Maximun Negative Overshoot Waveform       71                    |                                                                                                 |     |
| Figure 24. Program/Erase Flow(1) with read array data       43         Figure 25. Program/Erase Flow(2) without read array data       44         Figure 26. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD)       46         Figure 27. Deep Power-down (DP) Sequence (Command B9)       47         Figure 28. Read Electronic Signature (RES) Sequence (Command AB)       48         Figure 29. Release from Deep Power-down (RDP) Sequence (Command AB)       49         Figure 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90 or EF or DF)       50         Figure 31. Read Security Register (WRSCUR) Sequence (Command 2Bh)       52         Figure 32. Write Security Register (WRSCUR) Sequence (Command 2Bh)       54         Figure 33. Write Protection Selection (WPSEL) Sequence (Command 68h)       55         Figure 34. BP and SRWD if WPSEL=0       55         Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39)       58         Figure 38. Block Lock/Unlock K protection (SBLK/SBULK) Sequence (Command 36/39)       58         Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 7E/98)       62         Figure 42. Software Reset Recovery       63         Figure 43. Maximum Negative Overshoot Waveform       71         Figure 44. Maximum Negative Overshoot Waveform       72         Figure 45. Data Input Test Waveforms and Me |                                                                                                 |     |
| Figure 25. Program/Erase Flow(2) without read array data       44         Figure 25. Program/Erase Flow(2) without read array data       44         Figure 26. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD).       46         Figure 27. Deep Power-down (DP) Sequence (Command AB)       47         Figure 28. Read Electronic Signature (RES) Sequence (Command AB)       48         Figure 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command AB)       49         Figure 31. Read Security Register (RDSCUR) Sequence (Command 2Bh)       52         Figure 32. Write Security Register (WRSCUR) Sequence (Command 2Bh)       52         Figure 33. Write Protection Selection (WPSEL) Sequence (Command 68h)       55         Figure 34. BP and SRWD if WPSEL=0       55         Figure 35. The individual block lock mode is effective after setting WPSEL=1       56         Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39)       58         Figure 38. Block Lock Flow       60         Figure 41. Gang Block Lock/Unlock (GBLK/GBLLK) Sequence (Command 7E/98)       62         Figure 42. Software Reset Recovery       63         Figure 43. Maximum Negative Overshoot Waveform       71         Figure 44. Maximum Negative Overshoot Waveform       72         Figure 45. Maximum Positive Overshoot Waveform       72         Figu                                    |                                                                                                 |     |
| Figure 26. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD)       46         Figure 27. Deep Power-down (DP) Sequence (Command B9)       47         Figure 28. Read Electronic Signature (RES) Sequence (Command AB)       48         Figure 29. Release from Deep Power-down (RDP) Sequence (Command AB)       49         Figure 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command AB)       49         Figure 31. Read Security Register (RDSCUR) Sequence (Command 2Bh)       52         Figure 32. Write Security Register (WRSCUR) Sequence (Command 2Fh)       54         Figure 33. Write Protection Selection (WPSEL) Sequence (Command 68h)       55         Figure 34. BP and SRWD if WPSEL=0       55         Figure 35. The individual block lock mode is effective after setting WPSEL=1       56         Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39)       58         Figure 38. Block Lock Flow       59         Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 7E/98)       62         Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98)       62         Figure 42. Software Reset Recovery       63         Figure 43. Maximum Negative Overshoot Waveform       71         Figure 44. Maximum Negative Overshoot Waveform       71         Figure 45. Data Input Test Waveforms and Measurement Level             |                                                                                                 |     |
| Figure 27. Deep Power-down (DP) Sequence (Command B9)       47         Figure 28. Read Electronic Signature (RES) Sequence (Command AB)       48         Figure 29. Release from Deep Power-down (RDP) Sequence (Command AB)       49         Figure 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90 or EF or DF)       50         Figure 31. Read Security Register (WRSCUR) Sequence (Command 2Bh)       52         Figure 32. Write Security Register (WRSCUR) Sequence (Command 2Fh)       54         Figure 33. Write Protection Selection (WPSEL) Sequence (Command 68h)       55         Figure 34. BP and SRWD if WPSEL=0       55         Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39)       57         Figure 38. Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39)       58         Figure 39. Block Lock/Unlock Flow       59         Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C)       60         Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98)       62         Figure 42. Software Reset Recovery       63         Figure 45. Maximum Negative Overshoot Waveform       71         Figure 45. Maximum Negative Overshoot Waveform       71         Figure 47. Output Loading       72         Figure 48. SCLK TIMING DEFINITION       72         Figure 49. Serial Input Timi                                    |                                                                                                 |     |
| Figure 28. Read Electronic Signature (RES) Sequence (Command AB).       48         Figure 29. Release from Deep Power-down (RDP) Sequence (Command AB).       49         Figure 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90 or EF or DF).       50         Figure 31. Read Security Register (RDSCUR) Sequence (Command 2Bh).       52         Figure 32. Write Security Register (WRSCUR) Sequence (Command 2Fh).       54         Figure 33. Write Protection Selection (WPSEL) Sequence (Command 68h).       55         Figure 34. BP and SRWD if WPSEL=0.       55         Figure 35. The individual block lock mode is effective after setting WPSEL=1.       56         Figure 36. WPSEL Flow       57         Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39).       58         Figure 38. Block Lock/Unlock Frow       59         Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C).       60         Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98).       62         Figure 42. Software Reset Recovery       63         Figure 44. Maximum Negative Overshoot Waveform       71         Figure 45. Maximum Positive Overshoot Waveform       71         Figure 45. Maximum Positive Overshoot Waveform       72         Figure 44. Maximum Negative Overshoot Waveform       72         Figure 45. Maxim                                    | Figure 26. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD           | )46 |
| Figure 29. Release from Deep Power-down (RDP) Sequence (Command AB)       49         Figure 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90 or EF or DF)       50         Figure 31. Read Security Register (RDSCUR) Sequence (Command 2Bh)       52         Figure 32. Write Security Register (WRSCUR) Sequence (Command 2Fh)       54         Figure 33. Write Protection Selection (WPSEL) Sequence (Command 68h)       55         Figure 35. The individual block lock mode is effective after setting WPSEL=1       56         Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39)       58         Figure 38. Block Lock Flow       59         Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C)       60         Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98)       62         Figure 42. Software Reset Recovery       63         Figure 44. Maximum Negative Overshoot Waveform       71         Figure 45. Maximum Positive Overshoot Waveform       71         Figure 46. Data Input Test Waveforms and Measurement Level       72         Figure 49. Serial Input Timing       76         Figure 49. Serial Input Timing       76         Figure 51. Hold Timing       76         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1       77                                                                                  |                                                                                                 |     |
| Figure 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90 or EF or DF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                 |     |
| Figure 31. Read Security Register (RDSCUR) Sequence (Command 2Bh)       52         Figure 32. Write Security Register (WRSCUR) Sequence (Command 2Fh)       54         Figure 33. Write Protection Selection (WPSEL) Sequence (Command 68h)       55         Figure 34. BP and SRWD if WPSEL=0       55         Figure 35. The individual block lock mode is effective after setting WPSEL=1       56         Figure 36. WPSEL Flow       57         Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39)       58         Figure 39. Block Unlock Flow       60         Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C)       61         Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98)       62         Figure 42. Software Reset Recovery       63         Figure 45. Maximum Negative Overshoot Waveform       71         Figure 46. Data Input Test Waveforms and Measurement Level       72         Figure 47. Output Loading       72         Figure 49. Serial Input Timing       76         Figure 50. Output Timing       76         Figure 51. Hold Timing       77         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1       77                                                                                                                                                                                                                    |                                                                                                 |     |
| Figure 32. Write Security Register (WRSCUR) Sequence (Command 2Fh)       54         Figure 33. Write Protection Selection (WPSEL) Sequence (Command 68h)       55         Figure 34. BP and SRWD if WPSEL=0       55         Figure 35. The individual block lock mode is effective after setting WPSEL=1       56         Figure 36. WPSEL Flow       57         Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39)       58         Figure 38. Block Lock Flow       59         Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C)       61         Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98)       62         Figure 42. Software Reset Recovery       63         Figure 45. Maximum Negative Overshoot Waveform       71         Figure 46. Data Input Test Waveforms and Measurement Level       72         Figure 47. Output Loading       72         Figure 48. SCLK TIMING DEFINITION       72         Figure 49. Serial Input Timing       76         Figure 50. Output Timing       76         Figure 51. Hold Timing       76         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1       77                                                                                                                                                                                                                                                      |                                                                                                 |     |
| Figure 33. Write Protection Selection (WPSEL) Sequence (Command 68h).       55         Figure 34. BP and SRWD if WPSEL=0       55         Figure 35. The individual block lock mode is effective after setting WPSEL=1       56         Figure 36. WPSEL Flow       57         Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39)       58         Figure 38. Block Lock Flow       59         Figure 39. Block Unlock Flow       60         Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C)       61         Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98)       62         Figure 42. Software Reset Recovery       63         Figure 43. Maximum Negative Overshoot Waveform       71         Figure 44. Maximum Negative Overshoot Waveform       71         Figure 45. Maximum Positive Overshoot Waveform       72         Figure 47. Output Loading       72         Figure 48. SCLK TIMING DEFINITION       72         Figure 49. Serial Input Timing       76         Figure 50. Output Timing       76         Figure 51. Hold Timing       77         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1       77                                                                                                                                                                                                                                       |                                                                                                 |     |
| Figure 34. BP and SRWD if WPSEL=0       55         Figure 35. The individual block lock mode is effective after setting WPSEL=1       56         Figure 36. WPSEL Flow       57         Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39)       58         Figure 39. Block Lock Flow       60         Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C)       61         Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98)       62         Figure 42. Software Reset Recovery       63         Figure 45. Maximum Negative Overshoot Waveform       71         Figure 46. Data Input Test Waveforms and Measurement Level       72         Figure 47. Output Loading       72         Figure 49. Serial Input Timing       76         Figure 50. Output Timing       76         Figure 51. Hold Timing       76         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1       77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                 |     |
| Figure 35. The individual block lock mode is effective after setting WPSEL=1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                 |     |
| Figure 36. WPSEL Flow       57         Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39)       58         Figure 38. Block Lock Flow       59         Figure 39. Block Unlock Flow       60         Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C)       61         Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98)       62         Figure 42. Software Reset Recovery       63         Figure 44. Maximum Negative Overshoot Waveform       71         Figure 45. Maximum Positive Overshoot Waveform       71         Figure 46. Data Input Test Waveforms and Measurement Level       72         Figure 48. SCLK TIMING DEFINITION       72         Figure 49. Serial Input Timing       76         Figure 50. Output Timing       76         Figure 51. Hold Timing       77         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1       77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                 |     |
| Figure 37. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39).       58         Figure 38. Block Lock Flow       59         Figure 39. Block Unlock Flow       60         Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C).       61         Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98)       62         Figure 42. Software Reset Recovery       63         Figure 45. Maximum Negative Overshoot Waveform       71         Figure 46. Data Input Test Waveforms and Measurement Level       72         Figure 47. Output Loading       72         Figure 49. Serial Input Timing       76         Figure 50. Output Timing       76         Figure 51. Hold Timing       77         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1       77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                 |     |
| Figure 38. Block Lock Flow59Figure 39. Block Unlock Flow60Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C)61Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98)62Figure 42. Software Reset Recovery63Figure 44. Maximum Negative Overshoot Waveform71Figure 45. Maximum Positive Overshoot Waveform71Figure 46. Data Input Test Waveforms and Measurement Level72Figure 47. Output Loading72Figure 48. SCLK TIMING DEFINITION72Figure 50. Output Timing76Figure 51. Hold Timing77Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=177                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                 |     |
| Figure 39. Block Unlock Flow.60Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C).61Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98).62Figure 42. Software Reset Recovery.63Figure 44. Maximum Negative Overshoot Waveform.71Figure 45. Maximum Positive Overshoot Waveform.71Figure 46. Data Input Test Waveforms and Measurement Level.72Figure 47. Output Loading.72Figure 48. SCLK TIMING DEFINITION.72Figure 50. Output Timing.76Figure 51. Hold Timing.77Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1.77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                 |     |
| Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C)       61         Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98)       62         Figure 42. Software Reset Recovery       63         Figure 44. Maximum Negative Overshoot Waveform       71         Figure 45. Maximum Positive Overshoot Waveform       71         Figure 46. Data Input Test Waveforms and Measurement Level       72         Figure 47. Output Loading       72         Figure 48. SCLK TIMING DEFINITION       72         Figure 50. Output Timing       76         Figure 51. Hold Timing       77         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1       77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                 |     |
| Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98)       62         Figure 42. Software Reset Recovery       63         Figure 44. Maximum Negative Overshoot Waveform       71         Figure 45. Maximum Positive Overshoot Waveform       71         Figure 46. Data Input Test Waveforms and Measurement Level       72         Figure 47. Output Loading       72         Figure 48. SCLK TIMING DEFINITION       72         Figure 49. Serial Input Timing       76         Figure 50. Output Timing       76         Figure 51. Hold Timing       77         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1       77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                 |     |
| Figure 42. Software Reset Recovery63Figure 44. Maximum Negative Overshoot Waveform71Figure 45. Maximum Positive Overshoot Waveform71Figure 46. Data Input Test Waveforms and Measurement Level72Figure 47. Output Loading72Figure 48. SCLK TIMING DEFINITION72Figure 49. Serial Input Timing76Figure 50. Output Timing76Figure 51. Hold Timing77Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=177                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                 |     |
| Figure 44. Maximum Negative Overshoot Waveform       71         Figure 45. Maximum Positive Overshoot Waveform       71         Figure 45. Data Input Test Waveforms and Measurement Level       72         Figure 47. Output Loading       72         Figure 48. SCLK TIMING DEFINITION       72         Figure 49. Serial Input Timing       76         Figure 50. Output Timing       76         Figure 51. Hold Timing       77         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1       77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                 |     |
| Figure 45. Maximum Positive Overshoot Waveform       71         Figure 46. Data Input Test Waveforms and Measurement Level       72         Figure 47. Output Loading       72         Figure 48. SCLK TIMING DEFINITION       72         Figure 49. Serial Input Timing       76         Figure 50. Output Timing       76         Figure 51. Hold Timing       77         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1       77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                 |     |
| Figure 46. Data Input Test Waveforms and Measurement Level       72         Figure 47. Output Loading       72         Figure 48. SCLK TIMING DEFINITION       72         Figure 49. Serial Input Timing       76         Figure 50. Output Timing       76         Figure 51. Hold Timing       77         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1       77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                 |     |
| Figure 47. Output Loading       72         Figure 48. SCLK TIMING DEFINITION       72         Figure 49. Serial Input Timing       76         Figure 50. Output Timing       76         Figure 51. Hold Timing       77         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1       77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                 |     |
| Figure 48. SCLK TIMING DEFINITION.       72         Figure 49. Serial Input Timing       76         Figure 50. Output Timing.       76         Figure 51. Hold Timing       77         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1.       77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                 |     |
| Figure 49. Serial Input Timing       76         Figure 50. Output Timing       76         Figure 51. Hold Timing       77         Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1       77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                 |     |
| Figure 50. Output Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                 |     |
| Figure 51. Hold Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                 |     |
| Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=177                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                 |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                 |     |
| Figure 53 Dower Un Timing 78                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                 |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Figure 53. Power-Up Timing                                                                      |     |
| Figure 54. AC Timing at Device Power-Up79                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                 |     |
| Figure 55. Power-Down Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Figure 55. Power-Down Sequence                                                                  | 80  |



## 64M-BIT [x 1/x 2/x 4] CMOS MXSMIO<sup>®</sup> (SERIAL MULTI I/O) FLASH MEMORY

### **1. FEATURES**

#### GENERAL

- Supports Serial Peripheral Interface -- Mode 0 and Mode 3
- 67,108,864 x 1 bit structure or 33,554,432 x 2 bits (two I/O mode) structure or 16,777,216 x 4 bits (four I/O mode) structure
- 2048 Equal Sectors with 4K bytes each - Any Sector can be erased individually
- 256 Equal Blocks with 32K bytes each
   Any Block can be erased individually
- 128 Equal Blocks with 64K bytes each - Any Block can be erased individually
- Power Supply Operation
- 2.7 to 3.6 volt for read, erase, and program operations
- Latch-up protected to 100mA from -1V to Vcc +1V

#### PERFORMANCE

- High Performance
- VCC = 2.7 to 3.6V
- Normal read
- 50MHz
- Fast read
  - 1 I/O: 104MHz with 8 dummy cycles
  - 2 I/O: 86MHz with 4 dummy cycles for 2READ instruction
  - 4 I/O: Up to 104MHz
  - Configurable dummy cycle number for 4 I/O read operation
- Fast program time:
- 0.7ms(typ.) and 3ms(max.)/page (256-byte per page)
  - Byte program time: 12us (typical)
  - Continuous Program mode (automatically increase address under word program mode)
  - Fast erase time:
    - 30ms (typ.)/sector (4K-byte per sector); 0.25s(typ.) /block (64K-byte per block); 20s(typ.) /chip
- Low Power Consumption
  - Low active read current: 19mA(max.) at 104MHz,
    - 10mA(max.) at 33MHz
  - Low active programming current: 15mA (typ.)
  - Low active programming current: 10mA (typ.)
  - Low standby current: 15uA (typ.)
  - Deep power down current: 1uA (typ.)
- Typical 100,000 erase/program cycles
- 20 years data retention

#### SOFTWARE FEATURES

- Input Data Format
  - 1-byte Command code
  - Advanced Security Features
  - BP0-BP3 block group protect
  - Flexible individual block protect when OTP WPSEL=1
- Additional 4K bits secured OTP for unique identifier
- Auto Erase and Auto Program Algorithms
- Automatically erases and verifies data at selected sector - Automatically programs and verifies data at selected page by an internal algorithm that automatically times the program pulse width (Any page to be programmed should have page in the erased state first.)
- Status Register Feature
- Electronic Identification
- JEDEC 1-byte Manufacturer ID and 2-byte Device ID
- RES command for 1-byte Device ID
- The REMS,REMS2, REMS4 commands for 1-byte Manufacturer ID and 1-byte Device ID
- Support Serial Flash Discoverable Parameters (SFDP) mode

#### HARDWARE FEATURES

- SCLK Input
- Serial clock input
- SI/SIO0
  - Serial Data Input or Serial Data Input/Output for 2 x I/O mode and 4 x I/O mode
- SO/SIO1
  - Serial Data Output or Serial Data Input/Output for 2 x I/O mode and 4 x I/O mode
- WP#/SIO2
  - Hardware write protection or Serial Data Input/Output for 4  $\times$  I/O mode
- HOLD#/SIO3
  - To pause the device without deselecting the device or Serial Data Input/Output for 4  $\times$  I/O mode
- PACKAGE
  - 16-pin SOP (300mil)
  - 8-pin SOP (200mil)
  - 8-WSON (6x5mm, 8x6mm)
  - 24 ball TFBGA (6x8mm)
  - -12-ball WLCSP (Ball Diameter 0.30mm)
  - All devices are RoHS Compliant and Halogenfree



## 2. GENERAL DESCRIPTION

MX25L6435E is 64Mb bits Serial NOR Flash memory, which is configured as 8,388,608 x 8 internally. When it is in two or four I/O mode, the structure becomes 33,554,432 bits x 2 or 16,777,216 bits x 4. MX25L6435E feature a serial peripheral interface and software protocol allowing operation on a simple 3-wire bus while it is in single I/O mode. The three bus signals are a clock input (SCLK), a serial data input (SI), and a serial data output (SO). Serial access to the device is enabled by CS# input.

MX25L6435E, MXSMIO<sup>®</sup> (Serial Multi I/O) flash memory, provides sequential read operation on whole chip and multi-I/O features.

When it is in dual I/O mode, the SI pin and SO pin become SIO0 pin and SIO1 pin for address/dummy bits input and data output. When it is in quad I/O mode, the SI pin, SO pin, WP# pin and HOLD# pin become SIO0 pin, SIO1 pin, SIO2 pin and SIO3 pin for address/dummy bits input and data Input/Output.

After program/erase command is issued, auto program/ erase algorithms which program/ erase and verify the specified page or sector/block locations will be executed. Program command is executed on byte basis, or page (256 bytes) basis, or word basis for Continuous Program mode, and erase command is executed on sector (4K-byte), block (32K-byte/64K-byte), or whole chip basis.

To provide user with ease of interface, a status register is included to indicate the status of the chip. The status read command can be issued to detect completion status of a program or erase operation via WIP bit.

When the device is not in operation and CS# is high, it is put in standby mode.

The MX25L6435E utilizes Macronix's proprietary memory cell, which reliably stores memory contents even after 100,000 program and erase cycles.

#### Table 1. Read Performance

| Numbers of Dummy Cycles | 4 I/O |
|-------------------------|-------|
| 6                       | 86*   |
| 8                       | 104   |

Note: \*means default status



## **3. PIN CONFIGURATION**

#### 16-PIN SOP (300mil)



#### 8-PIN SOP (200mil)



#### 8-WSON (6x5mm, 8x6mm)



#### 24-Ball TFBGA (6x8 mm) TOP View



#### **4. PIN DESCRIPTION**

| SYMBOL         | DESCRIPTION                                                                                           |
|----------------|-------------------------------------------------------------------------------------------------------|
| CS#            | Chip Select                                                                                           |
| SI/SIO0        | Serial Data Input (for 1xI/O)/ Serial<br>Data Input & Output (for 2xI/O or 4xI/O<br>mode)             |
| SO/SIO1        | Serial Data Output (for 1xI/O)/Serial<br>Data Input & Output (for 2xI/O or 4xI/O<br>mode)             |
| SCLK           | Clock Input                                                                                           |
| WP#/SIO2       | Write Protection Active Low or Serial<br>Data Input & Output (for 4xI/O mode)                         |
| HOLD#/<br>SIO3 | To pause the device without deselecting<br>the device or Serial data Input/Output<br>for 4 x I/O mode |
| VCC            | + 3.0V Power Supply                                                                                   |
| GND            | Ground                                                                                                |
| NC             | No Connection                                                                                         |

#### Note:

- The pin of HOLD#/SIO3 or WP#/SIO2 will remain internal pull up function while this pin is not physically connected in system configuration. However, the internal pull up function will be disabled if the system has physical connection to HOLD#/SIO3
  - or WP#/SIO2 pin.

#### 12-BALL WLCSP TOP View





## 5. BLOCK DIAGRAM





## 6. DATA PROTECTION

During power transition, there may be some false system level signals which result in inadvertent erasure or programming. The device is designed to protect itself from these accidental write cycles.

The state machine will be reset as standby mode automatically during power up. In addition, the control register architecture of the device constrains that the memory contents can only be changed after specific command sequences have completed successfully.

In the following, there are several features to protect the system from the accidental write cycles during VCC power-up and power-down or from system noise.

- · Valid command length checking: The command length will be checked whether it is at byte base and completed on byte boundary.
- Write Enable (WREN) command: WREN command is required to set the Write Enable Latch bit (WEL) before other command to change data. The WEL bit will return to reset stage under following situation:
  - Power-up
  - Write Disable (WRDI) command completion
  - Write Status Register (WRSR) command completion
  - Page Program (PP. 4PP) command completion
  - Continuous Program mode (CP) instruction completion
  - Sector Erase (SE) command completion
  - Block Erase (BE, BE32K) command completion
  - Chip Erase (CE) command completion
  - Single Block Lock/Unlock (SBLK/SBULK) instruction completion
  - Gang Block Lock/Unlock (GBLK/GBULK) instruction completion
- Deep Power Down Mode: By entering deep power down mode, the flash device also is under protected from writing all commands except Release from Deep Power Down mode command (RDP) and Read Electronic Signature command (RES).

#### I. Block lock protection

- The Software Protected Mode (SPM) uses (BP3, BP2, BP1, BP0) bits to allow part of memory to be protected as read only. The protected area definition is shown as table of "Table 2. Protected Area Sizes", the protected areas are more flexible which may protect various areas by setting value of BP0-BP3 bits.

- The Hardware Protected Mode (HPM) uses WP#/SIO2 to protect the (BP3, BP2, BP1, BP0) bits and SRWD bit. If the system goes into four I/O mode, the feature of HPM will be disabled.

- MX25L6435E provides individual block (or sector) write protect & unprotect. User may enter the mode with WPSEL command and conduct individual block (or sector) write protect with SBLK instruction, or SBULK for individual block (or sector) unprotect. Under the mode, user may conduct whole chip (all blocks) protect with GBLK instruction and unlock the whole chip with GBULK instruction.



## Table 2. Protected Area Sizes

Protected Area Sizes (TB bit = 0)

| Status bit |     |     |     | Protect Level                   |  |
|------------|-----|-----|-----|---------------------------------|--|
| BP3        | BP2 | BP1 | BP0 | 64Mb                            |  |
| 0          | 0   | 0   | 0   | 0 (none)                        |  |
| 0          | 0   | 0   | 1   | 1 (1block, block 127th)         |  |
| 0          | 0   | 1   | 0   | 2 (2blocks, block 126th-127th)  |  |
| 0          | 0   | 1   | 1   | 3 (4blocks, block 124th-127th)  |  |
| 0          | 1   | 0   | 0   | 4 (8blocks, block 120th-127th)  |  |
| 0          | 1   | 0   | 1   | 5 (16blocks, block 112th-127th) |  |
| 0          | 1   | 1   | 0   | 6 (32blocks, block 96th-127th)  |  |
| 0          | 1   | 1   | 1   | 7 (64blocks, block 64th-127th)  |  |
| 1          | 0   | 0   | 0   | 8 (128blocks, protect all)      |  |
| 1          | 0   | 0   | 1   | 9 (128blocks, protect all)      |  |
| 1          | 0   | 1   | 0   | 10 (128blocks, protect all)     |  |
| 1          | 0   | 1   | 1   | 11 (128blocks, protect all)     |  |
| 1          | 1   | 0   | 0   | 12 (128blocks, protect all)     |  |
| 1          | 1   | 0   | 1   | 13 (128blocks, protect all)     |  |
| 1          | 1   | 1   | 0   | 14 (128blocks, protect all)     |  |
| 1          | 1   | 1   | 1   | 15 (128blocks, protect all)     |  |

## Protected Area Sizes (TB bit = 1)

| Status bit |     |     |     | Protect Level                |  |  |
|------------|-----|-----|-----|------------------------------|--|--|
| BP3        | BP2 | BP1 | BP0 | 64Mb                         |  |  |
| 0          | 0   | 0   | 0   | 0 (none)                     |  |  |
| 0          | 0   | 0   | 1   | 1 (1block, block 0th)        |  |  |
| 0          | 0   | 1   | 0   | 2 (2blocks, block 0th-1st)   |  |  |
| 0          | 0   | 1   | 1   | 3 (4blocks, block 0th-3rd)   |  |  |
| 0          | 1   | 0   | 0   | 4 (8blocks, block 0th-7th)   |  |  |
| 0          | 1   | 0   | 1   | 5 (16blocks, block 0th-15th) |  |  |
| 0          | 1   | 1   | 0   | 6 (32blocks, block 0th-31st) |  |  |
| 0          | 1   | 1   | 1   | 7 (64blocks, block 0th-63rd) |  |  |
| 1          | 0   | 0   | 0   | 8 (128blocks, protect all)   |  |  |
| 1          | 0   | 0   | 1   | 9 (128blocks, protect all)   |  |  |
| 1          | 0   | 1   | 0   | 10 (128blocks, protect all)  |  |  |
| 1          | 0   | 1   | 1   | 11 (128blocks, protect all)  |  |  |
| 1          | 1   | 0   | 0   | 12 (128blocks, protect all)  |  |  |
| 1          | 1   | 0   | 1   | 13 (128blocks, protect all)  |  |  |
| 1          | 1   | 1   | 0   | 14 (128blocks, protect all)  |  |  |
| 1          | 1   | 1   | 1   | 15 (128blocks, protect all)  |  |  |

**Note:** The device is ready to accept a Chip Erase instruction if, and only if, all Block Protect (BP3, BP2, BP1, BP0) are 0.



**II. Additional 4K-bit secured OTP** for unique identifier: to provide 4K-bit One-Time Program area for setting device unique serial number - Which may be set by factory or system maker.

- Security register bit 0 indicates whether the chip is locked by factory or not.

- To program the 4K-bit secured OTP by entering 4K-bit secured OTP mode (with ENSO command), and going through normal program procedure, and then exiting 4K-bit secured OTP mode by writing EXSO command.

- Customer may lock-down the customer lockable secured OTP by writing WRSCUR(write security register) command to set customer lock-down bit1 as "1". Please refer to table of *"Table 9. Security Register Definition"* for security register bit definition and table of *"Table 3. 4K-bit Secured OTP Definition"* for address range definition.

**Note:** Once lock-down whatever by factory or customer, it cannot be changed any more. While in 4K-bit Secured OTP mode, array access is not allowed.

#### Table 3. 4K-bit Secured OTP Definition

| Address range | Address range Size |                                | Customer Lock          |  |
|---------------|--------------------|--------------------------------|------------------------|--|
| xxx000~xxx00F | 128-bit            | ESN (electrical serial number) | Determined by systemer |  |
| xxx010~xxx1FF | 3968-bit           | N/A                            | Determined by customer |  |



## 7. MEMORY ORGANIZATION

## Table 4. Memory Organization

|                                               | Block(64K-byte) | Block(32K-byte) | Sector (4K-byte) | Address  | Range    |                                                   |
|-----------------------------------------------|-----------------|-----------------|------------------|----------|----------|---------------------------------------------------|
|                                               |                 |                 | 2047             | 7FF000h  | 7FFFFFh  |                                                   |
|                                               |                 | 255             | ÷                |          |          | ₩                                                 |
|                                               | 127             |                 | 2040             | 7F8000h  | 7F8FFFh  | individual 16 sectors                             |
|                                               | 121             |                 | 2039             | 7F7000h  | 7F7FFFh  | lock/unlock unit:4K-byte                          |
|                                               |                 | 254             | :                |          |          | <b>▲</b>                                          |
|                                               |                 |                 | 2032             | 7F0000h  | 7F0FFFh  |                                                   |
|                                               |                 |                 | 2031             | 7EF000h  | 7EFFFFh  |                                                   |
|                                               |                 | 253             | :                |          |          |                                                   |
|                                               | 126             |                 | 2024             | 7E8000h  | 7E8FFFh  |                                                   |
| ▼                                             |                 |                 | 2023             | 7E7000h  | 7E7FFFh  |                                                   |
| 1. P. 11 I.I.                                 |                 | 252             |                  |          |          |                                                   |
| individual block<br>lock/unlock unit:64K-byte |                 |                 | 2016             | 7E0000h  | 7E0FFFh  |                                                   |
|                                               |                 |                 | 2015             | 7DF000h  | 7DFFFFh  |                                                   |
|                                               |                 | 251             | :                |          |          |                                                   |
|                                               | 125             |                 | 2008             | 7D8000h  | 7D8FFFh  |                                                   |
|                                               |                 | 050             | 2007             | 7D7000h  | 7D7FFFh  |                                                   |
|                                               |                 | 250             | :                | 700000   | 700555   |                                                   |
|                                               |                 |                 | 2000             | 7D0000h  | 7D0FFFh  |                                                   |
|                                               |                 |                 |                  |          |          |                                                   |
|                                               |                 |                 | 47               | 02F000h  | 02FFFFh  |                                                   |
|                                               |                 | 5               |                  |          |          |                                                   |
|                                               | 2               |                 | 40               | 028000h  | 028FFFh  |                                                   |
|                                               | 2               |                 | 39               | 027000h  | 027FFFh  |                                                   |
|                                               |                 | 4               | :                |          |          |                                                   |
| individual block<br>lock/unlock unit:64K-byte |                 |                 | 32               | 020000h  | 020FFFh  |                                                   |
| IOGN/UTIIOCK UTIIL.04IX-DYLE                  |                 |                 | 31               | 01F000h  | 01FFFFh  |                                                   |
| <b>A</b>                                      |                 | 3               | :                |          |          |                                                   |
|                                               | 1               |                 | 24               | 018000h  | 018FFFh  |                                                   |
|                                               |                 |                 | 23               | 017000h  | 017FFFh  |                                                   |
|                                               |                 | 2               | :                |          |          |                                                   |
|                                               |                 |                 | 16               | 010000h  | 010FFFh  |                                                   |
|                                               |                 |                 | 15               | 00F000h  | 00FFFFh  |                                                   |
|                                               |                 | 1               | :                | 0000001  | 0005551  | <b>V</b>                                          |
|                                               | 0               |                 | 8                | 008000h  | 008FFFh  | individual 16 sectors<br>lock/unlock unit:4K-byte |
|                                               |                 | 0               | 7                | 007000h  | 007FFFh  |                                                   |
|                                               |                 | U               | :<br>0           | 000000h  | 000FFFh  |                                                   |
|                                               | <u> </u>        | I               | U                | 00000011 | UUUFFFII | I                                                 |



### 8. DEVICE OPERATION

- 1. Before a command is issued, status register should be checked to ensure device is ready for the intended operation.
- 2. When incorrect command is inputted to this LSI, this LSI becomes standby mode and keeps the standby mode until next CS# falling edge. In standby mode, SO pin of this LSI should be High-Z.
- 3. When correct command is inputted to this LSI, this LSI becomes active mode and keeps the active mode until next CS# rising edge.
- 4. For standard single data rate serial mode, input data is latched on the rising edge of Serial Clock(SCLK) and data shifts out on the falling edge of SCLK. The difference of Serial mode 0 and mode 3 is shown as "Figure 1. Serial Modes Supported (for Normal Serial mode)".
- 5. For the following instructions: RDID, RDSR, RDSCUR, READ, FAST\_READ, RDSFDP, 2READ, DREAD, 4READ, QREAD, RDBLOCK, RES, REMS, REMS2, and REMS4 the shifted-in instruction sequence is followed by a data-out sequence. After any bit of data being shifted out, the CS# can be high. For the following instructions: WREN, WRDI, WRSR, SE, BE, BE32K, HPM, CE, PP, CP, 4PP, RDP, DP, WPSEL, SBLK, SBULK, GBLK, GBULK, ENSO, EXSO, WRSCUR, ESRY and DSRY. The CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed.
- 6. During the progress of Write Status Register, Program, Erase operation, to access the memory array is neglected and not affect the current operation of Write Status Register, Program, Erase.

#### Figure 1. Serial Modes Supported (for Normal Serial mode)



#### Note:

CPOL indicates clock polarity of Serial master, CPOL=1 for SCLK high while idle, CPOL=0 for SCLK low while not transmitting. CPHA indicates clock phase. The combination of CPOL bit and CPHA bit decides which Serial mode is supported.



## 9. HOLD FEATURE

HOLD# pin signal goes low to hold any serial communications with the device. The HOLD feature will not stop the operation of write status register, programming, or erasing in progress.

The operation of HOLD requires Chip Select (CS#) keeping low and starts on falling edge of HOLD# pin signal while Serial Clock (SCLK) signal is being low (if Serial Clock signal is not being low, HOLD operation will not start until Serial Clock signal being low). The HOLD condition ends on the rising edge of HOLD# pin signal while Serial Clock(SCLK) signal is being low( if Serial Clock signal is not being low, HOLD operation will not end until Serial Clock being low).





The Serial Data Output (SO) is high impedance, both Serial Data Input (SI) and Serial Clock (SCLK) are don't care during the HOLD operation. If Chip Select (CS#) drives high during HOLD operation, it will reset the internal logic of the device. To re-start communication with chip, the HOLD# must be at high and CS# must be at low.

Note: The HOLD feature is disabled during Quad I/O mode.



## **10. COMMAND DESCRIPTION**

#### Table 5. Command Sets

#### Read Commands

| I/O      | 1                                          | 1                                          | 1                     | 2                                                                    | 2                                                            | 4                                       | 4                                                     |
|----------|--------------------------------------------|--------------------------------------------|-----------------------|----------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------|
| Command  | READ<br>(normal read)                      | FAST READ<br>(fast read                    | RDSFDP<br>(Read SFDP) | 2READ<br>(2 x I/O read                                               | DREAD<br>(1I / 2O read                                       | W4READ                                  | 4READ<br>(4 x I/O read                                |
|          | . ,                                        | data)                                      | , ,                   | command)                                                             | command)                                                     |                                         | command)                                              |
| 1st byte | 03 (hex)                                   | 0B (hex)                                   | 5A (hex)              | BB (hex)                                                             | 3B (hex)                                                     | E7 (hex)                                | EB (hex)                                              |
| 2nd byte | AD1                                        | AD1                                        | AD1                   | AD1                                                                  | AD1                                                          | AD1                                     | AD1                                                   |
| 3rd byte | AD2                                        | AD2                                        | AD2                   | AD2                                                                  | AD2                                                          | AD2                                     | AD2                                                   |
| 4th byte | AD3                                        | AD3                                        | AD3                   | AD3                                                                  | AD3                                                          | AD3                                     | AD3                                                   |
| 5th byte |                                            | Dummy                                      | Dummy                 | Dummy                                                                | Dummy                                                        | Dummy                                   | Dummy*                                                |
| Action   | n bytes read<br>out until CS#<br>goes high | n bytes read<br>out until CS#<br>goes high | Read SFDP<br>mode     | n bytes read<br>out by 2 x I/O<br>until CS# goes<br>high<br>(Note 1) | n bytes read<br>out by Dual<br>Output until<br>CS# goes high | Quad I/O read<br>with 4 dummy<br>cycles | Quad I/O<br>read with<br>configurable<br>dummy cycles |

| I/O      | 4                                                            |  |  |
|----------|--------------------------------------------------------------|--|--|
| Command  | QREAD                                                        |  |  |
| 1st byte | 6B (hex)                                                     |  |  |
| 2nd byte | AD1                                                          |  |  |
| 3rd byte | AD2                                                          |  |  |
| 4th byte | AD3                                                          |  |  |
| 5th byte | Dummy                                                        |  |  |
| Action   | n bytes read<br>out by Quad<br>Output until<br>CS# goes high |  |  |

**Note:** \*Dummy cycle number will be different, depending on the bit7 (DC) setting of Configuration Register. Please refer to "*Configuration Register*" Table.



## **Other Commands**

| Command  | WREN<br>(write enable)                      | WRDI<br>(write disable)                          | RDSR (read<br>status register)                      | RDCR (read<br>configuration<br>register) | WRSR<br>(write status/<br>configuration<br>register) | 4PP (quad<br>page program)                    | SE<br>(sector erase)               |
|----------|---------------------------------------------|--------------------------------------------------|-----------------------------------------------------|------------------------------------------|------------------------------------------------------|-----------------------------------------------|------------------------------------|
| 1st byte | 06 (hex)                                    | 04 (hex)                                         | 05 (hex)                                            | 15 (hex)                                 | 01 (hex)                                             | 38 (hex)                                      | 20 (hex)                           |
| 2nd byte |                                             |                                                  |                                                     |                                          | Values                                               | AD1                                           | AD1                                |
| 3rd byte |                                             |                                                  |                                                     |                                          | Values                                               | AD2                                           | AD2                                |
| 4th byte |                                             |                                                  |                                                     |                                          |                                                      | AD3                                           | AD3                                |
| Action   | sets the (WEL)<br>write enable<br>latch bit | resets the<br>(WEL) write<br>enable latch<br>bit | to read out the<br>values of the<br>status register | values of the                            | to write new<br>values of the<br>status register     | quad input to<br>program the<br>selected page | to erase the<br>selected<br>sector |

| Command  | BE 32K (block<br>erase 32KB)           | BE (block<br>erase 64KB)               | CE (chip<br>erase)     | PP (page<br>program)         | CP (continuous program)                                                               | DP (Deep<br>power down)           | RDP (Release<br>from deep<br>power down) |
|----------|----------------------------------------|----------------------------------------|------------------------|------------------------------|---------------------------------------------------------------------------------------|-----------------------------------|------------------------------------------|
| 1st byte | 52 (hex)                               | D8 (hex)                               | 60 or C7 (hex)         | 02 (hex)                     | AD (hex)                                                                              | B9 (hex)                          | AB (hex)                                 |
| 2nd byte | AD1                                    | AD1                                    |                        | AD1                          | AD1                                                                                   |                                   |                                          |
| 3rd byte | AD2                                    | AD2                                    |                        | AD2                          | AD2                                                                                   |                                   |                                          |
| 4th byte | AD3                                    | AD3                                    |                        | AD3                          | AD3                                                                                   |                                   |                                          |
| Action   | to erase the<br>selected 32KB<br>block | to erase the<br>selected 64KB<br>block | to erase whole<br>chip | to program the selected page | continuously<br>program<br>whole chip,<br>the address is<br>automatically<br>increase | enters deep<br>power down<br>mode | release from<br>deep power<br>down mode  |

| Command  | RDID<br>(read identific-<br>ation)                                         | RES (read electronic ID)           | REMS (read<br>electronic<br>manufacturer<br>& device ID) | REMS2 (read<br>electronic<br>manufacturer<br>& device ID) | REMS4 (read<br>electronic<br>manufacturer<br>& device ID) | ENSO (enter secured OTP)                   |
|----------|----------------------------------------------------------------------------|------------------------------------|----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------|
| 1st byte | 9F (hex)                                                                   | AB (hex)                           | 90 (hex)                                                 | EF (hex)                                                  | DF (hex)                                                  | B1 (hex)                                   |
| 2nd byte |                                                                            | х                                  | х                                                        | х                                                         | х                                                         |                                            |
| 3rd byte |                                                                            | х                                  | х                                                        | х                                                         | х                                                         |                                            |
| 4th byte |                                                                            | х                                  | ADD (Note 2)                                             | ADD                                                       | ADD                                                       |                                            |
| Action   | outputs<br>JEDEC<br>ID: 1-byte<br>Manufacturer<br>ID & 2-byte<br>Device ID | to read out<br>1-byte Device<br>ID | output the<br>Manufacturer<br>ID & Device ID             | output the<br>Manufacturer<br>ID & Device ID              | output the<br>Manufacturer<br>ID & device ID              | to enter the<br>4K-bit secured<br>OTP mode |



| Command  | EXSO (exit secured OTP)                    | RDSCUR<br>(read security<br>register)    | WRSCUR<br>(write security<br>register)                                           | SBLK (single<br>block lock                                                   | SBULK (single block unlock)                                              | RDBLOCK<br>(block protect<br>read)                            | GBLK (gang<br>block lock)   |
|----------|--------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------|
| 1st byte | C1 (hex)                                   | 2B (hex)                                 | 2F (hex)                                                                         | 36 (hex)                                                                     | 39 (hex)                                                                 | 3C (hex)                                                      | 7E (hex)                    |
| 2nd byte |                                            |                                          |                                                                                  | AD1                                                                          | AD1                                                                      | AD1                                                           |                             |
| 3rd byte |                                            |                                          |                                                                                  | AD2                                                                          | AD2                                                                      | AD2                                                           |                             |
| 4th byte |                                            |                                          |                                                                                  | AD3                                                                          | AD3                                                                      | AD3                                                           |                             |
| Action   | to exit the 4K-<br>bit secured<br>OTP mode | to read value<br>of security<br>register | to set the lock-<br>down bit as<br>"1" (once lock-<br>down, cannot<br>be update) | individual<br>block<br>(64K-byte)<br>or sector<br>(4K-byte) write<br>protect | individual<br>block<br>(64K-byte)<br>or sector<br>(4K-byte)<br>unprotect | read individual<br>block or sector<br>write protect<br>status | whole chip<br>write protect |

| COMMAND  | GBULK (gang block unlock) | NOP (No<br>Operation) | RSTEN<br>(Reset Enable) | RST<br>(Reset<br>Memory) | WPSEL<br>(Write Protect<br>Selection)                     | · ·                                                    | DSRY (disable<br>SO to output<br>RY/BY#)                |
|----------|---------------------------|-----------------------|-------------------------|--------------------------|-----------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------|
| 1st byte | 98 (hex)                  | 00 (hex)              | 66 (hex)                | 99 (hex)                 | 68 (hex)                                                  | 70 (hex)                                               | 80 (hex)                                                |
| 2nd byte |                           |                       |                         |                          |                                                           |                                                        |                                                         |
| 3rd byte |                           |                       |                         |                          |                                                           |                                                        |                                                         |
| 4th byte |                           |                       |                         |                          |                                                           |                                                        |                                                         |
| Action   | whole chip<br>unprotect   |                       |                         | (Note 4)                 | to enter<br>and enable<br>individal block<br>protect mode | to enable SO<br>to output RY/<br>BY# during CP<br>mode | to disable SO<br>to output RY/<br>BY# during CP<br>mode |

Note 1: The count base is 4-bit for ADD(2) and Dummy(2) because of 2 x I/O. And the MSB is on SI/SIO1 which is different from 1 x I/O condition.

Note 2: ADD=00H will output the manufacturer ID first and ADD=01H will output device ID first.

Note 3: It is not recommended to adopt any other code not in the command definition table, which will potentially enter the hidden mode.

Note 4: Before executing RST command, RSTEN command must be executed. If there is any other command to interfere, the reset operation will be disabled.



#### 10-1. Write Enable (WREN)

The Write Enable (WREN) instruction is for setting Write Enable Latch (WEL) bit. For those instructions like PP, 4PP, CP, SE, BE, BE32K, CE, WRSR, WRSCUR, WPSEL, SBLK, SBULK, GBLK and GBULK, which are intended to change the device content, should be set every time after the WREN instruction setting the WEL bit.

The sequence of issuing WREN instruction is: CS# goes low $\rightarrow$  sending WREN instruction code $\rightarrow$  CS# goes high.

The SIO[3:1] are don't care in this mode.

#### Figure 3. Write Enable (WREN) Sequence (Command 06)





#### 10-2. Write Disable (WRDI)

The Write Disable (WRDI) instruction is for resetting Write Enable Latch (WEL) bit. The sequence of issuing WRDI instruction is: CS# goes low $\rightarrow$  sending WRDI instruction code $\rightarrow$  CS# goes high.

The WEL bit is reset by following situations:

- Power-up
- Write Disable (WRDI) instruction completion
- Write Status/Configuration Register (WRSR) instruction completion
- Page Program (PP, 4PP) instruction completion
- Sector Erase (SE) instruction completion
- Block Erase (BE, BE32K) instruction completion
- Chip Erase (CE) instruction completion
- Continuous Program mode (CP) instruction completion
- Single Block Lock/Unlock (SBLK/SBULK) instruction completion
- Gang Block Lock/Unlock (GBLK/GBULK) instruction completion

#### Figure 4. Write Disable (WRDI) Sequence (Command 04)





#### 10-3. Read Identification (RDID)

The RDID instruction is for reading the Manufacturer ID of 1-byte and followed by Device ID of 2-byte. The MXIC Manufacturer ID is C2(hex), the memory type ID is 20(hex) as the first-byte Device ID, and the individual Device ID of second-byte ID are listed as table of *"Table 8. ID Definitions"*.

The sequence of issuing RDID instruction is: CS# goes low $\rightarrow$  sending RDID instruction code  $\rightarrow$  24-bits ID data out on SO $\rightarrow$  to end RDID operation can use CS# to high at any time during data out.

While Program/Erase operation is in progress, it will not decode the RDID instruction, so there's no effect on the cycle of program/erase operation which is currently in progress. When CS# goes high, the device is at standby stage.



#### Figure 5. Read Identification (RDID) Sequence (Command 9F)



#### 10-4. Read Status Register (RDSR)

The RDSR instruction is for reading Status Register. The Read Status Register can be read at any time (even in program/erase/write status register condition) and continuously. It is recommended to check the Write in Progress (WIP) bit before sending a new instruction when a program, erase, or write status register operation is in progress.

The sequence of issuing RDSR instruction is: CS# goes low $\rightarrow$  sending RDSR instruction code $\rightarrow$  Status Register data out on SO.

The SIO[3:1] are don't care when during this mode.



### Figure 6. Read Status Register (RDSR) Sequence (Command 05)



#### **10-5.** Read Configuration Register (RDCR)

The RDCR instruction is for reading Configuration Register Bits. The Read Configuration Register can be read at any time (even in program/erase/write configuration register condition). It is recommended to check the Write in Progress (WIP) bit before sending a new instruction when a program, erase, or write configuration register operation is in progress.

The sequence of issuing RDCR instruction is: CS# goes low $\rightarrow$  sending RDCR instruction code $\rightarrow$  Configuration Register data out on SO.

The SIO[3:1] are don't care.



#### Figure 7. Read Configuration Register (RDCR) Sequence



The definition of the status register bits is as below:

**WIP bit.** The Write in Progress (WIP) bit, a volatile bit, indicates whether the device is busy in program/erase/ write status register progress. When WIP bit sets to 1, which means the device is busy in program/erase/write status register progress. When WIP bit sets to 0, which means the device is not in progress of program/erase/ write status register cycle.

**WEL bit.** The Write Enable Latch (WEL) bit is a volatile bit that is set to "1" by the WREN instruction. WEL needs to be set to "1" before the device can accept program and erase instructions, otherwise the program and erase instructions are ignored. WEL automatically clears to "0" when a program or erase operation completes. To ensure that both WIP and WEL are "0" and the device is ready for the next program or erase operation, it is recommended that WIP be confirmed to be "0" before checking that WEL is also "0". If a program or erase instruction is applied to a protected memory area, the instruction will be ignored and WEL will clear to "0".

**BP3, BP2, BP1, BP0 bits.** The Block Protect (BP3, BP2, BP1, BP0) bits, non-volatile bits, indicate the protected area (as defined in *"Table 2. Protected Area Sizes"*) of the device to against the program/erase instruction without hardware protection mode being set. To write the Block Protect (BP3, BP2, BP1, BP0) bits requires the Write Status Register (WRSR) instruction to be executed. Those bits define the protected area of the memory to against Page Program (PP), Sector Erase (SE), Block Erase (BE) and Chip Erase (CE) instructions (only if all Block Protect bits set to 0, the CE instruction can be executed). The BP3, BP2, BP1, BP0 bits are "0" as default. Which is un-protected.

**QE bit.** The Quad Enable (QE) bit is a non-volatile bit with a factory default of "0". When QE is "0", Quad mode commands are ignored; pins WP#/SIO2 and HOLD#/SIO3 function as WP# and HOLD#, respectively. When QE is "1", Quad mode is enabled and Quad mode commands are supported along with Single and Dual mode commands. Pins WP#/SIO2 and HOLD#/SIO3 function as SIO2 and SIO3, respectively, and their alternate pin functions are disabled. Enabling Quad mode also disables the HPM and HOLD features.

**SRWD bit.** The Status Register Write Disable (SRWD) bit, non-volatile bit, default value is "0". SRWD bit is operated together with Write Protection (WP#/SIO2) pin for providing hardware protection mode. The hardware protection mode requires SRWD sets to 1 and WP#/SIO2 pin signal is low stage. In the hardware protection mode, the Write Status Register (WRSR) instruction is no longer accepted for execution and the SRWD bit and Block Protect bits (BP3, BP2, BP1, BP0) are read only. The SRWD bit defaults to be "0".

| bit7                                                                            | bit6                   | bit5                                    | bit4                                    | bit3                                    | bit2                                    | bit1                                       | bit0                                                |
|---------------------------------------------------------------------------------|------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|--------------------------------------------|-----------------------------------------------------|
| SRWD<br>(status<br>register write<br>protect)                                   | QE<br>(Quad<br>Enable) | BP3<br>(level of<br>protected<br>block) | BP2<br>(level of<br>protected<br>block) | BP1<br>(level of<br>protected<br>block) | BP0<br>(level of<br>protected<br>block) | WEL<br>(write enable<br>latch)             | WIP<br>(write in<br>progress bit)                   |
| 1=status<br>register write<br>disabled<br>0=status<br>register write<br>enabled | Enabled<br>0=not Quad  | (note 1)                                | (note 1)                                | (note 1)                                | (note 1)                                | 1=write<br>enable<br>0=not write<br>enable | 1=write<br>operation<br>0=not in write<br>operation |
| Non-volatile<br>bit                                                             | Non-volatile<br>bit    | Non-volatile<br>bit                     | Non-volatile<br>bit                     | Non-volatile<br>bit                     | Non-volatile<br>bit                     | volatile bit                               | volatile bit                                        |

#### Table 6. Status Register

Note: Please refer to the "Table 2. Protected Area Sizes" .



#### **Configuration Register**

The Configuration Register is able to change the default status of Flash memory. Flash memory will be configured after the CR bit is set.

#### TB bit

The Top/Bottom (TB) bit is a non-volatile OTP bit. The Top/Bottom (TB) bit is used to configure the Block Protect area by BP bit (BP3, BP2, BP1, BP0), starting from TOP or Bottom of the memory array. The TB bit is defaulted as "0", which means Top area protect. When it is set as "1", the protect area will change to Bottom area of the memory device. To write the TB bit requires the Write Status Register (WRSR) instruction to be executed.

#### **Configuration Register**

| bit7         | bit6     | bit5     | bit4     | bit3         | bit2     | bit1     | bit0     |
|--------------|----------|----------|----------|--------------|----------|----------|----------|
| DC           |          |          |          | TB           |          |          |          |
| (Dummy       | Reserved | Reserved | Reserved | (top/bottom  | Reserved | Reserved | Reserved |
| Cycle)       |          |          |          | selected)    |          |          |          |
|              |          |          |          | 0=Top area   |          |          |          |
|              |          |          |          | protect      |          |          |          |
| (Note)       | x        | Х        | х        | 1=Bottom     | Х        | x        | х        |
|              |          |          |          | area protect |          |          |          |
|              |          |          |          | (Default=0)  |          |          |          |
| Volatile bit | x        | х        | х        | OTP          | х        | x        | x        |

Note: See "Dummy Cycle and Frequency Table", with "Don't Care" on other Reserved Configuration Registers.

#### Dummy Cycle and Frequency Table

| DC          | Numbers of Dummy<br>clock cycles | Quad I/O Fast Read |
|-------------|----------------------------------|--------------------|
| 1           | 8                                | 104                |
| 0 (default) | 6                                | 86                 |



#### 10-6. Write Status Register (WRSR)

The WRSR instruction is for changing the values of Status Register Bits and Configuration Register Bits. Before sending WRSR instruction, the Write Enable (WREN) instruction must be decoded and executed to set the Write Enable Latch (WEL) bit in advance. The WRSR instruction can change the value of Block Protect (BP3, BP2, BP1, BP0) bits to define the protected area of memory (as shown in *"Table 2. Protected Area Sizes"*). The WRSR also can set or reset the Quad enable (QE) bit and set or reset the Status Register Write Disable (SRWD) bit in accordance with Write Protection (WP#/SIO2) pin signal, but has no effect on bit1(WEL) and bit0 (WIP) of the status register. The WRSR instruction cannot be executed once the Hardware Protected Mode (HPM) is entered.

The sequence of issuing WRSR instruction is: CS# goes low $\rightarrow$  sending WRSR instruction code $\rightarrow$  Status Register data on SI $\rightarrow$  CS# goes high.



#### Figure 8. Write Status Register (WRSR) Sequence (Command 01)



The CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed. The self-timed Write Status Register cycle time (tW) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be checked out during the Write Status Register cycle is in progress. The WIP sets 1 during the tW timing, and sets 0 when Write Status Register Cycle is completed, and the Write Enable Latch (WEL) bit is reset.

#### Table 7. Protection Modes

| Mode                              | Status register condition                                                                                    | WP# and SRWD bit status                                                  | Memory                                             |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------|
| Software protection<br>mode (SPM) | Status register can be written<br>in (WEL bit is set to "1") and<br>the SRWD, BP0-BP3<br>bits can be changed | WP#=1 and SRWD bit=0, or<br>WP#=0 and SRWD bit=0, or<br>WP#=1 and SRWD=1 | I DO DIOTOCION SIGS CONDOL                         |
| Hardware protection<br>mode (HPM) | The SRWD, BP0-BP3 of<br>status register bits cannot be<br>changed                                            | WP#=0, SRWD bit=1                                                        | The protected area cannot be programmed or erased. |

**Note:** As defined by the values in the Block Protect (BP3, BP2, BP1, BP0) bits of the Status Register, as shown in *"Table 2. Protected Area Sizes"*.

As the table above showing, the summary of the Software Protected Mode (SPM) and Hardware Protected Mode (HPM):

Software Protected Mode (SPM):

- When SRWD bit=0, no matter WP#/SIO2 is low or high, the WREN instruction may set the WEL bit and can change the values of SRWD, BP3, BP2, BP1, BP0. The protected area, which is defined by BP3, BP2, BP1, BP0, is at software protected mode (SPM).
- When SRWD bit=1 and WP#/SIO2 is high, the WREN instruction may set the WEL bit can change the values of SRWD, BP3, BP2, BP1, BP0. The protected area, which is defined by BP3, BP2, BP1, BP0, is at software protected mode (SPM)

Hardware Protected Mode (HPM):

 When SRWD bit=1, and then WP#/SIO2 is low (or WP#/SIO2 is low before SRWD bit=1), it enters the hardware protected mode (HPM). The data of the protected area is protected by software protected mode by BP3, BP2, BP1, BP0 and hardware protected mode by the WP#/SIO2 to against data modification.

#### Note:

To exit the hardware protected mode requires WP#/SIO2 driving high once the hardware protected mode is entered. If the WP#/SIO2 pin is permanently connected to high, the hardware protected mode can never be entered; only can use software protected mode via BP3, BP2, BP1, BP0.

If the system goes into four I/O mode, the feature of HPM will be disabled.



## Figure 9. WRSR flow





#### 10-7. Read Data Bytes (READ)

The read instruction is for reading data out. The address is latched on rising edge of SCLK, and data shifts out on the falling edge of SCLK at a maximum frequency fR. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single READ instruction. The address counter rolls over to 0 when the highest address has been reached.

The sequence of issuing READ instruction is: CS# goes low $\rightarrow$  sending READ instruction code $\rightarrow$ 3-byte address on SI  $\rightarrow$  data out on SO $\rightarrow$  to end READ operation can use CS# to high at any time during data out.



#### Figure 10. Read Data Bytes (READ) Sequence (Command 03)



#### 10-8. Read Data Bytes at Higher Speed (FAST\_READ)

The FAST\_READ instruction is for quickly reading data out. The address is latched on rising edge of SCLK, and data of each bit shifts out on the falling edge of SCLK at a maximum frequency fC. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single FAST\_READ instruction. The address counter rolls over to 0 when the highest address has been reached.

The sequence of issuing FAST\_READ instruction is: CS# goes low $\rightarrow$  sending FAST\_READ instruction code $\rightarrow$  3-byte address on SI $\rightarrow$ 1-dummy byte (default) address on SI $\rightarrow$  data out on SO $\rightarrow$  to end FAST\_READ operation can use CS# to high at any time during data out.

In the performance-enhancing mode, P[7:4] must be toggling with P[3:0]; likewise P[7:0]=A5h,5Ah,F0h or 0Fh can make this mode continue and reduce the next 4READ instruction. Once P[7:4] is no longer toggling with P[3:0]; likewise P[7:0]=FFh,00h,AAh or 55h and afterwards CS# is raised and then lowered, the system then will escape from performance enhance mode and return to normal operation.

While Program/Erase/Write Status Register cycle is in progress, FAST\_READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle.



#### Figure 11. Read at Higher Speed (FAST\_READ) Sequence (Command 0B) (104MHz)



#### 10-9. Dual Read Mode (DREAD)

The DREAD instruction enable double throughput of Serial Flash in read mode. The address is latched on rising edge of SCLK, and data of every two bits (interleave on 2 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fT. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single DREAD instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing DREAD instruction, the following data out will perform as 2-bit instead of previous 1-bit.

The sequence of issuing DREAD instruction is: CS# goes low  $\rightarrow$  sending DREAD instruction  $\rightarrow$  3-byte address on SI  $\rightarrow$  8-bit dummy cycle  $\rightarrow$  data out interleave on SO1 & SO0  $\rightarrow$  to end DREAD operation can use CS# to high at any time during data out.

While Program/Erase/Write Status Register cycle is in progress, DREAD instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle.



#### Figure 12. Dual Read Mode Sequence (Command 3B)



#### 10-10. 2 x I/O Read Mode (2READ)

The 2READ instruction enables Double Transfer Rate of Serial Flash in read mode. The address is latched on rising edge of SCLK, and data of every two bits (interleave on 2 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fT. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single 2READ instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing 2READ instruction, the following address/dummy/data out will perform as 2-bit instead of previous 1-bit.

The sequence of issuing 2READ instruction is: CS# goes low $\rightarrow$  sending 2READ instruction $\rightarrow$  24-bit address interleave on SIO1 & SIO0 $\rightarrow$  4-bit dummy cycle on SIO1 & SIO0 $\rightarrow$  data out interleave on SIO1 & SIO0 $\rightarrow$  to end 2READ operation can use CS# to high at any time during data out.

While Program/Erase/Write Status Register cycle is in progress, 2READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle.





**Note:** SI/SIO0 or SO/SIO1 should be kept "0h" or "Fh" in the first two dummy cycles. In other words, P2=P0 or P3=P1 is necessary.



#### 10-11. Quad Read Mode (QREAD)

The QREAD instruction enable quad throughput of Serial NOR Flash in read mode. A Quad Enable (QE) bit of status Register must be set to "1" before sending the QREAD instruction. The address is latched on rising edge of SCLK, and data of every four bits (interleave on 4 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fQ. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single QREAD instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing QREAD instruction, the following data out will perform as 4-bit instead of previous 1-bit.

The sequence of issuing QREAD instruction is: CS# goes low $\rightarrow$  sending QREAD instruction  $\rightarrow$  3-byte address on SI  $\rightarrow$  8-bit dummy cycle  $\rightarrow$  data out interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$  to end QREAD operation can use CS# to high at any time during data out.

While Program/Erase/Write Status Register cycle is in progress, QREAD instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle.



#### Figure 14. Quad Read Mode Sequence (Command 6Bh)



#### 10-12. 4 x I/O Read Mode (4READ)

The 4READ instruction enables quad throughput of Serial NOR Flash in read mode. A Quad Enable (QE) bit of status Register must be set to "1" before sending the 4READ instruction. The address is latched on rising edge of SCLK, and data of every four bits (interleave on 4 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fQ. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single 4READ instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing 4READ instruction, the following address/dummy/data out will perform as 4-bit instead of previous 1-bit.

The sequence of issuing 4READ instruction is: CS# goes low $\rightarrow$  sending 4READ instruction $\rightarrow$  24-bit address interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$ 2+4 dummy cycles (default) $\rightarrow$ data out interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$  to end 4READ operation can use CS# to high at any time during data out.

W4READ instruction (E7) is also available for 4 I/O read. The sequence is similar to 4READ, but with only 4 dummy cycles. The clock rate runs at 54MHz.



#### Figure 15. 4 x I/O Read Mode Sequence (Command EB)

Note:

- 1. Hi-impedance is inhibited for the two clock cycles.
- 2. P7≠P3, P6≠P2, P5≠P1 & P4≠P0 (Toggling) is inhibited.
- 3. The Configurable Dummy Cycle is set by Configuration Register Bit. Please see "Dummy Cycle and Frequency Table"



Another sequence of issuing 4READ instruction especially useful in random access is : CS# goes low  $\rightarrow$  sending 4READ instruction  $\rightarrow$  3-bytes address interleave on SIO3, SIO2, SIO1 & SIO0  $\rightarrow$  performance enhance toggling bit P[7:0]  $\rightarrow$  4 dummy cycles (default)  $\rightarrow$  data out still CS# goes high  $\rightarrow$  CS# goes low (reduce 4 Read instruction)  $\rightarrow$  24-bit random access address (Please refer to *"Figure 16. 4 x I/O Read Performance Enhance Mode Sequence (Command EBh)"*).

In the performance-enhancing mode (Notes of *"Figure 16. 4 x I/O Read Performance Enhance Mode Sequence (Command EBh)"*), P[7:4] must be toggling with P[3:0]; likewise P[7:0]=A5h, 5Ah, F0h or 0Fh can make this mode continue and reduce the next 4READ instruction. Once P[7:4] is no longer toggling with P[3:0]; likewise P[7:0]=FFh, 00h, AAh or 55h. These commands will reset the performance enhance mode. And afterwards CS# is raised and then lowered, the system then will return to normal operation.

While Program/Erase/Write Status Register cycle is in progress, 4READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle.

#### **10-13.** Performance Enhance Mode

The device could waive the command cycle bits if the two cycle bits after address cycle toggles. (Please note *"Figure 16. 4 x I/O Read Performance Enhance Mode Sequence (Command EBh)"*)

Please be noticed that "EBh" and "E7h" commands support enhance mode. The performance enhance mode is not supported in dual I/O mode.

After entering enhance mode, following CS# go high, the device will stay in the read mode and treat CS# go low of the first clock as address instead of command cycle.

To exit enhance mode, a new fast read command whose first two dummy cycles is not toggle then exit. Or issue "FFh" data cycle to exit enhance mode.

To conduct the Performance Enhance Mode Reset operation, FFh data cycle, 8 clocks, should be issued in 1I/O sequence.

If the system controller is being Reset during operation, the flash device will return to the standard operation.

Upon Reset of main chip, Instruction would be issued from the system. Instructions like Read ID (9Fh) or Fast Read (0Bh) would be issued.

The SIO[3:1] are don't care during this mode.







#### Note:

- 1. Performance enhance mode, if P7≠P3 & P6≠P2 & P5≠P1 & P4≠P0 (Toggling), ex: A5, 5A, 0F, if not using performance enhance recommend to keep 1 or 0 in performance enhance indicator.
- Reset the performance enhance mode, if P7=P3 or P6=P2 or P5=P1 or P4=P0, ex: AA, 00, FF
- 2. The Configurable Dummy Cycle is set by Configuration Register Bit. Please see "Dummy Cycle and Frequency Table"





## Figure 17. Word Read Quad I/O (W4READ) Sequence (Command E7h)



# 10-14. Sector Erase (SE)

The Sector Erase (SE) instruction is for erasing the data of the chosen sector to be "1". The instruction is used for any 4K-byte sector. A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Sector Erase (SE). Any address of the sector (see "Table 4. Memory Organization") is a valid address for Sector Erase (SE) instruction. The CS# must go high exactly at the byte boundary (the latest eighth of address byte has been latched-in); otherwise, the instruction will be rejected and not executed.

The sequence of issuing SE instruction is: CS# goes low  $\rightarrow$  sending SE instruction code $\rightarrow$  3-byte address on SI  $\rightarrow$ CS# goes high.

The SIO[3:1] are don't care when during this mode.

The self-timed Sector Erase Cycle time (tSE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be checked out during the Sector Erase cycle is in progress. The WIP sets 1 during the tSE timing, and sets 0 when Sector Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the sector is protected by BP3~0 (WPSEL=0) or by individual lock (WPSEL=1), the array data will be protected (no change) and the WEL bit still be reset.

## Figure 18. Sector Erase (SE) Sequence (Command 20)





## 10-15. Block Erase (BE)

The Block Erase (BE) instruction is for erasing the data of the chosen block to be "1". The instruction is used for 64K-byte block erase operation. A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Block Erase (BE). Any address of the block (see "Table 4. Memory Organization") is a valid address for Block Erase (BE) instruction. The CS# must go high exactly at the byte boundary (the latest eighth of address byte has been latched-in); otherwise, the instruction will be rejected and not executed.

The sequence of issuing BE instruction is: CS# goes low  $\rightarrow$  sending BE instruction code  $\rightarrow$  3-byte address on SI  $\rightarrow$  CS# goes high.

The SIO[3:1] are don't care when during this mode.

The self-timed Block Erase Cycle time (tBE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be checked out during the Sector Erase cycle is in progress. The WIP sets 1 during the tBE timing, and sets 0 when Sector Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the block is protected by BP3~0 (WPSEL=0) or by individual lock (WPSEL=1), the array data will be protected (no change) and the WEL bit still be reset.







### 10-16. Block Erase (BE32K)

The Block Erase (BE32) instruction is for erasing the data of the chosen block to be "1". The instruction is used for 32K-byte block erase operation. A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Block Erase (BE32). Any address of the block (see "Table 4. Memory Organization") is a valid address for Block Erase (BE32) instruction. The CS# must go high exactly at the byte boundary (the latest eighth of address byte has been latched-in); otherwise, the instruction will be rejected and not executed.

The sequence of issuing BE32 instruction is: CS# goes low  $\rightarrow$  sending BE32 instruction code  $\rightarrow$  3-byte address on SI  $\rightarrow$  CS# goes high.

The SIO[3:1] are don't care when during this mode.

The self-timed Block Erase Cycle time (tBE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be checked out during the Sector Erase cycle is in progress. The WIP sets 1 during the tBE timing, and sets 0 when Sector Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the block is protected by BP3~0 (WPSEL=0) or by individual lock (WPSEL=1), the array data will be protected (no change) and the WEL bit still be reset.







# 10-17. Chip Erase (CE)

The Chip Erase (CE) instruction is for erasing the data of the whole chip to be "1". A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Chip Erase (CE). The CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed.

The sequence of issuing CE instruction is: CS# goes low  $\rightarrow$  sending CE instruction code  $\rightarrow$  CS# goes high.

The SIO[3:1] are don't care when during this mode.

The self-timed Chip Erase Cycle time (tCE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be checked out during the Chip Erase cycle is in progress. The WIP sets 1 during the tCE timing, and sets 0 when Chip Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the chip is protected the Chip Erase (CE) instruction will not be executed, but WEL will be reset.

## Figure 21. Chip Erase (CE) Sequence (Command 60 or C7)





# 10-18. Page Program (PP)

The Page Program (PP) instruction is for programming memory bits to "0". One to 256 bytes can be sent to the device to be programmed. A Write Enable (WREN) instruction must be executed to set the Write Enable Latch (WEL) bit before sending the Page Program (PP). If more than 256 data bytes are sent to the device, only the last 256 data bytes will be accepted and the previous data bytes will be disregarded. The Page Program instruction requires that all the data bytes fall within the same 256-byte page. The low order address byte A[7:0] specifies the starting address within the selected page. Bytes that will cross a page boundary will wrap to the beginning of the selected page. The device can accept (256 minus A[7:0]) data bytes without wrapping. If 256 data bytes are going to be programmed, A[7:0] should be set to 0.

The sequence of issuing PP instruction is: CS# goes low $\rightarrow$  sending PP instruction code $\rightarrow$  3-byte address on SI $\rightarrow$  at least 1-byte on data on SI $\rightarrow$  CS# goes high.

The CS# must be kept to low during the whole Page Program cycle; The CS# must go high exactly at the byte boundary (the latest eighth bit of data being latched in), otherwise, the instruction will be rejected and will not be executed.

The self-timed Page Program Cycle time (tPP) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be checked out during the Page Program cycle is in progress. The WIP sets 1 during the tPP timing, and sets 0 when Page Program Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the page is protected by BP3~0 (WPSEL=0) or by individual lock (WPSEL=1), the array data will be protected (no change) and the WEL bit will still be reset.

The SIO[3:1] are don't care when during this mode.



# Figure 22. Page Program (PP) Sequence (Command 02)



# 10-19. 4 x I/O Page Program (4PP)

The Quad Page Program (4PP) instruction is for programming the memory to be "0". A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit and Quad Enable (QE) bit must be set to "1" before sending the Quad Page Program (4PP). The Quad Page Programming takes four pins: SIO0, SIO1, SIO2, and SIO3, which can raise programmer performance and the effectiveness of application of lower clock less than f4PP. For system with faster clock, the Quad page program cannot provide more actual favors, because the required internal page program time is far more than the time data flows in. Therefore, we suggest that while executing this command (especially during sending data), user can slow the clock speed down to f4PP below. The other function descriptions are as same as standard page program.

The sequence of issuing 4PP instruction is: CS# goes low $\rightarrow$  sending 4PP instruction code $\rightarrow$  3-byte address on SIO[3:0] $\rightarrow$  at least 1-byte on data on SIO[3:0] $\rightarrow$  CS# goes high.

If the page is protected by BP3~0 (WPSEL=0) or by individual lock (WPSEL=1), the array data will be protected (no change) and the WEL bit will still be reset.



### Figure 23. 4 x I/O Page Program (4PP) Sequence (Command 38)



The Program/Erase function instruction function flow is as follows:

# Figure 24. Program/Erase Flow(1) with read array data





## Figure 25. Program/Erase Flow(2) without read array data





# 10-20. Continuous Program mode (CP mode)

The CP mode may enhance program performance by automatically increasing address to the next higher address after each byte data has been programmed.

The Continuous Program (CP) instruction is for multiple bytes program to Flash. A write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Continuous Program (CP) instruction. CS# requires to go high before CP instruction is executing. After CP instruction and address input, two bytes of data is input sequentially from MSB(bit7) to LSB(bit0). The first byte data will be programmed to the initial address range with A0=0 and second byte data with A0=1. If only one byte data is input, the CP mode will not process. If more than two bytes data are input, the additional data will be ignored and only two byte data are valid. Any byte to be programmed should be in the erase state (FF) first. It will not roll over during the CP mode, once the last unprotected address has been reached, the chip will exit CP mode and reset write Enable Latch bit (WEL) as "0" and CP mode bit as "0". Please check the WIP bit status if it is not in write progress before entering next valid instruction. During CP mode, the valid commands are CP command (AD hex), WRDI command (04 hex), RDSR command (05 hex), and RDSCUR command (2B hex). And the WRDI command is valid after completion of a CP programming cycle, which means the WIP bit=0.

The sequence of issuing CP instruction is : CS# goes low  $\rightarrow$  sending CP instruction code  $\rightarrow$  3-byte address on SI pin  $\rightarrow$  two data bytes on SI  $\rightarrow$  CS# goes high to low  $\rightarrow$  sending CP instruction and then continue two data bytes are programmed  $\rightarrow$  CS# goes high to low  $\rightarrow$  till last desired two data bytes are programmed  $\rightarrow$  CS# goes high to low  $\rightarrow$  till last desired two data bytes are programmed  $\rightarrow$  CS# goes high to low  $\rightarrow$  till last desired two data bytes are programmed  $\rightarrow$  CS# goes high to low  $\rightarrow$  sending WRDI (Write Disable) instruction to end CP mode  $\rightarrow$  send RDSR instruction to verify if CP mode word program ends, or send RDSCUR to check bit4 to verify if CP mode ends.

Three methods to detect the completion of a program cycle during CP mode:

- 1) Software method-I: by checking WIP bit of Status Register to detect the completion of CP mode.
- 2) Software method-II: by waiting for a tBP time out to determine if it may load next valid command or not.
- 3) Hardware method: by writing ESRY (enable SO to output RY/BY#) instruction to detect the completion of a program cycle during CP mode. The ESRY instruction must be executed before CP mode execution. Once it is enable in CP mode, the CS# goes low will drive out the RY/BY# status on SO, "0" indicates busy stage, "1" indicates ready stage, SO pin outputs tri-state if CS# goes high. Please note user must send at least one clock cycle on SCLK while CS# is at low to read the status of RY/BY# on SO pin. DSRY (disable SO to output RY/BY#) instruction to disable the SO to output RY/BY# and return to status register data output during CP mode. Please note that the ESRY/DSRY commands are not accepted unless the completion of CP mode.

If the page is protected by BP3~0 (WPSEL=0) or by individual lock (WPSEL=1), the array data will be protected (no change) and the WEL bit will still be reset.







### Notes:

- (1) During CP mode, the valid commands are CP command (AD hex), WRDI command (04 hex), RDSR command (05 hex), RDSCUR command (2B hex), RSTEN command (66 hex) and RST command (99hex). But, RDSR and RDSCUR are invalid commands during CP mode with hardware detection.
- (2) Once an internal programming operation begins, CS# goes low will drive the status on the SO pin and CS# goes high will return the SO pin to tri-state. User must send at least one clock cycle on SCLK while CS# is at low to read the status of RY/BY# on SO pin.
- (3) To end the CP mode, either reaching the highest unprotected address or sending Write Disable (WRDI) command (04 hex) may achieve it and then it is recommended to send RDSR command (05 hex) to verify if CP mode is ended. Please be noticed that Software reset and Hardware reset can end the CP mode.



## 10-21. Deep Power-down (DP)

The Deep Power-down (DP) instruction places the device into a minimum power consumption state, Deep Power-down mode, in which the quiescent current is reduced from ISB1 to ISB2.

The sequence of issuing DP instruction: CS# goes low $\rightarrow$  send DP instruction code $\rightarrow$  CS# goes high. The CS# must go high at the byte boundary (after exactly eighth bits of the instruction code have been latched-in); otherwise the instruction will not be executed. SIO[3:1] are "don't care".

After CS# goes high there is a delay of tDP before the device transitions from Stand-by mode to Deep Powerdown mode and before the current reduces from ISB1 to ISB2. Once in Deep Power-down mode, all instructions will be ignored except Release from Deep Power-down (RDP).

The device exits Deep Power-down mode and returns to Stand-by mode if it receives a Release from Deep Power-down (RDP) instruction, power-cycle, or reset. Please refer to *"Figure 29. Release from Deep Power-down (RDP) Sequence (Command AB)"*.



## Figure 27. Deep Power-down (DP) Sequence (Command B9)



## 10-22. Release from Deep Power-down (RDP), Read Electronic Signature (RES)

The Release from Deep Power-down (RDP) instruction is terminated by driving Chip Select (CS#) High. When Chip Select (CS#) is driven High, the device is put in the standby Power mode. If the device was not previously in the Deep Power-down mode, the transition to the standby Power mode is immediate. If the device was previously in the Deep Power-down mode, though, the transition to the standby Power mode is delayed by tRES1, and Chip Select (CS#) must remain High for at least tRES1(max), as specified in *"Table 14. AC Characteristics"*. Once in the standby mode, the device waits to be selected, so that it can receive, decode and execute instructions.

RES instruction is for reading out the old style of 8-bit Electronic Signature, whose values are shown as *"Table 8. ID Definitions"*. This is not the same as RDID instruction. It is not recommended to use for new design. For new design, please use RDID instruction. Even in Deep power-down mode, the RDP and RES are also allowed to be executed, only except the device is in progress of program/erase/write cycles; there's no effect on the current program/erase/write cycles in progress.

The SIO[3:1] are don't care when during this mode.

The RES instruction is ended by CS# goes high after the ID been read out at least once. The ID outputs repeatedly if continuously send the additional clock cycles on SCLK while CS# is at low. If the device was not previously in Deep Power-down mode, the device transition to standby mode is immediate. If the device was previously in Deep Power-down mode, there's a delay of tRES2 to transit to standby mode, and CS# must remain to high at least tRES2(max). Once in the standby mode, the device waits to be selected, so it can receive, decode, and execute instruction.

The RDP instruction is for releasing from Deep Power-down Mode.



# Figure 28. Read Electronic Signature (RES) Sequence (Command AB)









### 10-23. Read Electronic Manufacturer ID & Device ID (REMS), (REMS2), (REMS4)

The REMS, REMS2, and REMS4 instruction provides both the JEDEC assigned Manufacturer ID and the specific Device ID.

The instruction is initiated by driving the CS# pin low and shift the instruction code "90h", "DFh" or "EFh" followed by two dummy bytes and one byte address (A7~A0). After which, the Manufacturer ID for MXIC (C2h) and the Device ID are shifted out on the falling edge of SCLK with most significant bit (MSB) first as shown in the figure below. The Device ID values are listed in *"Table 8. ID Definitions"*. If the one-byte address is initially set to 01h, then the Device ID will be read first and then followed by the Manufacturer ID. The Manufacturer and Device IDs can be read continuously, alternating from one to the other. The instruction is completed by driving CS# high.

#### Figure 30. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90 or EF or DF)



### Notes:

- 1. A0=0 will output the Manufacturer ID first and A0=1 will output Device ID first. A1~A23 are don't care.
- 2. Instruction is either 90(hex) or EF(hex) or DF(hex).



## 10-24. ID Read

User can execute this ID Read instruction to identify the Device ID and Manufacturer ID. The sequence of issue QPIID instruction is CS# goes low-sending QPI ID instruction  $\rightarrow \rightarrow$ Data out on SO $\rightarrow$ CS# goes high. Most significant bit (MSB) first.

After the command cycle, the device will immediately output data on the falling edge of SCLK. The manufacturer ID, memory type, and device ID data byte will be output continuously, until the CS# goes high.

### Table 8. ID Definitions

| Command Type | MX25L6435E                |             |                |  |  |  |
|--------------|---------------------------|-------------|----------------|--|--|--|
| RDID         | manufacturer ID           | memory type | memory density |  |  |  |
|              | C2                        | 20          | 17             |  |  |  |
| RES          | electronic ID             |             |                |  |  |  |
| RE3          |                           |             |                |  |  |  |
| REMS/REMS2/  | manufacturer ID device ID |             |                |  |  |  |
| REMS4        | C2                        | 16          |                |  |  |  |

### 10-25. Enter Secured OTP (ENSO)

The ENSO instruction is for entering the additional 4K-bit Secured OTP mode. The additional 4K-bit Secured OTP is independent from main array, which may use to store unique serial number for system identifier. After entering the Secured OTP mode, and then follow standard read or program procedure to read out the data or update data. The Secured OTP data cannot be updated again once it is lock-down.

The sequence of issuing ENSO instruction is: CS# goes low $\rightarrow$  sending ENSO instruction to enter Secured OTP mode $\rightarrow$  CS# goes high.

The SIO[3:1] are don't care when during this mode.

Please note that WRSR/WRSCUR/WPSEL/SBLK/GBLK/SBULK/GBULK/CE/BE/SE/BE32K commands are not acceptable during the access of secure OTP region, once Security OTP is locked down, only read related commands are valid.

## 10-26. Exit Secured OTP (EXSO)

The EXSO instruction is for exiting the additional 4K-bit Secured OTP mode. The sequence of issuing EXSO instruction is: CS# goes low $\rightarrow$  sending EXSO instruction to exit Secured OTP mode $\rightarrow$  CS# goes high.

The SIO[3:1] are don't care when during this mode.



# 10-27. Read Security Register (RDSCUR)

The RDSCUR instruction is for reading the value of Security Register. The Read Security Register can be read at any time (even in program/erase/write status register/write security register condition) and continuously.

The sequence of issuing RDSCUR instruction is : CS# goes low $\rightarrow$  sending RDSCUR instruction  $\rightarrow$  Security Register data out on SO $\rightarrow$  CS# goes high.

The SIO[3:1] are don't care when during this mode.



## Figure 31. Read Security Register (RDSCUR) Sequence (Command 2Bh)

The definition of the Security Register is as below:

**Secured OTP Indicator bit.** The Secured OTP indicator bit shows the chip is locked by factory before ex- factory or not. When it is "0", it indicates non-factory lock; "1" indicates factory- lock.

**Lock-down Secured OTP (LDSO) bit.** By writing WRSCUR instruction, the LDSO bit may be set to "1" for customer lock-down purpose. However, once the bit is set to "1" (lock-down), the LDSO bit and the 4K-bit Secured OTP area cannot be updated any more. While it is in 4K-bit Secured OTP mode, array access is not allowed.

**Continuous Program Mode (CP mode) bit.** The Continuous Program Mode bit indicates the status of CP mode, "0" indicates not in CP mode; "1" indicates in CP mode.

**Program Fail Flag bit.** While a program failure happened, the Program Fail Flag bit would be set. If the program operation fails on a protected memory region or locked OTP region, this bit will also be set. This bit can be the failure indication of one or more program operations. This fail flag bit will be cleared automatically after the next successful program operation.

**Erase Fail Flag bit.** While an erase failure happened, the Erase Fail Flag bit would be set. If the erase operation fails on a protected memory region or locked OTP region, this bit will also be set. This bit can be the failure indication of one or more erase operations. This fail flag bit will be cleared automatically after the next successful erase operation.



Write Protection Select bit. The Write Protection Select bit indicates that WPSEL has been executed successfully. Once this bit has been set (WPSEL=1), all the blocks or sectors will be write-protected after the poweron every time. Once WPSEL has been set, it cannot be changed again, which means it's only for individual WP mode.

Under the individual block protection mode (WPSEL=1), hardware protection is performed by driving WP#=0. Once WP#=0, all array blocks/sectors are protected regardless of the contents of SRAM lock bits.

| bit7                                                                                     | bit6                                                                      | bit5                                                                             | bit4                                                    | bit3         | bit2         | bit1                                                                             | bit0                                             |
|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------|--------------|--------------|----------------------------------------------------------------------------------|--------------------------------------------------|
| WPSEL                                                                                    | E_FAIL                                                                    | P_FAIL                                                                           | Continuously<br>Program<br>mode<br>(CP mode)            | Reserved     | Reserved     | LDSO<br>(lock-down<br>4K-bit Se-<br>cured OTP)                                   | 4K-bit<br>Secured<br>OTP                         |
| 0=BP<br>protection<br>mode<br>1=Individual<br>block<br>protection<br>mode<br>(default=0) | 0=normal<br>Erase<br>succeed<br>1=indicate<br>Erase failed<br>(default=0) | 0=normal<br>Program<br>succeed<br>1=indicate<br>Program<br>failed<br>(default=0) | 0=normal<br>Program<br>mode<br>1=CP mode<br>(default=0) | -            | -            | 0 = not<br>lockdown<br>1 = lock-<br>down<br>(cannot<br>program/<br>erase<br>OTP) | 0 =<br>nonfactory<br>lock<br>1 = factory<br>lock |
| non-volatile<br>bit                                                                      | volatile bit                                                              | volatile bit                                                                     | volatile bit                                            | volatile bit | volatile bit | non-volatile<br>bit                                                              | non-volatile<br>bit                              |
| OTP                                                                                      | Read Only                                                                 | Read Only                                                                        | Read Only                                               | Read Only    | Read Only    | OTP                                                                              | Read Only                                        |

## Table 9. Security Register Definition



# 10-28. Write Security Register (WRSCUR)

The WRSCUR instruction is for changing the values of Security Register Bits. The WREN instruction is required before sending WRSCUR instruction. The WRSCUR instruction may change the values of bit1 (LDSO bit) for customer to lock-down the 4K-bit Secured OTP area. Once the LDSO bit is set to "1", the Secured OTP area cannot be updated any more.

The sequence of issuing WRSCUR instruction is :CS# goes low $\rightarrow$  sending WRSCUR instruction  $\rightarrow$  CS# goes high.

The SIO[3:1] are don't care when during this mode.

The CS# must go high exactly at the boundary; otherwise, the instruction will be rejected and not executed.





### 10-29. Write Protection Selection (WPSEL)

There are two write protection methods, (1) BP protection mode (2) individual block protection mode. If WPSEL=0, flash is under BP protection mode. If WPSEL=1, flash is under individual block protection mode. The default value of WPSEL is "0". WPSEL command can be used to set WPSEL=1. **Please note that WPSEL is an OTP bit. Once WPSEL is set to 1, there is no chance to recovery WPSEL back to "0".** If the flash is put on BP mode, the individual block protection mode is disabled. Contrarily, if flash is on the individual block protection mode, the BP mode is disabled.

The SIO[3:1] are don't care when during this mode.

Every time after the system is powered-on, and the Security Register bit 7 is checked to be WPSEL=1, all the blocks or sectors will be write protected by default. User may only unlock the blocks or sectors via SBULK and GBULK instruction. Program or erase functions can only be operated after the Unlock instruction is conducted.

### BP protection mode, WPSEL=0:

ARRAY is protected by BP3~BP0 and BP3~BP0 bits are protected by "SRWD=1 and WP#=0", where SRWD is bit 7 of status register that can be set by WRSR command.



# Individual block protection mode, WPSEL=1:

Blocks are individually protected by their own SRAM lock bits which are set to "1" after power up. SBULK and SBLK command can set SRAM lock bit to "0" and "1". When the system accepts and executes WPSEL instruction, the bit 7 in security register will be set. It will activate SBLK, SBULK, RDBLOCK, GBLK, GBULK, PBLK, RDPBLK etc instructions to conduct block lock protection and replace the original Software Protect Mode (SPM) use (BP3~BP0) indicated block methods. Under the individual block protection mode (WPSEL=1), hardware protection is performed by driving WP#=0. Once WP#=0, all array blocks/sectors are protected regardless of the contents of SRAM lock bits.

The WREN (Write Enable) instruction is required before issuing WPSEL instruction.

The sequence of issuing WPSEL instruction is: CS# goes low  $\rightarrow$  sending WPSEL instruction to enter the individual block protect mode  $\rightarrow$  CS# goes high.



#### Figure 33. Write Protection Selection (WPSEL) Sequence (Command 68h)

WPSEL instruction function flow is as follows:

### Figure 34. BP and SRWD if WPSEL=0











# Figure 36. WPSEL Flow





## 10-30. Single Block Lock/Unlock Protection (SBLK/SBULK)

These instructions are only effective after WPSEL was executed. The SBLK instruction is for write protection a specified block(or sector) of memory, using A23-A16 or (A23-A12) address bits to assign a 64Kbytes block (or 4K bytes sector) to be protected as read only. The SBULK instruction will cancel the block (or sector) write protection state. This feature allows user to stop protecting the entire block (or sector) through the chip unprotect command (GBULK).

The WREN (Write Enable) instruction is required before issuing SBLK/SBULK instruction. The sequence of issuing SBLK/SBULK instruction is: CS# goes low  $\rightarrow$  send SBLK/SBULK (36h/39h) instruction  $\rightarrow$  send 3 address bytes assign one block (or sector) to be protected on SI pin  $\rightarrow$  CS# goes high.

The CS# must go high exactly at the byte boundary, otherwise the instruction will be rejected and not be executed.

The SIO[3:1] are don't care when during this mode.







SBLK/SBULK instruction function flow is as follows:

### Figure 38. Block Lock Flow





# Figure 39. Block Unlock Flow





# 10-31. Read Block Lock Status (RDBLOCK)

This instruction is only effective after WPSEL was executed. The RDBLOCK instruction is for reading the status of protection lock of a specified block(or sector), using A23-A16 (or A23-A12) address bits to assign a 64K bytes block (4K bytes sector) and read protection lock status bit which the first byte of Read-out cycle. The status bit is"1" to indicate that this block has been protected, that user can read only but cannot write/program /erase this block. The status bit is "0" to indicate that this block hasn't be protected, and user can read and write this block.

The sequence of issuing RDBLOCK instruction is: CS# goes low  $\rightarrow$  send RDBLOCK (3Ch) instruction  $\rightarrow$  send 3 address bytes to assign one block on SI pin  $\rightarrow$  read block's protection lock status bit on SO pin  $\rightarrow$  CS# goes high.

The SIO[3:1] are don't care when during this mode.



## Figure 40. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C)



# 10-32. Gang Block Lock/Unlock (GBLK/GBULK)

These instructions are only effective after WPSEL was executed. The GBLK/GBULK instruction is for enable/ disable the lock protection block of the whole chip.

The WREN (Write Enable) instruction is required before issuing GBLK/GBULK instruction. The sequence of issuing GBLK/GBULK instruction is: CS# goes low  $\rightarrow$  send GBLK/GBULK (7Eh/98h) instruction  $\rightarrow$  CS# goes high.

The CS# must go high exactly at the byte boundary, otherwise, the instruction will be rejected and not be executed.

The SIO[3:1] are don't care when during this mode.

# Figure 41. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98)





## 10-33. Enable SO to Output RY/BY# (ESRY)

The ESRY instruction is for outputting the ready/busy status to SO during CP mode.

The sequence of issuing ESRY instruction is: CS# goes low  $\rightarrow$  sending ESRY instruction code  $\rightarrow$  CS# goes high.

The CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed.

#### 10-34. Disable SO to Output RY/BY# (DSRY)

The DSRY instruction is for resetting ESRY during CP mode. The ready/busy status will not output to SO after DSRY issued.

The sequence of issuing DSRY instruction is: CS# goes low  $\rightarrow$  send DSRY instruction code  $\rightarrow$  CS# goes high. The CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed.

#### 10-35. No Operation (NOP)

The "No Operation" command is only able to terminate the Reset Enable (RSTEN) command and will not affect any other command.

The SIO[3:1] are don't care when during this mode.

#### 10-36. Software Reset (Reset-Enable (RSTEN) and Reset (RST))

The Software Reset operation combines two instructions: Reset-Enable (RSTEN) command and Reset (RST) command. It returns the device to a standby mode. All the volatile bits and settings will be cleared then, which makes the device return to the default status as power on.

To execute Reset command (RST), the Reset-Enable (RSTEN) command must be executed first to perform the Reset operation. If there is any other command to interrupt after the Reset-Enable command, the Reset-Enable will be invalid.

The SIO[3:1] are don't care when during this mode.

If the Reset command is executed during program or erase operation, the operation will be disabled, the data under processing could be damaged or lost.

The reset time is different depending on the last operation. Longer latency time is required to recover from a program operation than from other operations.

#### Figure 42. Software Reset Recovery





# 10-37. Read SFDP Mode (RDSFDP)

The Serial Flash Discoverable Parameter (SFDP) standard provides a consistent method of describing the functional and feature capabilities of serial flash devices in a standard set of internal parameter tables. These parameter tables can be interrogated by host system software to enable adjustments needed to accommodate divergent features from multiple vendors. The concept is similar to the one found in the Introduction of JEDEC Standard, JESD68 on CFI.

The sequence of issuing RDSFDP instruction is same as CS# goes low $\rightarrow$ send RDSFDP instruction (5Ah) $\rightarrow$ send 3 address bytes on SI pin $\rightarrow$ send 1 dummy byte on SI pin $\rightarrow$ read SFDP code on SO $\rightarrow$ to end RDSFDP operation can use CS# to high at any time during data out.

SFDP is a JEDEC Standard, JESD216.







## Table 10. Signature and Parameter Identification Data Values

| Description                                | Comment                                                               | Add (h)<br>(Byte) | DW Add<br>(Bit) | Data (h/b)<br>(Note1) | Data<br>(h) |
|--------------------------------------------|-----------------------------------------------------------------------|-------------------|-----------------|-----------------------|-------------|
|                                            |                                                                       | 00h               | 07:00           | 53h                   | 53h         |
| SEDD Signatura                             | Fixed: 50444653h                                                      | 01h               | 15:08           | 46h                   | 46h         |
| SFDP Signature                             | Fixed. 3044403311                                                     | 02h               | 23:16           | 44h                   | 44h         |
|                                            |                                                                       | 03h               | 31:24           | 50h                   | 50h         |
| SFDP Minor Revision Number                 | Start from 00h                                                        | 04h               | 07:00           | 00h                   | 00h         |
| SFDP Major Revision Number                 | Start from 01h                                                        | 05h               | 15:08           | 01h                   | 01h         |
| Number of Parameter Headers                | This number is 0-based. Therefore,<br>0 indicates 1 parameter header. | 06h               | 23:16           | 01h                   | 01h         |
| Unused                                     |                                                                       | 07h               | 31:24           | FFh                   | FFh         |
| ID number (JEDEC)                          | 00h: it indicates a JEDEC specified header.                           | 08h               | 07:00           | 00h                   | 00h         |
| Parameter Table Minor Revision<br>Number   | Start from 00h                                                        | 09h               | 15:08           | 00h                   | 00h         |
| Parameter Table Major Revision<br>Number   | Start from 01h                                                        | 0Ah               | 23:16           | 01h                   | 01h         |
| Parameter Table Length<br>(in double word) | How many DWORDs in the<br>Parameter table                             | 0Bh               | 31:24           | 09h                   | 09h         |
|                                            |                                                                       | 0Ch               | 07:00           | 30h                   | 30h         |
| Parameter Table Pointer (PTP)              | First address of JEDEC Flash Parameter table                          | 0Dh               | 15:08           | 00h                   | 00h         |
|                                            |                                                                       | 0Eh               | 23:16           | 00h                   | 00h         |
| Unused                                     |                                                                       | 0Fh               | 31:24           | FFh                   | FFh         |
| ID number<br>(Macronix manufacturer ID)    | it indicates Macronix manufacturer<br>ID                              | 10h               | 07:00           | C2h                   | C2h         |
| Parameter Table Minor Revision<br>Number   | Start from 00h                                                        | 11h               | 15:08           | 00h                   | 00h         |
| Parameter Table Major Revision<br>Number   | Start from 01h                                                        | 12h               | 23:16           | 01h                   | 01h         |
| Parameter Table Length<br>(in double word) | How many DWORDs in the<br>Parameter table                             | 13h               | 31:24           | 04h                   | 04h         |
|                                            |                                                                       | 14h               | 07:00           | 60h                   | 60h         |
| Parameter Table Pointer (PTP)              | First address of Macronix Flash<br>Parameter table                    | 15h               | 15:08           | 00h                   | 00h         |
|                                            |                                                                       | 16h               | 23:16           | 00h                   | 00h         |
| Unused                                     |                                                                       | 17h               | 31:24           | FFh                   | FFh         |



## Table 11. Parameter Table (0): JEDEC Flash Parameter Tables

| Description                                                                      | Comment                                                                                                                                      | Add (h)<br>(Byte) | DW Add<br>(Bit) | Data (h/b)<br>(Note1) | Data<br>(h) |
|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|-----------------------|-------------|
| Block/Sector Erase sizes                                                         | 00: Reserved, 01: 4KB erase,<br>10: Reserved,<br>11: not support 4KB erase                                                                   |                   | 01:00           | 01b                   |             |
| Write Granularity                                                                | 0: 1Byte, 1: 64Byte or larger                                                                                                                |                   | 02              | 1b                    |             |
| Write Enable Instruction Required<br>for Writing to Volatile Status<br>Registers | 0: not required<br>1: required 00h to be written to the<br>status register                                                                   | 30h               | 03              | 0b                    | E5h         |
| Write Enable Opcode Select for<br>Writing to Volatile Status Registers           | 0: use 50h opcode,<br>1: use 06h opcode<br>Note: If target flash status register is<br>nonvolatile, then bits 3 and 4 must<br>be set to 00b. |                   | 04              | Ob                    |             |
| Unused                                                                           | Contains 111b and can never be<br>changed                                                                                                    |                   | 07:05           | 111b                  |             |
| 4KB Erase Opcode                                                                 |                                                                                                                                              | 31h               | 15:08           | 20h                   | 20h         |
| (1-1-2) Fast Read (Note2)                                                        | 0=not support 1=support                                                                                                                      |                   | 16              | 1b                    |             |
| Address Bytes Number used in addressing flash array                              | 00: 3Byte only, 01: 3 or 4Byte,<br>10: 4Byte only, 11: Reserved                                                                              |                   | 18:17           | 00b                   | F1h         |
| Double Transfer Rate (DTR)<br>Clocking                                           | 0=not support 1=support                                                                                                                      |                   | 19              | 0b                    |             |
| (1-2-2) Fast Read                                                                | 0=not support 1=support                                                                                                                      | 32h               | 20              | 1b                    |             |
| (1-4-4) Fast Read                                                                | 0=not support 1=support                                                                                                                      |                   | 21              | 1b                    |             |
| (1-1-4) Fast Read                                                                | 0=not support 1=support                                                                                                                      |                   | 22              | 1b                    |             |
| Unused                                                                           |                                                                                                                                              |                   | 23              | 1b                    |             |
| Unused                                                                           |                                                                                                                                              | 33h               | 31:24           | FFh                   | FFh         |
| Flash Memory Density                                                             |                                                                                                                                              | 37h:34h           | 31:00           | 03FF F                | FFFh        |
| (1-4-4) Fast Read Number of Wait states (Note3)                                  | 0 0000b: Wait states (Dummy<br>Clocks) not support                                                                                           | - 38h             | 04:00           | 0 0100b               | 44h         |
| (1-4-4) Fast Read Number of<br>Mode Bits (Note4)                                 | 000b: Mode Bits not support                                                                                                                  | 3011              | 07:05           | 010b                  | 4411        |
| (1-4-4) Fast Read Opcode                                                         |                                                                                                                                              | 39h               | 15:08           | EBh                   | EBh         |
| (1-1-4) Fast Read Number of Wait states                                          | 0 0000b: Wait states (Dummy<br>Clocks) not support                                                                                           | 3Ah               | 20:16           | 0 1000b               | 08h         |
| (1-1-4) Fast Read Number of<br>Mode Bits                                         | 000b: Mode Bits not support                                                                                                                  |                   | 23:21           | 000b                  |             |
| (1-1-4) Fast Read Opcode                                                         |                                                                                                                                              | 3Bh               | 31:24           | 6Bh                   | 6Bh         |



| Description                              | Comment                                                                                   | Add (h)<br>(Byte) | DW Add<br>(Bit) | Data (h/b)<br>(Note1) | Data<br>(h) |
|------------------------------------------|-------------------------------------------------------------------------------------------|-------------------|-----------------|-----------------------|-------------|
| (1-1-2) Fast Read Number of Wait states  | 0 0000b: Wait states (Dummy<br>Clocks) not support                                        | 3Ch               | 04:00           | 0 1000b               | 08h         |
| (1-1-2) Fast Read Number of<br>Mode Bits | 000b: Mode Bits not support                                                               | 501               | 07:05           | 000b                  | 0011        |
| (1-1-2) Fast Read Opcode                 |                                                                                           | 3Dh               | 15:08           | 3Bh                   | 3Bh         |
| (1-2-2) Fast Read Number of Wait states  | 0 0000b: Wait states (Dummy<br>Clocks) not support                                        | 3Eh               | 20:16           | 0 0100b               | 04h         |
| (1-2-2) Fast Read Number of<br>Mode Bits | 000b: Mode Bits not support                                                               | 3211              | 23:21           | 000b                  | 04h         |
| (1-2-2) Fast Read Opcode                 |                                                                                           | 3Fh               | 31:24           | BBh                   | BBh         |
| (2-2-2) Fast Read                        | 0=not support 1=support                                                                   |                   | 00              | 0b                    |             |
| Unused                                   |                                                                                           | 401-              | 03:01           | 111b                  |             |
| (4-4-4) Fast Read                        | 0=not support 1=support                                                                   | 40h               | 04              | 0b                    | EEh         |
| Unused                                   |                                                                                           |                   | 07:05           | 111b                  |             |
| Unused                                   |                                                                                           | 43h:41h           | 31:08           | FFh                   | FFh         |
| Unused                                   |                                                                                           | 45h:44h           | 15:00           | FFh                   | FFh         |
| (2-2-2) Fast Read Number of Wait states  | 0 0000b: Wait states (Dummy<br>Clocks) not support                                        | 46h               | 20:16           | 0 0000b               | 00h         |
| (2-2-2) Fast Read Number of<br>Mode Bits | 000b: Mode Bits not support                                                               | 4011              | 23:21           | 000b                  |             |
| (2-2-2) Fast Read Opcode                 |                                                                                           | 47h               | 31:24           | FFh                   | FFh         |
| Unused                                   |                                                                                           | 49h:48h           | 15:00           | FFh                   | FFh         |
| (4-4-4) Fast Read Number of Wait states  | 0 0000b: Wait states (Dummy<br>Clocks) not support                                        | 4Ah               | 20:16           | 0 0000b               | 00h         |
| (4-4-4) Fast Read Number of<br>Mode Bits | 000b: Mode Bits not support                                                               | 4411              | 23:21           | 000b                  | 00h         |
| (4-4-4) Fast Read Opcode                 |                                                                                           | 4Bh               | 31:24           | FFh                   | FFh         |
| Sector Type 1 Size                       | Sector/block size = 2 <sup>N</sup> bytes (Note5)<br>0x00b: this sector type doesn't exist | 4Ch               | 07:00           | 0Ch                   | 0Ch         |
| Sector Type 1 erase Opcode               |                                                                                           | 4Dh               | 15:08           | 20h                   | 20h         |
| Sector Type 2 Size                       | Sector/block size = 2^N bytes<br>0x00b: this sector type doesn't exist                    | 4Eh               | 23:16           | 0Fh                   | 0Fh         |
| Sector Type 2 erase Opcode               |                                                                                           | 4Fh               | 31:24           | 52h                   | 52h         |
| Sector Type 3 Size                       | Sector/block size = 2^N bytes<br>0x00b: this sector type doesn't exist                    | 50h               | 07:00           | 10h                   | 10h         |
| Sector Type 3 erase Opcode               |                                                                                           | 51h               | 15:08           | D8h                   | D8h         |
| Sector Type 4 Size                       | Sector/block size = 2^N bytes<br>0x00b: this sector type doesn't exist                    | 52h               | 23:16           | 00h                   | 00h         |
| Sector Type 4 erase Opcode               |                                                                                           | 53h               | 31:24           | FFh                   | FFh         |



### Table 12. Parameter Table (1): Macronix Flash Parameter Tables

| Description                                                          | Comment                                                                               | Add (h)<br>(Byte) | DW Add<br>(Bit) | Data (h/b)<br>(Note1) | Data<br>(h) |
|----------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------|-----------------|-----------------------|-------------|
| Vcc Supply Maximum Voltage                                           | 2000h=2.000V<br>2700h=2.700V<br>3600h=3.600V                                          | 61h:60h           | 07:00<br>15:08  | 00h<br>36h            | 00h<br>36h  |
| Vcc Supply Minimum Voltage                                           | 1650h=1.650V<br>2250h=2.250V<br>2350h=2.350V<br>2700h=2.700V                          | 63h:62h           | 23:16<br>31:24  | 00h<br>27h            | 00h<br>27h  |
| H/W Reset# pin                                                       | 0=not support 1=support                                                               |                   | 00              | 0b                    |             |
| H/W Hold# pin                                                        | 0=not support 1=support                                                               |                   | 01              | 1b                    |             |
| Deep Power Down Mode                                                 | 0=not support 1=support                                                               |                   | 02              | 1b                    |             |
| S/W Reset                                                            | 0=not support 1=support                                                               | ]                 | 03              | 1b                    |             |
| S/W Reset Opcode                                                     | Reset Enable (66h) should be<br>issued before Reset Opcode                            | 65h:64h           | 11:04           | 1001 1001b<br>(99h)   | 499Eh       |
| Program Suspend/Resume                                               | 0=not support 1=support                                                               |                   | 12              | 0b                    |             |
| Erase Suspend/Resume                                                 | 0=not support 1=support                                                               |                   | 13              | 0b                    |             |
| Unused                                                               |                                                                                       |                   | 14              | 1b                    |             |
| Wrap-Around Read mode                                                | 0=not support 1=support                                                               |                   | 15              | 0b                    |             |
| Wrap-Around Read mode Opcode                                         |                                                                                       | 66h               | 23:16           | FFh                   | FFh         |
| Wrap-Around Read data length                                         | 08h:support 8B wrap-around read<br>16h:8B&16B<br>32h:8B&16B&32B<br>64h:8B&16B&32B&64B | 67h               | 31:24           | FFh                   | FFh         |
| Individual block lock                                                | 0=not support 1=support                                                               |                   | 00              | 1b                    |             |
| Individual block lock bit<br>(Volatile/Nonvolatile)                  | 0=Volatile 1=Nonvolatile                                                              |                   | 01              | 0b                    |             |
| Individual block lock Opcode                                         |                                                                                       |                   | 09:02           | 0011 0110b<br>(36h)   |             |
| Individual block lock Volatile<br>protect bit default protect status | 0=protect 1=unprotect                                                                 |                   | 10              | Ob                    | C8D9h       |
| Secured OTP                                                          | 0=not support 1=support                                                               | 6Bh:68h           | 11              | 1b                    |             |
| Read Lock                                                            | 0=not support 1=support                                                               |                   | 12              | 0b                    |             |
| Permanent Lock                                                       | 0=not support 1=support                                                               |                   | 13              | 0b                    |             |
| Unused                                                               |                                                                                       |                   | 15:14           | 11b                   |             |
| Unused                                                               |                                                                                       |                   | 31:16           | FFh                   | FFh         |
| Unused                                                               |                                                                                       | 6Fh:6Ch           | 31:00           | FFh                   | FFh         |



Note 1: h/b is hexadecimal or binary.

- Note 2: **(x-y-z)** means I/O mode nomenclature used to indicate the number of active pins used for the opcode (x), address (y), and data (z). At the present time, the only valid Read SFDP instruction modes are: (1-1-1), (2-2-2), and (4-4-4)
- Note 3: Wait States is required dummy clock cycles after the address bits or optional mode bits.
- Note 4: **Mode Bits** is optional control bits that follow the address bits. These bits are driven by the system controller if they are specified. (eg,read performance enhance toggling bits)
- Note 5: 4KB=2^0Ch,32KB=2^0Fh,64KB=2^10h
- Note 6: All unused and undefined area data is blank FFh for SFDP Tables that are defined in Parameter Identification Header. All other areas beyond defined SFDP Table are reserved by Macronix.



# **11. POWER-ON STATE**

The device is at below states when power-up:

- Standby mode (please note it is not Deep Power-down mode)
- Write Enable Latch (WEL) bit is reset

The device must not be selected during power-up and power-down stage unless the VCC achieves below correct level:

- VCC minimum at power-up stage and then after a delay of tVSL
- GND at power-down

Please note that a pull-up resistor on CS# may ensure a safe and proper power-up/down level.

An internal Power-on Reset (POR) circuit may protect the device from data corruption and inadvertent data change during power up state.

For further protection on the device, if the VCC does not reach the VCC minimum level, the correct operation is not guaranteed. The read, write, erase, and program command should be sent after the time delay:

tVSL after VCC reached VCC minimum level

The device can accept read command after VCC reached VCC minimum and a time delay of tVSL.

### Note:

- To stabilize the VCC level, the VCC rail decoupled by a suitable capacitor close to package pins is recommended. (generally around 0.1uF)



# **12. ELECTRICAL SPECIFICATIONS**

### 12-1. Absolute Maximum Ratings

| RATING                        | VALUE             |                |
|-------------------------------|-------------------|----------------|
| Ambient Operating Temperature | Industrial grade  | -40°C to 85°C  |
| Storage Temperature           |                   | -65°C to 150°C |
| Applied Input Voltage         | -0.5V to VCC+0.5V |                |
| Applied Output Voltage        | -0.5V to VCC+0.5V |                |
| VCC to Ground Potential       |                   | -0.5V to 4.0V  |

### NOTICE:

1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is stress rating only and functional operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended period may affect reliability.

- 2. Specifications contained within the following tables are subject to change.
- 3. During voltage transitions, all pins may overshoot Vss to -2.0V and Vcc to +2.0V for periods up to 20ns, see the figures below.

### Figure 44. Maximum Negative Overshoot Waveform



## Figure 45. Maximum Positive Overshoot Waveform



### 12-2. Capacitance

TA = 25°C, f = 1.0 MHz

| SYMBOL | PARAMETER          | MIN. | TYP. | MAX. | UNIT | CONDITIONS |
|--------|--------------------|------|------|------|------|------------|
| CIN    | Input Capacitance  |      |      | 6    | pF   | VIN = 0V   |
| COUT   | Output Capacitance |      |      | 8    | pF   | VOUT = 0V  |



## Figure 46. Data Input Test Waveforms and Measurement Level



# Figure 47. Output Loading



## Figure 48. SCLK TIMING DEFINITION





## Table 13. DC Characteristics

Temperature = -40°C to 85°C for Industrial grade

| Symbol | Parameter                                   | Notes | Min.    | Тур. | Max.    | Units | Test Conditions                                           |
|--------|---------------------------------------------|-------|---------|------|---------|-------|-----------------------------------------------------------|
| ILI    | Input Load Current                          | 1     |         |      | ± 2     | uA    | VCC = VCC Max,<br>VIN = VCC or GND                        |
| ILO    | Output Leakage Current                      | 1     |         |      | ± 2     | uA    | VCC = VCC Max,<br>VOUT = VCC or GND                       |
| ISB1   | VCC Standby Current                         | 1     |         | 15   | 50      | uA    | VIN = VCC or GND, CS# = VCC                               |
| ISB2   | Deep Power-down<br>Current                  |       |         | 1    | 25      | uA    | VIN = VCC or GND, CS# = VCC                               |
|        |                                             |       |         |      | 35      | mA    | f=104MHz (4 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open |
|        |                                             |       |         |      | 19      | mA    | f=104MHz (1 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open |
| ICC1   | VCC Read                                    | 1     |         |      | 25      | mA    | fQ=86MHz (4 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open |
|        |                                             |       |         |      | 20      | mA    | fT=86MHz (2 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open |
|        |                                             |       |         |      | 10      | mA    | f=33MHz,<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open                |
| ICC2   | VCC Program Current<br>(PP)                 | 1     |         | 15   | 25      | mA    | Program in Progress, CS# =<br>VCC                         |
| ICC3   | VCC Write Status<br>Register (WRSR) Current |       |         | 15   | 20      | mA    | Program status register in<br>progress, CS#=VCC           |
| ICC4   | VCC Sector Erase<br>Current (SE)            | 1     |         | 10   | 25      | mA    | Erase in Progress, CS#=VCC                                |
| ICC5   | VCC Chip Erase Current (CE)                 | 1     |         | 15   | 25      | mA    | Erase in Progress, CS#=VCC                                |
| VIL    | Input Low Voltage                           |       | -0.5    |      | 0.8     | V     |                                                           |
| VIH    | Input High Voltage                          |       | 0.7VCC  |      | VCC+0.4 | V     |                                                           |
| VOL    | Output Low Voltage                          |       |         |      | 0.4     | V     | IOL = 1.6mA                                               |
| VOH    | Output High Voltage                         |       | VCC-0.2 |      |         | V     | IOH = -100uA                                              |

#### Notes :

- 1. Typical values at VCC = 3.3V, T = 25°C. These currents are valid for all product versions (package and speeds).
- 2. Typical value is calculated by simulation.
- 3. The value guaranteed by characterization, not 100% tested in production.



## Table 14. AC Characteristics

Temperature = -40°C to 85°C for Industrial grade

| Symbol          | Alt. | Parameter                                         |                           |                                                     | Min. | Тур. | Max.     | Unit |
|-----------------|------|---------------------------------------------------|---------------------------|-----------------------------------------------------|------|------|----------|------|
| fSCLK           | fC   | Clock Frequency for all co<br>DREAD, 4READ, QREAD |                           |                                                     | D.C. |      | 104      | MHz  |
| fRSCLK          | fR   | Clock Frequency for REA                           |                           |                                                     |      |      | 50       | MHz  |
| (TOOL K         | fT   | Clock Frequency for 2REA                          | D/DREAD                   | instructions                                        |      |      | 86       | MHz  |
| fTSCLK          | fQ   | Clock Frequency for 4REA                          | D/QREAD                   | instructions (4)                                    |      |      | 86       | MHz  |
| f4PP            | İ    | Clock Frequency for 4PP                           | Quad page                 | e program)                                          |      |      | 104      | MHz  |
|                 |      |                                                   |                           | Others (fSCLK)                                      | 4.5  |      | 1        | ns   |
| tCH(1)          |      | Clock High Time                                   |                           | Normal Read (fRSCLK)                                | 9    |      |          | ns   |
|                 | 4011 |                                                   |                           | Others (fSCLK)                                      | 4.5  |      |          | ns   |
| tCL(1)          |      | Clock Low Time                                    |                           | Normal Read (fRSCLK)                                | 9    |      |          | ns   |
| tCLCH           | İ    | Clock Rise Time (2) (peak                         | to peak)                  | · · · · · ·                                         | 0.1  |      |          | V/ns |
| tCHCL           |      | Clock Fall Time (2) (peak t                       |                           |                                                     | 0.1  |      |          | V/ns |
| tSLCH           | tCSS | CS# Active Setup Time (re                         |                           | CLK)                                                | 4    |      |          | ns   |
| tCHSL           |      | CS# Not Active Hold Time (relative to SCLK)       |                           |                                                     |      |      |          | ns   |
| tDVCH           | tDSU | Data In Setup Time                                |                           |                                                     |      |      |          | ns   |
| tCHDX           | tDH  | Data In Hold Time                                 |                           | 3                                                   |      |      | ns       |      |
| tCHSH           |      | CS# Active Hold Time (rela                        | ative to SC               | LK)                                                 | 4    |      |          | ns   |
| tSHCH           |      | CS# Not Active Setup Tim                          |                           | 4                                                   |      |      | ns       |      |
|                 | •    |                                                   | From Read to next Read    | 15                                                  |      |      | ns       |      |
| tSHSL(2) tCSH C |      | CS# Deselect Time                                 |                           | From Write/Erase/Program to<br>Read Status Register | 50   |      |          | ns   |
| 10107           |      | Quitaut Diaghla Time                              |                           | 2.7V-3.6V                                           |      |      | 10       | ns   |
| tSHQZ           | tDIS | Output Disable Time                               |                           | 3.0V-3.6V                                           |      |      | 8        | ns   |
| tHLCH           |      | HOLD# Active Setup Time                           | (relative to              | SCLK)                                               | 5    |      |          | ns   |
| tCHHH           |      | HOLD# Active Hold Time (                          | relative to               | SCLK)                                               | 5    |      |          | ns   |
| tHHCH           |      | HOLD# Not Active Setup ∃                          | Γime (relati <sup>,</sup> | ve to SCLK)                                         | 5    |      |          | ns   |
| tCHHL           |      | HOLD# Not Active Hold Ti                          | me (relative              | e to SCLK)                                          | 5    |      |          | ns   |
| HUUOV           | +1 7 | HOLD# to Output Low-Z                             |                           | 2.7V-3.6V                                           |      |      | 10       | ns   |
| tHHQX           | tLZ  | Loading=30pF                                      |                           | 3.0V-3.6V                                           |      |      | 8        | ns   |
|                 | +117 | HOLD# to Output High-Z                            |                           | 2.7V-3.6V                                           |      |      | 10       | ns   |
| tHLQZ           | tHZ  | Loading=30pF                                      |                           | 3.0V-3.6V                                           |      |      | 8        | ns   |
|                 |      |                                                   | Loading:                  | 1 I/O                                               |      |      | 5        | ns   |
|                 |      |                                                   | 10pF                      | 2 1/0 & 4 1/0                                       |      |      | 6        | ns   |
|                 | tV   | Clock Low to Output Valid                         | -                         |                                                     |      |      | 6        | ns   |
| tCLQV           |      | VCC=2.7V~3.6V                                     | 15pF                      | 2 1/0 & 4 1/0                                       |      |      | 6        | ns   |
|                 |      |                                                   | Loading:                  |                                                     |      |      | 7        | ns   |
|                 |      |                                                   | 30pF                      | 2 1/0 & 4 1/0                                       |      |      | 8        | ns   |
| tCLQX           | tHO  | Output Hold Time                                  | ουμη  2 Ι/U & 4 Ι/U       |                                                     | 1    |      |          | ns   |
| tWHSL(3)        | ł    | Write Protect Setup Time                          |                           |                                                     | 20   |      |          | ns   |
| tSHWL(3)        |      | Write Protect Hold Time                           |                           |                                                     | 100  |      | <u> </u> | ns   |
| tDP             |      | CS# High to Deep Power-                           | down Mod                  |                                                     | 100  |      | 10       | us   |
| tRES1           |      | CS# High to Standby Mod                           |                           |                                                     |      |      | 100      | us   |
| tRES2           |      | CS# High to Standby Mod                           |                           |                                                     |      |      | 100      | us   |



| Symbol | Alt. | Parameter                        | Min. | Тур. | Max. | Unit |
|--------|------|----------------------------------|------|------|------|------|
| tW     |      | Write Status Register Cycle Time |      |      | 40   | ms   |
| tBP    |      | Byte-Program                     |      | 12   | 50   | us   |
| tPP    |      | Page Program Cycle Time          |      | 0.7  | 3    | ms   |
| tSE    |      | Sector Erase Cycle Time (4KB)    |      | 30   | 200  | ms   |
| tBE    |      | Block Erase Cycle Time (32KB)    |      | 0.14 | 1.6  | S    |
| tBE    |      | Block Erase Cycle Time (64KB)    |      | 0.25 | 2    | S    |
| tCE    |      | Chip Erase Cycle Time            |      | 20   | 80   | S    |
| tWPS   |      | Write Protection Selection Time  |      |      | 1    | ms   |
| tWSR   |      | Write Security Register Time     |      |      | 1    | ms   |

#### Notes:

- tCH + tCL must be greater than or equal to 1/ fC.
   The value guaranteed by characterization, not 100% tested in production.
   Only applicable as a constraint for a WRSR instruction when SRWD is set at 1.
   For 4READ instruction, when dummy cycle=6, clock rate is 86MHz (default), and when dummy cycle=8, clock rate is 104MHz.



## **13. TIMING ANALYSIS**

#### Figure 49. Serial Input Timing



## Figure 50. Output Timing





## Figure 51. Hold Timing



### Figure 52. WP# Setup Timing and Hold Timing during WRSR when SRWD=1





## Figure 53. Power-Up Timing



Note: VCC (max.) is 3.6V and VCC (min.) is 2.7V.

#### Table 15. Power-Up Timing

| Symb  | I Parameter         | Min. | Max. | Unit |
|-------|---------------------|------|------|------|
| tVSL( | VCC(min) to CS# low | 300  |      | us   |

Note: The parameter is characterized only.

#### 13-1. Initial Delivery State

The device is delivered with the memory array erased: all bits are set to 1 (each byte contains FFh). The Status Register contains 00h (all Status Register bits are 0).



## **14. OPERATING CONDITIONS**

#### At Device Power-Up and Power-Down

AC timing illustrated in "Figure 54. AC Timing at Device Power-Up" and "Figure 55. Power-Down Sequence" are for the supply voltages and the control signals at device power-up and power-down. If the timing in the figures is ignored, the device will not operate correctly.

During power-up and power-down, CS# needs to follow the voltage applied on VCC to keep the device not to be selected. The CS# can be driven low when VCC reach Vcc(min.) and wait a period of tVSL.

Figure 54. AC Timing at Device Power-Up



| Symbol | Parameter     | Notes | Min. | Max.   | Unit |
|--------|---------------|-------|------|--------|------|
| tVR    | VCC Rise Time | 1     |      | 500000 | us/V |

#### Notes :

1. Sampled, not 100% tested.

2. For AC spec tCHSL, tSLCH, tDVCH, tCHDX, tSHSL, tCHSH, tSHCH, tCHCL, tCLCH in the figure, please refer to "Table 14. AC Characteristics".



## Figure 55. Power-Down Sequence

During power-down, CS# needs to follow the voltage drop on VCC to avoid mis-operation.

| VCC    |  |
|--------|--|
| CS#    |  |
| SCLK _ |  |



## **15. ERASE AND PROGRAMMING PERFORMANCE**

| Parameter                                    | Тур. (1) | Max. (2) | Unit   |
|----------------------------------------------|----------|----------|--------|
| Write Status Register Cycle Time             |          | 40       | ms     |
| Sector Erase Time (4KB)                      | 30       | 200      | ms     |
| Block Erase Time (32KB)                      | 0.14     | 1.6      | S      |
| Block Erase Time (64KB)                      | 0.25     | 2        | S      |
| Chip Erase Time                              | 20       | 80       | S      |
| Byte Program Time (via page program command) | 12       | 50       | us     |
| Page Program Time                            | 0.7      | 3        | ms     |
| Erase/Program Cycle                          | 100,000  |          | cycles |

#### Notes:

- 1. Typical program and erase time assumes the following conditions: 25°C, 3.3V, and checkerboard pattern.
- 2. Under worst conditions of 85°C and 2.7V.
- 3. System-level overhead is the time required to execute the first-bus-cycle sequence for the programming command.

### **16. DATA RETENTION**

| Parameter      | Condition | Min. | Max. | Unit  |
|----------------|-----------|------|------|-------|
| Data retention | 55°C      | 20   |      | years |

## **17. LATCH-UP CHARACTERISTICS**

|                                                                                        | Min.   | Max.       |  |  |  |
|----------------------------------------------------------------------------------------|--------|------------|--|--|--|
| Input Voltage with respect to GND on all power pins                                    |        | 1.5 VCCmax |  |  |  |
| Input Current on all non-power pins                                                    | -100mA | +100mA     |  |  |  |
| Test conditions: VCC = VCCmax, one pin at a time (compliant to JEDEC JESD78 standard). |        |            |  |  |  |



## **18. ORDERING INFORMATION**

Please contact Macronix regional sales for the latest product selection and available form factors.

| PART NO.          | CLOCK<br>(MHz) | TEMPERATURE   | PACKAGE             | Remark                  |
|-------------------|----------------|---------------|---------------------|-------------------------|
| MX25L6435EMI-10G  | 104            | -40°C to 85°C | 16-SOP<br>(300mil)  |                         |
| MX25L6435EM2I-10G | 104            | -40°C to 85°C | 8-SOP<br>(200mil)   |                         |
| MX25L6435EZNI-10G | 104            | -40°C to 85°C | 8-WSON<br>(6x5mm)   |                         |
| MX25L6435EZ2I-10G | 104            | -40°C to 85°C | 8-WSON<br>(8x6mm)   |                         |
| MX25L6435EXCI-10G | 104            | -40°C to 85°C | 24-TFBGA<br>(6x8mm) |                         |
| MX25L6435EBBI-10G | 104            | -40°C to 85°C | 12-Ball<br>WLCSP    | Ball Diameter<br>0.30mm |



## **19. PART NAME DESCRIPTION**





## 20. PACKAGE INFORMATION

#### 20-1. 16-pin SOP (300mil)

Doc. Title: Package Outline for SOP 16L (300MIL)





Dimensions (inch dimensions are derived from the original mm dimensions)

| SY<br>UNIT | MBOL | Α     | A1    | A2    | b     | С     | D     | Е     | E1    | е     | L     | L1    | S     | θ  |
|------------|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|----|
|            | Min. | -     | 0.10  | 2.25  | 0.31  | 0.20  | 10.10 | 10.10 | 7.42  |       | 0.40  | 1.31  | 0.51  | 0° |
| mm         | Nom. |       | 0.20  | 2.35  | 0.41  | 0.25  | 10.30 | 10.30 | 7.52  | 1.27  | 0.84  | 1.44  | 0.64  | 5° |
|            | Max. | 2.65  | 0.30  | 2.45  | 0.51  | 0.30  | 10.50 | 10.50 | 7.60  |       | 1.27  | 1.57  | 0.77  | 8° |
|            | Min. | -     | 0.004 | 0.089 | 0.012 | 0.008 | 0.397 | 0.397 | 0.292 |       | 0.016 | 0.052 | 0.020 | 0° |
| Inch       | Nom. |       | 0.008 | 0.093 | 0.016 | 0.010 | 0.405 | 0.405 | 0.296 | 0.050 | 0.033 | 0.057 | 0.025 | 5° |
|            | Max. | 0.104 | 0.012 | 0.096 | 0.020 | 0.012 | 0.413 | 0.413 | 0.299 |       | 0.050 | 0.062 | 0.030 | 8° |



## 20-2. 8-pin SOP (200mil)

Doc. Title: Package Outline for SOP 8L 200MIL (official name - 209MIL)



| Dimensions (inch dimensions are derived from the original mm dimensions) | Dimensions | (inch | dimensions | are derived | from the | original | mm dimensions | s) |
|--------------------------------------------------------------------------|------------|-------|------------|-------------|----------|----------|---------------|----|
|--------------------------------------------------------------------------|------------|-------|------------|-------------|----------|----------|---------------|----|

| SY<br>UNIT | MBOL | Α     | <b>A</b> 1 | A2    | b     | С     | D     | Е     | E1    | е     | L     | L1    | S     | θ  |
|------------|------|-------|------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|----|
|            | Min. | 1.75  | 0.05       | 1.70  | 0.36  | 0.19  | 5.13  | 7.70  | 5.18  |       | 0.50  | 1.21  | 0.62  | 0° |
| mm         | Nom. | 1.95  | 0.15       | 1.80  | 0.41  | 0.20  | 5.23  | 7.90  | 5.28  | 1.27  | 0.65  | 1.31  | 0.74  | 5° |
|            | Max. | 2.16  | 0.20       | 1.91  | 0.51  | 0.25  | 5.33  | 8.10  | 5.38  |       | 0.80  | 1.41  | 0.88  | 8° |
|            | Min. | 0.069 | 0.002      | 0.067 | 0.014 | 0.007 | 0.202 | 0.303 | 0.204 |       | 0.020 | 0.048 | 0.024 | 0° |
| Inch       | Nom. | 0.077 | 0.006      | 0.071 | 0.016 | 0.008 | 0.206 | 0.311 | 0.208 | 0.050 | 0.026 | 0.052 | 0.029 | 5° |
|            | Max. | 0.085 | 0.008      | 0.075 | 0.020 | 0.010 | 0.210 | 0.319 | 0.212 |       | 0.031 | 0.056 | 0.035 | 8° |



-A2

\_| y

A1

A

#### 20-3. 8-WSON (6x5mm)

Doc. Title: Package Outline for WSON 8L (6x5x0.8MM, LEAD PITCH 1.27MM)





This package has an exposed metal pad underneath the package. It is recommended to leave the metal pad floating or to connect it to the same ground as the GND pin of the package. Do not connect the metal pad to any other voltage or signal line on the PCB. Avoid placing vias or traces underneath the metal pad. Connection of this metal pad to any other voltage or signal line can result in shorts and/or electrical malfunction of the device.

## Dimensions (inch dimensions are derived from the original mm dimensions)

| S)<br>UNIT | (MBOL | Α     | A1    | A2    | b     | D     | D1    | E     | E1    | L     | е    | у     |
|------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|-------|
|            | Min.  | 0.70  |       | _     | 0.35  | 5.90  | 3.35  | 4.90  | 3.95  | 0.55  |      | 0.00  |
| mm         | Nom.  |       |       | 0.20  | 0.40  | 6.00  | 3.40  | 5.00  | 4.00  | 0.60  | 1.27 |       |
|            | Max.  | 0.80  | 0.05  | _     | 0.48  | 6.10  | 3.45  | 5.10  | 4.05  | 0.65  |      | 0.05  |
|            | Min.  | 0.028 |       | _     | 0.014 | 0.232 | 0.132 | 0.193 | 0.156 | 0.022 |      | 0.00  |
| Inch       | Nom.  |       |       | 0.008 | 0.016 | 0.236 | 0.134 | 0.197 | 0.157 | 0.024 | 0.05 |       |
|            | Max.  | 0.032 | 0.002 | _     | 0.019 | 0.240 | 0.136 | 0.201 | 0.159 | 0.026 | -    | 0.002 |



### 20-4. 8-WSON (8x6mm)

Doc. Title: Package Outline for WSON 8L (8x6x0.8MM, LEAD PITCH 1.27MM)





Note:

This package has an exposed metal pad underneath the package. It is recommended to leave the metal pad floating or to connect it to the same ground as the GND pin of the package. Do not connect the metal pad to any other voltage or signal line on the PCB. Avoid placing vias or traces underneath the metal pad. Connection of this metal pad to any other voltage or signal line can result in shorts and/or electrical malfunction of the device.

| Dimensions | (inch dimensions | s are derived fror | m the original | mm dimension | s)  |
|------------|------------------|--------------------|----------------|--------------|-----|
|            |                  |                    |                |              | - / |

| S)<br>UNIT | (MBOL | Α     | A1    | A2    | b     | D     | D1    | E     | E1    | L     | е    | у     |
|------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|-------|
|            | Min.  | 0.70  |       |       | 0.35  | 7.90  | 4.65  | 5.90  | 4.55  | 0.45  | _    | 0.00  |
| mm         | Nom.  | -     |       | 0.20  | 0.40  | 8.00  | 4.70  | 6.00  | 4.60  | 0.50  | 1.27 | -     |
|            | Max.  | 0.80  | 0.05  |       | 0.48  | 8.10  | 4.75  | 6.10  | 4.65  | 0.55  | _    | 0.05  |
|            | Min.  | 0.028 |       |       | 0.014 | 0.311 | 0.183 | 0.232 | 0.179 | 0.018 | _    | 0.00  |
| Inch       | Nom.  |       |       | 0.008 | 0.016 | 0.315 | 0.185 | 0.236 | 0.181 | 0.020 | 0.05 |       |
|            | Max.  | 0.032 | 0.002 |       | 0.019 | 0.319 | 0.187 | 0.240 | 0.183 | 0.022 |      | 0.002 |



#### 20-5. 24 ball TFBGA (6x8mm)

Doc. Title: Package Outline for CSP 24BALL (6x8x1.2MM, BALL PITCH 1.0MM, BALL DIAMETER 0.4MM)



Dimensions (inch dimensions are derived from the original mm dimensions)

| SY<br>UNIT |      | Α     | A1    | A2    | b     | D     | D1    | E              | E1    | е     |
|------------|------|-------|-------|-------|-------|-------|-------|----------------|-------|-------|
|            | Min. |       | 0.25  | 0.65  | 0.35  | 5.90  |       | 7.90           | Ι     |       |
| mm         | Nom. |       | 0.30  |       | 0.40  | 6.00  | 3.00  | 8.00           | 5.00  | 1.00  |
|            | Max. | 1.20  | 0.35  |       | 0.45  | 6.10  | 1     | 8.10           | _     |       |
|            | Min. |       | 0.010 | 0.026 | 0.014 | 0.232 | -     | 0.311          | —     |       |
| Inch       | Nom. |       | 0.012 |       | 0.016 | 0.236 | 0.120 | 0.315          | 0.200 | 0.039 |
|            | Max. | 0.047 | 0.014 |       | 0.018 | 0.240 |       | 0 <u>.</u> 319 | _     |       |

P/N: PM1784



#### 20-6. 12-ball WLCSP (Ball Diameter 0.30mm)

Title: Package Outline for 12BALL WLCSP (BALL PITCH 0.5MM, BALL DIAMETER 0.30MM)



Dimensions (inch dimensions are derived from the original mm dimensions)

| SY   | MBOL | А     | A1     | b     | е         |
|------|------|-------|--------|-------|-----------|
| UNIT |      |       |        |       |           |
|      | Min. | 0.42  | 0.152  | 0.24  |           |
| mm   | Nom. | 0.47  | 0.167  | 0.30  | 0.50 BSC  |
|      | Max. | 0.52  | 0.182  | 0.36  |           |
|      | Min. | 0.017 | 0.0060 | 0.009 |           |
| Inch | Nom. | 0.019 | 0.0066 | 0.012 | 0.020 BSC |
|      | Max. | 0.021 | 0.0072 | 0.014 |           |

Please contact local Macronix sales channel for complete package dimensions.



## **21. REVISION HISTORY**

| Revision No | . Description                                                   | Page          | Date        |
|-------------|-----------------------------------------------------------------|---------------|-------------|
| 0.00        | 1. Initial released                                             | All           | DEC/27/2011 |
| 0.01        | 1. Modified TCLQV to 6ns(max.) in 2 I/O & 4 I/O modes           | P68           | JAN/19/2012 |
|             | (for both 15pF & 10pF Loading)                                  |               |             |
| 0.02        | 1. Removed FREAD function                                       | P15,33,68     | FEB/09/2012 |
|             | 2. Added DC (Dummy Cycle) configuration register that Dummy     | P15,23,       |             |
|             | clock cycles are configurable for 4 I/O read operation.         | 32-34,89      |             |
|             | 3. Modified Additional Feature table to Read Performance table  | P6            |             |
| 0.03        | 1. Modified Package Code from "Z3" to "ZN" without any physical | P81,82        | MAR/12/2012 |
|             | change.                                                         | - ,-          |             |
|             | 2. Added 300 mil 16-SOP package                                 | P5,7,81,82    |             |
|             | 3. Added SFDP content                                           | P63~68,73     |             |
| 0.04        | 1. Changed Quad I/O Page Program clock rate as 104MHz           | P41,73        | MAR/30/2012 |
|             | 2. Change ISB1 to 80uA (max.), ISB2 to 40uA (max.)              | P4,72         |             |
| 0.05        | 1. Added 6x8 mm 24-TFBGA package solution                       | P5,7,81,82,86 | APR/19/2012 |
|             | 2. Clock Frequency for 2READ/DREAD/4READ/QREAD are all          | P73           |             |
|             | 86MHz                                                           |               |             |
|             | 3. Changed from ADVANCED INFORMATION to PRELIMINARY             | P4            |             |
| 1.0         | 1. Updated f4PP, tSLCH, tCHSL, tCHDX, tCHSH, tSHCH value        | P73           | SEP/06/2012 |
|             | in AC Characteristics Table                                     |               |             |
|             | 2. Updated to latest wording of SFDP Table without value change | P63~68        |             |
|             | <ol><li>Removed "PRELIMINARY" status</li></ol>                  | P4            |             |
| 1.1         | 1. Add 8x6mm 8-WSON package as Advanced Information             | P5,7,81,82,86 | FEB/25/2013 |
| 1.2         | <ol> <li>Modified Page Program Time tPP(Max.)</li> </ol>        | P4,74,80      | APR/25/2013 |
|             |                                                                 |               |             |
| 1.3         | 1. Modified Absolute Maximum Ratings, Capacitance               | P70           | OCT/01/2013 |
| 1.4         | 1. Updated parameters for DC/AC Characteristics                 | P4,72,74      | NOV/05/2013 |
|             | 2. Updated Erase and Programming Performance                    | P4,80         |             |
| 1.5         | 1. Added WLCSP package and Part No.                             | P5,7,81,82,88 |             |
| 1.6         | 1. Updated Continuous Program mode (CP mode) & waveform         | P44,45        | JUN/27/2014 |
| 1.7         | 1. Added RDCR waveform                                          | P22           | OCT/03/2016 |
|             | 2. Updated "5. BLOCK DIAGRAM"                                   | P8            |             |
|             | 3. Added                                                        | P36           |             |
|             | "Figure 17. Word Read Quad I/O (W4READ) Sequence (Command E7h)  |               |             |
|             | 4. Updated tVR values                                           | P80           |             |
|             | 5. Revised the Performance Enhance Mode Reset descriptions      | P17,34,36     |             |
|             | 6. Modified page program descriptions                           | P41           |             |
|             | 7. Modified Deep Power-Down descriptions                        | P47           |             |
|             | 8. Revised QE bit and WEL bit descriptions                      | P23           |             |
|             | 9. Updated "20-1. 16-pin SOP (300mil)"                          | P84           |             |
|             | 10. Updated "20-2. 8-pin SOP (200mil)"                          | P85           |             |
|             | 11. Updated "20-3. 8-WSON (6x5mm)"                              | P86<br>P87    |             |
|             | 12. Updated "20-4. 8-WSON (8x6mm)"                              |               |             |
|             | 13. Added Key Features on the cover page                        | P1            |             |



# MX25L6435E

| Revision No.<br>1.8 | <ul> <li>Description</li> <li>Updated the note for the internal pull up status of HOLD#/SIO3 and WP#/SIO2</li> <li>Modified 24 Boll TERCA (Group man) TOD View</li> </ul>                                      | Page<br>P7                    | <b>Date</b><br>OCT/24/2019 |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------|
|                     | <ol> <li>Modified 24-Ball TFBGA (6x8 mm) TOP View</li> <li>RDP instruction description correction</li> <li>Revised Note 6 of SFDP Tables</li> </ol>                                                            | P7<br>P48<br>P69              |                            |
|                     | <ol> <li>Added "Figure 48. SCLK TIMING DEFINITION"</li> <li>Description modification</li> </ol>                                                                                                                | P72<br>P15,32,53,55,<br>72,74 |                            |
|                     | <ol> <li>Revised LATCH-UP testing descriptions</li> <li>Added a statement for product ordering information</li> <li>Format modification</li> </ol>                                                             | P81<br>P82<br>P5,84-89        |                            |
|                     | <ol> <li>Updated "20-3. 8-WSON (6x5mm)" and "20-4. 8-WSON (8x6mm)"<br/>in Min./Max. D1, E1 and L values</li> <li>Updated WLCSP Coplanarity as 0.05mm</li> <li>Added "Macronix Proprietary" footnote</li> </ol> | P86-87<br>P89<br>All          |                            |



Except for customized products which have been expressly identified in the applicable agreement, Macronix's products are designed, developed, and/or manufactured for ordinary business, industrial, personal, and/or household applications only, and not for use in any applications which may, directly or indirectly, cause death, personal injury, or severe property damages. In the event Macronix products are used in contradicted to their target usage above, the buyer shall take any and all actions to ensure said Macronix's product qualified for its actual use in accordance with the applicable laws and regulations; and Macronix as well as it's suppliers and/or distributors shall be released from any and all liability arisen therefrom.

Copyright© Macronix International Co., Ltd. 2011-2019. All rights reserved, including the trademarks and tradename thereof, such as Macronix, MXIC, MXIC Logo, MX Logo, Integrated Solutions Provider, Nbit, Macronix NBit, HybridNVM, HybridFlash, HybridXFlash, XtraROM, KH Logo, BE-SONOS, KSMC, Kingtech, MXSMIO, Macronix vEE, RichBook, Rich TV, OctaBus, FitCAM, ArmorFlash. The names and brands of third party referred thereto (if any) are for identification purposes only.

For the contact and order information, please visit Macronix's Web site at: http://www.macronix.com

MACRONIX INTERNATIONAL CO., LTD. reserves the right to change product and specifications without notice.