# Atmel | SMART ARM-based Flash MCU **DATASHEET** # **Description** The Atmel® | SMART SAM3S8/SD8 series is a member of a family of Flash microcontrollers based on the high performance 32-bit ARM® Cortex®-M3 RISC processor. It operates at a maximum speed of 64 MHz and features 512 Kbytes of Flash (dual plane on SAM3SD8) and 64 Kbytes of SRAM. The peripheral set includes a Full Speed USB Device port with embedded transceiver, a High Speed MCI for SDIO/SD/MMC, an External Bus Interface featuring a Static Memory Controller providing connection to SRAM, PSRAM, NOR Flash, LCD Module and NAND Flash, 2(3) USARTs (3 on SAM3SD8C), 2 UARTs, 2 TWIs, 3 SPIs, an I2S, as well as a PWM timer, two 3-channel general-purpose 16-bit timers (with stepper motor and quadrature decoder logic support), an RTC, a 12-bit ADC, a 12-bit DAC and an analog comparator. The SAM3S8/SD8 series is ready for capacitive touch thanks to the QTouch<sup>®</sup> library, offering an easy way to implement buttons, wheels and sliders. The SAM3S8/SD8 device is a medium range general purpose microcontroller with the best ratio in terms of reduced power consumption, processing power and peripheral set. This enables the SAM3S8/SD8 to sustain a wide range of applications including consumer, industrial control, and PC peripherals. It operates from 1.62V to 3.6V and is available in 64- and 100-pin QFP, 64-pin QFN, and 100-pin BGA packages. The SAM3S8/SD8 series is the ideal migration path from the SAM7S series for applications that require more performance. The SAM3S8/SD8 series is pin-to-pin compatible with the SAM7S series. ## **Features** #### Core - ARM Cortex-M3 revision 2.0 running at up to 64 MHz - Memory Protection Unit (MPU) - Thumb<sup>®</sup>-2 instruction set - Pin-to-pin compatible with AT91SAM7S legacy products (64-pin versions), SAM3S4/2/1 products #### Memories - 512 Kbytes Single Plane (SAM3S8) embedded Flash, 128-bit wide access, memory accelerator - 512 Kbytes Dual Plane (SAM3SD8) embedded Flash, 128-bit wide access, memory accelerator - 64 Kbytes embedded SRAM - 16 Kbytes ROM with embedded boot loader routines (UART, USB) and IAP routines - 8-bit Static Memory Controller (SMC): SRAM, PSRAM, NOR and NAND Flash support #### System - Embedded voltage regulator for single supply operation - Power-on-Reset (POR), Brown-out Detector (BOD) and Watchdog for safe operation - Quartz or ceramic resonator oscillators: 3 to 20 MHz main power with Failure Detection and optional low-power 32.768 kHz for RTC or device clock - RTC with Gregorian and Persian Calendar mode, waveform generation in low-power modes - RTC clock calibration circuitry for 32.768 kHz crystal frequency compensation - High precision 8/12 MHz factory trimmed internal RC oscillator with 4 MHz default frequency for device startup. In-application trimming access for frequency adjustment - Slow Clock Internal RC oscillator as permanent low-power mode device clock - Two PLLs up to 130 MHz for device clock and for USB - Temperature Sensor - Up to 24 peripheral DMA (PDC) channels #### Low Power Modes - Sleep and Backup modes, down to < 2 μA in Backup mode - Ultra low-power RTC ### Peripherals - USB 2.0 Device: 12 Mbps, 2668 byte FIFO, up to 8 bidirectional Endpoints. On-Chip Transceiver - Up to 3 USARTs with ISO7816, IrDA®, RS-485, SPI, Manchester and Modem Mode - Two 2-wire UARTs - Up to 2 Two Wire Interface (I2C compatible), 1 SPI, 1 Serial Synchronous Controller (I2S), 1 High Speed Multimedia Card Interface (SDIO/SD Card/MMC) - Two 3-channel 16-bit Timer Counters with capture, waveform, compare and PWM mode, Quadrature Decoder Logic and 2-bit Gray Up/Down Counter for Stepper Motor - 4-channel 16-bit PWM with Complementary Output, Fault Input, 12-bit Dead Time Generator Counter for Motor Control - 32-bit Real-time Timer and RTC with calendar and alarm features - Up to 15-channel, 1Msps ADC with differential input mode and programmable gain stage and auto calibration - One 2-channel 12-bit 1Msps DAC - One Analog Comparator with flexible input selection, Selectable input hysteresis - 32-bit Cyclic Redundancy Check Calculation Unit (CRCCU) - Register Write Protection ## I/O - Up to 79 I/O lines with external interrupt capability (edge or level sensitivity), debouncing, glitch filtering and ondie Series Resistor Termination - Three 32-bit Parallel Input/Output Controllers, Peripheral DMA assisted Parallel Capture Mode ## Packages - 100-lead LQFP (14 x 14 mm, pitch 0.5 mm) - 100-ball TFBGA (9 x 9 mm, pitch 0.8 mm) - 64-lead LQFP (10 x 10 mm, pitch 0.5 mm) - 64-lead QFN (9 x 9 mm, pitch 0.5 mm) # 1. Configuration Summary The SAM3S8/SD8 series devices differ in memory size, package and features. Table 1-1 summarizes the configurations of the device family. Table 1-1. Configuration Summary | Feature | SAM3S8B | SAM3S8C | SAM3SD8B | SAM3SD8C | |---------------------------|----------------------------|--------------------------------------------------|----------------------------|--------------------------------------------------| | Flash | 512 Kbytes | 512 Kbytes | 512 Kbytes | 512 Kbytes | | SRAM | 64 Kbytes | 64 Kbytes | 64 Kbytes | 64 Kbytes | | Package | LQFP64<br>QFN64 | LQFP100<br>TFBGA100 | LQFP64<br>QFN64 | LQFP100<br>TFBGA100 | | Number of PIOs | 47 | 79 | 47 | 79 | | 12-bit ADC | 11 channels <sup>(2)</sup> | 16 channels <sup>(2)</sup> | 11 channels <sup>(2)</sup> | 16 channels <sup>(2)</sup> | | 12-bit DAC | 2 channels | 2 channels | 2 channels | 2 channels | | Timer Counter<br>Channels | 6 <sup>(3)</sup> | 6 | 6 <sup>(3)</sup> | 6 | | PDC Channels | 22 | 22 | 24 | 24 | | USART/UART | 2/2 <sup>(1)</sup> | 2/2 <sup>(1)</sup> | 2/2 <sup>(1)</sup> | 3/2 <sup>(1)</sup> | | HSMCI | 1 port/4 bits | 1 port/4 bits | 1 port/4 bits | 1 port/4 bits | | External Bus Interface | _ | 8-bit data,<br>4 chip selects,<br>24-bit address | - | 8-bit data,<br>4 chip selects,<br>24-bit address | Notes: - 1. Full Modem support on USART1. - 2. One channel is reserved for internal temperature sensor. - 3. Three TC channels are reserved for internal use. # 2. Block Diagram Figure 2-1. SAM3S8/SD8 100-pin version Block Diagram Figure 2-2. SAM3S8/SD8 64-pin version Block Diagram # 3. Signal Description Table 3-1 gives details on signal names classified by peripheral. Table 3-1. Signal Description List | Signal Name | Function | Туре | Active<br>Level | Voltage reference | Comments | | |-------------------------------------------------------------------|----------------------------------------------------------------------|-------------------|-----------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------|--| | | Pow | er Supplies | | | | | | VDDIO | Peripherals I/O Lines and USB transceiver Power Supply | Power | | | 1.62V to 3.6V | | | VDDIN | Voltage Regulator Input, ADC, DAC and Analog Comparator Power Supply | Power | | | 1.8V to 3.6V <sup>(4)</sup> | | | VDDOUT | Voltage Regulator Output | Power | | | 1.8V Output | | | VDDPLL | Oscillator and PLL Power Supply | Power | | | 1.62 V to 1.95V | | | VDDCORE Power the core, the embedded memories and the peripherals | | Power | | | 1.62V to 1.95V | | | GND | Ground | Ground | | | | | | | Supply C | ontroller - SUPC | ; | | | | | WKUPx | Wake Up input pins | Input | | VDDIO | Reset State: - PIO Input - Internal Pull-up disabled - Schmitt Trigger enabled <sup>(1)</sup> | | | | Clocks, Os | cillators and PLI | Ls | | | | | XIN | Main Oscillator Input | Input | | | Reset State: | | | XOUT | Main Oscillator Output | Output | | | - PIO Input | | | XIN32 | Slow Clock Oscillator Input | Input | | | - Internal Pull-up disabled | | | XOUT32 | Slow Clock Oscillator Output | Output | | VDDIO | - Schmitt Trigger enabled <sup>(1)</sup> | | | PCK0-PCK2 | Programmable Clock Output | Output | | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | Reset State: - PIO Input - Internal Pull-up enabled - Schmitt Trigger enabled <sup>(1)</sup> | | | | Real Tir | ne Clock - RTC | | | | | | RTCOUT0 | Programmable RTC waveform output | Output | | | Reset State: | | | RTCOUT1 | Programmable RTC waveform output | Output | | VDDIO | <ul> <li>PIO Input</li> <li>Internal Pull-up disabled</li> <li>Schmitt Trigger enabled<sup>(1)</sup></li> </ul> | | Table 3-1. Signal Description List (Continued) | Signal Name | Function | Type | Active<br>Level | Voltage reference | Comments | |---------------|---------------------------------------------------|--------------------|-----------------|-------------------|--------------------------------------------------------------------------------------------------| | | Serial Wire/JTA | G Debug Port - S | SWJ-DP | | | | TCK/SWCLK | Test Clock/Serial Wire Clock | Input | | | | | TDI | Test Data In | Input | | - | Reset State: | | TDO/TRACESWO | Test Data Out / Trace Asynchronous<br>Data Out | Output | | VDDIO | - SWJ-DP Mode<br>- Internal pull-up disabled <sup>(5)</sup> | | TMS/SWDIO | Test Mode Select /Serial Wire Input/Output | Input / I/O | | | - Schmitt Trigger enabled <sup>(1)</sup> | | JTAGSEL | JTAG Selection | Input | High | | Permanent Internal pull-<br>down | | | Fla | sh Memory | · | | | | ERASE | Flash and NVM Configuration Bits<br>Erase Command | Input | High | VDDIO | Reset State: - Erase Input - Internal pull-down enabled - Schmitt Trigger enabled <sup>(1)</sup> | | | R | leset/Test | | ı | | | NRST | Synchronous Microcontroller Reset | I/O | Low | | Permanent Internal pull-up | | TST | Test Select | Input | | VDDIO | Permanent Internal pull-<br>down | | | Universal Asynchronou | s Receiver Trans | sceiver - U | ARTx | | | URXDx | UART Receive Data | Input | | | | | UTXDx | UART Transmit Data | Output | | | | | | PIO Controlle | r - PIOA - PIOB - | PIOC | | | | PA0-PA31 | Parallel IO Controller A | I/O | | | Reset State: | | PB0-PB14 | Parallel IO Controller B | I/O | | VDDIO | - PIO or System IOs <sup>(2)</sup> | | PC0-PC31 | Parallel IO Controller C | I/O | | | - Internal pull-up enabled<br>- Schmitt Trigger enabled <sup>(1)</sup> | | | PIO Controller | - Parallel Captur | e Mode | | | | PIODC0-PIODC7 | Parallel Capture Mode Data | Input | | | | | PIODCCLK | Parallel Capture Mode Clock | Input | | VDDIO | | | PIODCEN1-2 | Parallel Capture Mode Enable | Input | | | | | | Externa | al Bus Interface | · | | | | D0-D7 | Data Bus | I/O | | | | | A0-A23 | Address Bus | Output | | | | | NWAIT | External Wait Signal | Input | Low | | | | | Static Memo | ory Controller - S | SMC | | | | NCS0-NCS3 | Chip Select Lines | Output | Low | | | | NRD | Read Signal | Output | Low | | | | NWE | Write Enable | Output | Low | | | Table 3-1. Signal Description List (Continued) | Signal Name | Function | Туре | Active<br>Level | Voltage reference | Comments | |-------------|----------------------------------------|--------------------|-----------------|-------------------|------------------------------------------------------------------------| | | NAN | ID Flash Logic | - | | | | NANDOE | NAND Flash Output Enable | Output | Low | | | | NANDWE | NAND Flash Write Enable | Output | Low | | | | | High Speed Multin | nedia Card Interfa | ace - HSMC | EI . | | | MCCK | Multimedia Card Clock | I/O | | | | | MCCDA | Multimedia Card Slot A Command | I/O | | | | | MCDA0-MCDA3 | Multimedia Card Slot A Data | I/O | | | | | | Universal Synchronous Async | hronous Receive | er Transmit | ter - USART | x | | SCKx | USARTx Serial Clock | I/O | | | | | TXDx | USARTx Transmit Data | I/O | | | | | RXDx | USARTx Receive Data | Input | | | | | RTSx | USARTx Request To Send | Output | | | | | CTSx | USARTx Clear To Send | Input | | | | | DTR1 | USART1 Data Terminal Ready | I/O | | | | | DSR1 | USART1 Data Set Ready | Input | | | | | DCD1 | USART1 Data Carrier Detect | Output | | | | | RI1 | USART1 Ring Indicator | Input | | | | | | Synchronous | Serial Controlle | r - SSC | 1. | | | TD | SSC Transmit Data | Output | | | | | RD | SSC Receive Data | Input | | | | | TK | SSC Transmit Clock | I/O | | | | | RK | SSC Receive Clock | I/O | | | | | TF | SSC Transmit Frame Sync | I/O | | | | | RF | SSC Receive Frame Sync | I/O | | | | | | Time | er/Counter - TC | 1 | | | | TCLKx | TC Channel x External Clock Input | Input | | | | | TIOAx | TC Channel x I/O Line A | I/O | | | | | TIOBx | TC Channel x I/O Line B | I/O | | | | | | Pulse Width Mod | lulation Controlle | er - PWMC | | | | PWMHx | PWM Waveform Output High for channel x | Output | | | | | PWMLx | PWM Waveform Output Low for channel x | Output | | | Only output in complementary mode when dead time insertion is enabled. | | PWMFI0 | PWM Fault Input | Input | | | | Table 3-1. Signal Description List (Continued) | Signal Name | Function | Туре | Active<br>Level | Voltage reference | Comments | |-------------------------|------------------------------------------|----------------------|-----------------|-------------------|---------------------------------------------------| | | Serial Peri | pheral Interface - S | SPI | | | | MISO | Master In Slave Out | I/O | | | | | MOSI | Master Out Slave In | I/O | | | | | SPCK | SPI Serial Clock | I/O | | | | | SPI_NPCS0 | SPI Peripheral Chip Select 0 | I/O | Low | | | | SPI_NPCS1-<br>SPI_NPCS3 | SPI Peripheral Chip Select | Output | Low | | | | | Two-W | ire Interface - TWI | | | | | TWDx | TWIx Two-wire Serial Data | I/O | | | | | TWCKx | TWIx Two-wire Serial Clock | I/O | | | | | | | Analog | • | | | | ADVREF | ADC, DAC and Analog Comparator Reference | Analog | | | | | | 12-bit Analog-t | o-Digital Converte | r - ADC | | | | AD0-AD14 | Analog Inputs | Analog, Digital | | | | | ADTRG | ADC Trigger | Input | | VDDIO | | | | 12-bit Digital-to | o-Analog Converte | r - DAC | | | | DAC0-DAC1 | Analog output | Analog, Digital | | | | | DACTRG | DAC Trigger | Input | | VDDIO | | | | Fast Flash Pro | gramming Interface | e - FFPI | | | | PGMEN0-<br>PGMEN2 | Programming Enabling | Input | | VDDIO | | | PGMM0-PGMM3 | Programming Mode | Input | | | | | PGMD0-PGMD15 | Programming Data | I/O | | | | | PGMRDY | Programming Ready | Output | High | | | | PGMNVALID | Data Direction | Output | Low | VDDIO | | | PGMNOE | Programming Read | Input | Low | | | | PGMCK | Programming Clock | Input | | | | | PGMNCMD | Programming Command | Input | Low | | | | | USB F | ull Speed Device | • | | | | DDM | USB Full Speed Data - | | | | Reset State: | | DDP | USB Full Speed Data + | Analog, Digital | | VDDIO | - USB Mode<br>- Internal Pull-down <sup>(3)</sup> | - 1. Schmitt Triggers can be disabled through PIO registers. - 2. Some PIO lines are shared with System I/Os. - 3. Refer to USB Section of the product Electrical Characteristics for information on Pull-down value in USB Mode. - 4. See "Typical Powering Schematics" Section for restrictions on voltage range of Analog Cells. - 5. TDO pin is set in input mode when the Cortex-M3 Core is not in debug mode. Thus the internal pull-up corresponding to this PIO line must be enabled to avoid current consumption due to floating input. # 4. Package and Pinout SAM3S8/SD8 devices are pin-to-pin compatible with AT91SAM7S legacy products for 64-pin version. Furthermore, SAM3S8/SD8 products have new functionalities referenced in italic in Table 4-1, Table 4-3. # 4.1 SAM3S8C/8DC Package and Pinout ## 4.1.1 100-Lead LQFP Package Outline Figure 4-1. Orientation of the 100-lead LQFP Package ## 4.1.2 100-ball TFBGA Package Outline The 100-ball TFBGA package has a 0.8 mm ball pitch and respects Green Standards. The package dimensions are 9 x 9 x 1.1 mm. Figure 4-2 shows the orientation of the 100-ball TFBGA package. Figure 4-2. Orientation of the 100-ball TFBGA Package ## 4.1.3 100-Lead LQFP Pinout Table 4-1. SAM3S8C/SD8C 100-lead LQFP pinout | 1 ADVREF 26 GND 2 GND 27 VDDIO 3 PB0/AD4 28 PA16/PGMD4 4 PC29/AD13 29 PC7 5 PB1/AD5 30 PA15/PGMD3 6 PC30/AD14 31 PA14/PGMD2 7 PB2/AD6 32 PC6 8 PC31 33 PA13/PGMD1 9 PB3/AD7 34 PA24/PGMD12 10 VDDIN 35 PC5 11 VDDOUT 36 VDDCORE 12 PA17/PGMD5/AD0 37 PC4 13 PC26 38 PA25/PGMD13 14 PA18/PGMD6/AD1 39 PA26/PGMD14 15 PA21/PGMD9/AD8 40 PC3 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------------|----|---------------------| | 3 PB0/AD4 28 PA16/PGMD4 4 PC29/AD13 29 PC7 5 PB1/AD5 30 PA15/PGMD3 6 PC30/AD14 31 PA14/PGMD2 7 PB2/AD6 32 PC6 8 PC31 33 PA13/PGMD1 9 PB3/AD7 34 PA24/PGMD12 10 VDDIN 35 PC5 11 VDDOUT 36 VDDCORE 12 PA17/PGMD5/AD0 37 PC4 13 PC26 38 PA25/PGMD13 14 PA18/PGMD6/AD1 39 PA26/PGMD14 15 PA21/PGMD9/AD8 40 PC3 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 <td>1</td> <td>ADVREF</td> <td>26</td> <td>GND</td> | 1 | ADVREF | 26 | GND | | 4 PC29/AD13 29 PC7 5 PB1/AD5 30 PA15/PGMD3 6 PC30/AD14 31 PA14/PGMD2 7 PB2/AD6 32 PC6 8 PC31 33 PA13/PGMD1 9 PB3/AD7 34 PA24/PGMD12 10 VDDIN 35 PC5 11 VDDOUT 36 VDDCORE 12 PA17/PGMD5/AD0 37 PC4 13 PC26 38 PA25/PGMD13 14 PA18/PGMD6/AD1 39 PA26/PGMD14 15 PA21/PGMD9/AD8 40 PC3 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 | 2 | GND | 27 | VDDIO | | 5 PB1/AD5 30 PA15/PGMD3 6 PC30/AD14 31 PA14/PGMD2 7 PB2/AD6 32 PC6 8 PC31 33 PA13/PGMD1 9 PB3/AD7 34 PA24/PGMD12 10 VDDIN 35 PC5 11 VDDOUT 36 VDDCORE 12 PA17/PGMD5/AD0 37 PC4 13 PC26 38 PA25/PGMD13 14 PA18/PGMD6/AD1 39 PA26/PGMD14 15 PA21/PGMD9/AD8 40 PC3 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD1 | 3 | PB0/AD4 | 28 | PA16/PGMD4 | | 6 PC30/AD14 31 PA14/PGMD2 7 PB2/AD6 32 PC6 8 PC31 33 PA13/PGMD1 9 PB3/AD7 34 PA24/PGMD12 10 VDDIN 35 PC5 11 VDDOUT 36 VDDCORE 12 PA17/PGMD5/AD0 37 PC4 13 PC26 38 PA25/PGMD13 14 PA18/PGMD6/AD1 39 PA26/PGMD14 15 PA21/PGMD9/AD8 40 PC3 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 4 | PC29/AD13 | 29 | PC7 | | 7 PB2/AD6 32 PC6 8 PC31 33 PA13/PGMD1 9 PB3/AD7 34 PA24/PGMD12 10 VDDIN 35 PC5 11 VDDOUT 36 VDDCORE 12 PA17/PGMD5/AD0 37 PC4 13 PC26 38 PA25/PGMD13 14 PA18/PGMD6/AD1 39 PA26/PGMD14 15 PA21/PGMD9/AD8 40 PC3 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 5 | PB1/AD5 | 30 | PA15/PGMD3 | | 8 PC31 33 PA13/PGMD1 9 PB3/AD7 34 PA24/PGMD12 10 VDDIN 35 PC5 11 VDDOUT 36 VDDCORE 12 PA17/PGMD5/AD0 37 PC4 13 PC26 38 PA25/PGMD13 14 PA18/PGMD6/AD1 39 PA26/PGMD14 15 PA21/PGMD9/AD8 40 PC3 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMNVALID 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 6 | PC30/AD14 | 31 | PA14/PGMD2 | | 9 PB3/AD7 34 PA24/PGMD12 10 VDDIN 35 PC5 11 VDDOUT 36 VDDCORE 12 PA17/PGMD5/AD0 37 PC4 13 PC26 38 PA25/PGMD13 14 PA18/PGMD6/AD1 39 PA26/PGMD14 15 PA21/PGMD9/AD8 40 PC3 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 7 | PB2/AD6 | 32 | PC6 | | 10 VDDIN 35 PC5 11 VDDOUT 36 VDDCORE 12 PA17/PGMD5/AD0 37 PC4 13 PC26 38 PA25/PGMD13 14 PA18/PGMD6/AD1 39 PA26/PGMD14 15 PA21/PGMD9/AD8 40 PC3 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 8 | PC31 | 33 | PA13/PGMD1 | | 11 VDDOUT 36 VDDCORE 12 PA17/PGMD5/AD0 37 PC4 13 PC26 38 PA25/PGMD13 14 PA18/PGMD6/AD1 39 PA26/PGMD14 15 PA21/PGMD9/AD8 40 PC3 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 9 | PB3/AD7 | 34 | PA24/PGMD12 | | 12 PA17/PGMD5/AD0 37 PC4 13 PC26 38 PA25/PGMD13 14 PA18/PGMD6/AD1 39 PA26/PGMD14 15 PA21/PGMD9/AD8 40 PC3 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 10 | VDDIN | 35 | PC5 | | 13 PC26 38 PA25/PGMD13 14 PA18/PGMD6/AD1 39 PA26/PGMD14 15 PA21/PGMD9/AD8 40 PC3 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 11 | VDDOUT | 36 | VDDCORE | | 14 PA18/PGMD6/AD1 39 PA26/PGMD14 15 PA21/PGMD9/AD8 40 PC3 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 12 | PA17/PGMD5/AD0 | 37 | PC4 | | 15 PA21/PGMD9/AD8 40 PC3 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 13 | PC26 | 38 | PA25/PGMD13 | | 16 VDDCORE 41 PA12/PGMD0 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 14 | PA18/PGMD6/AD1 | 39 | PA26/PGMD14 | | 17 PC27 42 PA11/PGMM3 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 15 | PA21/PGMD9/AD8 | 40 | PC3 | | 18 PA19/PGMD7/AD2 43 PC2 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 16 | VDDCORE | 41 | PA12/PGMD0 | | 19 PC15/AD11 44 PA10/PGMM2 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 17 | PC27 | 42 | PA11/PGMM3 | | 20 PA22/PGMD10/AD9 45 GND 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 18 | PA19/PGMD7/AD2 | 43 | PC2 | | 21 PC13/AD10 46 PA9/PGMM1 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 19 | PC15/AD11 | 44 | PA10/PGMM2 | | 22 PA23/PGMD11 47 PC1 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 20 | PA22/PGMD10/AD9 | 45 | GND | | 23 PC12/AD12 48 PA8/XOUT32/PGMM0 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 21 | PC13/AD10 | 46 | PA9/PGMM1 | | 24 PA20/PGMD8/AD3 49 PA7/XIN32/PGMNVALID | 22 | PA23/PGMD11 | 47 | PC1 | | | 23 | PC12/AD12 | 48 | PA8/XOUT32/PGMM0 | | 25 PC0 50 VDDIO | 24 | PA20/PGMD8/AD3 | 49 | PA7/XIN32/PGMNVALID | | | 25 | PC0 | 50 | VDDIO | | 51 | TDI/PB4 | |----|-------------| | 52 | PA6/PGMNOE | | 53 | PA5/PGMRDY | | 54 | PC28 | | 55 | PA4/PGMNCMD | | 56 | VDDCORE | | 57 | PA27/PGMD15 | | 58 | PC8 | | 59 | PA28 | | 60 | NRST | | 61 | TST | | 62 | PC9 | | 63 | PA29 | | 64 | PA30 | | 65 | PC10 | | 66 | PA3 | | 67 | PA2/PGMEN2 | | 68 | PC11 | | 69 | VDDIO | | 70 | GND | | 71 | PC14 | | 72 | PA1/PGMEN1 | | 73 | PC16 | | 74 | PA0/PGMEN0 | | 75 | PC17 | | 76 | TDO/TRACESWO/PB5 | |-----|------------------| | 77 | JTAGSEL | | 78 | PC18 | | 79 | TMS/SWDIO/PB6 | | 80 | PC19 | | 81 | PA31 | | 82 | PC20 | | 83 | TCK/SWCLK/PB7 | | 84 | PC21 | | 85 | VDDCORE | | 86 | PC22 | | 87 | ERASE/PB12 | | 88 | DDM/PB10 | | 89 | DDP/PB11 | | 90 | PC23 | | 91 | VDDIO | | 92 | PC24 | | 93 | PB13/DAC0 | | 94 | PC25 | | 95 | GND | | 96 | PB8/XOUT | | 97 | PB9/PGMCK/XIN | | 98 | VDDIO | | 99 | PB14/DAC1 | | 100 | VDDPLL | | | | ## 4.1.4 100-Ball TFBGA Pinout Table 4-2. SAM3S8C/SD8C 100-ball TFBGA pinout | A1 | PB1/AD5 | |-----|------------------| | A2 | PC29 | | А3 | VDDIO | | A4 | PB9/PGMCK/XIN | | A5 | PB8/XOUT | | A6 | PB13/DAC0 | | A7 | DDP/PB11 | | A8 | DDM/PB10 | | A9 | TMS/SWDIO/PB6 | | A10 | JTAGSEL | | B1 | PC30 | | B2 | ADVREF | | В3 | GNDANA | | B4 | PB14/DAC1 | | B5 | PC21 | | B6 | PC20 | | В7 | PA31 | | B8 | PC19 | | B9 | PC18 | | B10 | TDO/TRACESWO/PB5 | | C1 | PB2/AD6 | | C2 | VDDPLL | | C3 | PC25 | | C4 | PC23 | | C5 | ERASE/PB12 | | C6<br>C7<br>C8 | TCK/SWCLK/PB7 | |----------------------|--------------------------------------------------| | - | | | C8 | PC16 | | | PA1/PGMEN1 | | C9 | PC17 | | 210 | PA0/PGMEN0 | | D1 | PB3/AD7 | | D2 | PB0/AD4 | | D3 | PC24 | | D4 | PC22 | | D5 | GND | | D6 | GND | | D7 | VDDCORE | | D8 | PA2/PGMEN2 | | D9 | PC11 | | 010 | PC14 | | E1 | PA17/PGMD5/AD0 | | E2 | PC31 | | E3 | VDDIN | | E4 | GND | | E5 | GND | | E6 | NRST | | E7 | PA29/AD13 | | E8 | PA30/AD14 | | E9 | PC10 | | | PA3 | | E2 E3 E4 E5 E6 E7 E8 | PC31 VDDIN GND GND NRST PA29/AD13 PA30/AD14 PC10 | | F1 | PA18/PGMD6/AD1 | |-----|----------------| | F2 | PC26 | | F3 | VDDOUT | | F4 | GND | | F5 | VDDIO | | F6 | PA27/PGMD15 | | F7 | PC8 | | F8 | PA28 | | F9 | TST | | F10 | PC9 | | G1 | PA21/PGMD9/AD8 | | G2 | PC27 | | G3 | PA15/PGMD3 | | G4 | VDDCORE | | G5 | VDDCORE | | G6 | PA26/PGMD14 | | G7 | PA12/PGMD0 | | G8 | PC28 | | G9 | PA4/PGMNCMD | | G10 | PA5/PGMRDY | | H1 | PA19/PGMD7/AD2 | | H2 | PA23/PGMD11 | | НЗ | PC7 | | H4 | PA14/PGMD2 | | H5 | PA13/PGMD1 | | H6 | PC4 | |-----|---------------------| | H7 | PA11/PGMM3 | | H8 | PC1 | | Н9 | PA6/PGMNOE | | H10 | TDI/PB4 | | J1 | PC15/AD11 | | J2 | PC0 | | J3 | PA16/PGMD4 | | J4 | PC6 | | J5 | PA24/PGMD12 | | J6 | PA25/PGMD13 | | J7 | PA10/PGMM2 | | J8 | GND | | J9 | VDDCORE | | J10 | VDDIO | | K1 | PA22/PGMD10/AD9 | | K2 | PC13/AD10 | | K3 | PC12/AD12 | | K4 | PA20/PGMD8/AD3 | | K5 | PC5 | | K6 | PC3 | | K7 | PC2 | | K8 | PA9/PGMM1 | | K9 | PA8/XOUT32/PGMM0 | | K10 | PA7/XIN32/PGMNVALID | # 4.2 SAM3S8B/D8B Package and Pinout ## 4.2.1 64-Lead LQFP Package Outline Figure 4-3. Orientation of the 64-lead LQFP Package ## 4.2.2 64-lead QFN Package Outline Figure 4-4. Orientation of the 64-lead QFN Package ## 4.2.3 64-Lead LQFP and QFN Pinout Table 4-3. 64-pin SAM3S8B/D8B pinout | 1 | ADVREF | 17 | GND | 33 | TDI/PB4 | 49 | TDO/TRACESWO/PB5 | |----|-----------------|----|---------------------|----|-------------|----|------------------| | 2 | GND | 18 | VDDIO | 34 | PA6/PGMNOE | 50 | JTAGSEL | | 3 | PB0/AD4 | 19 | PA16/PGMD4 | 35 | PA5/PGMRDY | 51 | TMS/SWDIO/PB6 | | 4 | PB1/AD5 | 20 | PA15/PGMD3 | 36 | PA4/PGMNCMD | 52 | PA31 | | 5 | PB2/AD6 | 21 | PA14/PGMD2 | 37 | PA27/PGMD15 | 53 | TCK/SWCLK/PB7 | | 6 | PB3/AD7 | 22 | PA13/PGMD1 | 38 | PA28 | 54 | VDDCORE | | 7 | VDDIN | 23 | PA24/PGMD12 | 39 | NRST | 55 | ERASE/PB12 | | 8 | VDDOUT | 24 | VDDCORE | 40 | TST | 56 | DDM/PB10 | | 9 | PA17/PGMD5/AD0 | 25 | PA25/PGMD13 | 41 | PA29 | 57 | DDP/PB11 | | 10 | PA18/PGMD6/AD1 | 26 | PA26/PGMD14 | 42 | PA30 | 58 | VDDIO | | 11 | PA21/PGMD9/AD8 | 27 | PA12/PGMD0 | 43 | PA3 | 59 | PB13/DAC0 | | 12 | VDDCORE | 28 | PA11/PGMM3 | 44 | PA2/PGMEN2 | 60 | GND | | 13 | PA19/PGMD7/AD2 | 29 | PA10/PGMM2 | 45 | VDDIO | 61 | XOUT/PB8 | | 14 | PA22/PGMD10/AD9 | 30 | PA9/PGMM1 | 46 | GND | 62 | XIN/PGMCK/PB9 | | 15 | PA23/PGMD11 | 31 | PA8/XOUT32/PGMM0 | 47 | PA1/PGMEN1 | 63 | PB14/DAC1 | | 16 | PA20/PGMD8/AD3 | 32 | PA7/XIN32/PGMNVALID | 48 | PA0/PGMEN0 | 64 | VDDPLL | Note: The bottom pad of the QFN package must be connected to ground. ## 5. Power Considerations ## 5.1 Power Supplies The SAM3S8/SD8 has several types of power supply pins: - VDDCORE pins: Power the core, the embedded memories and the peripherals. Voltage ranges from 1.62V to 1.95V. - VDDIO pins: Power the Peripherals I/O lines (Input/Output Buffers), USB transceiver, Backup part, 32 kHz crystal oscillator and oscillator pads. Voltage ranges from 1.62V to 3.6V. - VDDIN pin: Voltage Regulator Input, ADC, DAC and Analog Comparator Power Supply. Voltage ranges from 1.8V to 3.6V. - VDDPLL pin: Powers the PLLA, PLLB, the Fast RC and the 3 to 20 MHz oscillator. Voltage ranges from 1.62V to 1.95V. # 5.2 Power-up Considerations #### 5.2.1 VDDIO Versus VDDCORE VDDIO must always be higher than or equal to VDDCORE. VDDIO must reach its minimum operating voltage (1.62 V) before VDDCORE has reached the following thresholds: - the minimum V<sub>T+</sub> of the core power supply brownout detector (1.36 V) - the minimum value of t<sub>RST</sub> (100 μs) If VDDCORE rises at the same time as VDDIO, the VDDIO rising slope must be higher than or equal to $5\ V/ms$ . If VDDCORE is powered by the internal regulator, all power-up considerations are met. Figure 5-1. VDDCORE and VDDIO Constraints at Startup ### 5.2.2 VDDIO Versus VDDIN At power-up, VDDIO needs to reach 0.6 V before VDDIN reaches 1.0 V. VDDIO voltage needs to be equal to or below (VDDIN voltage + 0.5 V). ## 5.3 Voltage Regulator The SAM3S8/SD8 embeds a voltage regulator that is managed by the Supply Controller. This internal regulator is designed to supply the internal core of SAM3S8/SD8. It features two operating modes: - In Normal mode, the voltage regulator consumes less than 700 μA static current and draws 80 mA of output current. Internal adaptive biasing adjusts the regulator quiescent current depending on the required load current. In Wait Mode quiescent current is only 7 μA. - In Backup mode, the voltage regulator consumes less than 1 μA while its output (VDDOUT) is driven internally to GND. The default output voltage is 1.80 V and the start-up time to reach Normal mode is less than 100 μs. For adequate input and output power supply decoupling/bypassing, refer to Table 41-3 "1.8V Voltage Regulator Characteristics" in Section 41. "SAM3S8/SD8 Electrical Characteristics". # 5.4 Typical Powering Schematics The SAM3S8/SD8 supports a 1.62–3.6 V single supply mode. The internal regulator input is connected to the source and its output feeds VDDCORE. Figure 5-2 shows the power schematics. As VDDIN powers the voltage regulator, the ADC, DAC and the analog comparator, when the user does not want to use the embedded voltage regulator, it can be disabled by software via the SUPC (note that this is different from Backup mode). Figure 5-2. Single Supply Note: Restrictions For USB, VDDIO needs to be greater than 3.0 V. For ADC, VDDIN needs to be greater than 2.0 V. For DAC, VDDIN needs to be greater than 2.4 V. For Analog Comparator, VDDIN needs to be greater than 2.0 V. Figure 5-3. Core Externally Supplied Note: Restrictions For USB, VDDIO needs to be greater than 3.0 V. For ADC, VDDIN needs to be greater than 2.0 V. For DAC, VDDIN needs to be greater than 2.4 V. For Analog Comparator, VDDIN needs to be greater than 2.0 V. Figure 5-4 provides an example of the powering scheme when using a backup battery. Since the PIO state is preserved when in Backup mode, any free PIO line can be used to switch off the external regulator by driving the PIO line at low level (PIO is input, pull-up enabled after backup reset). External wake-up of the system can be from a push button or any signal. See Section 5.7 "Wake-up Sources" for further details. Figure 5-4. Backup Battery Note: The two diodes provide a "switchover circuit" (for illustration purpose) between the backup battery and the main supply when the system is put inbackup mode. Note: Restrictions For ADC, VDDIN needs to be greater than 2.0 V. For DAC, VDDIN needs to be greater than 2.4 V. For Analog Comparator, VDDIN needs to be greater than 2.0 V. ## 5.5 Active Mode Active mode is the normal running mode with the core clock running from the fast RC oscillator, the main crystal oscillator or the PLLA. The power management controller can be used to adapt the frequency and to disable the peripheral clocks. ## 5.6 Low-power Modes The various low-power modes of the SAM3S8/SD8 are described below. ## 5.6.1 Backup Mode The purpose of Backup mode is to achieve the lowest power consumption possible in a system which is performing periodic wake-ups to perform tasks but not requiring fast startup time (< 0.1 ms). Total current consumption is $1.5 \,\mu\text{A}$ typical. The Supply Controller, zero-power power-on reset, RTT, RTC, Backup registers and 32 kHz oscillator (RC or crystal oscillator selected by software in the Supply Controller) are running. The regulator and the core supply are off. Backup mode is based on the Cortex-M3 deep sleep mode with the voltage regulator disabled. The SAM3S8/SD8 can be awakened from this mode through pins WKUP0–15, the supply monitor (SM), the RTT or RTC wake-up event. Backup mode is entered by using WFE instructions with the SLEEPDEEP bit in the Cortex-M3 System Control Register set to 1. (See the power management description in Section 10. "ARM Cortex-M3 Processor".) Exit from Backup mode happens if one of the following enable wake up events occurs: - Level transition, configurable debouncing on pins WKUPEN0–15 - Supply Monitor alarm - RTC alarm - RTT alarm #### 5.6.2 Wait Mode The purpose of the wait mode is to achieve very low power consumption while maintaining the whole device in a powered state for a startup time of less than 10 $\mu$ s. Current Consumption in Wait mode is typically 20 $\mu$ A (total current consumption) if the internal voltage regulator is used or 12 $\mu$ A if an external regulator is used. In this mode, the clocks of the core, peripherals and memories are stopped. However, the core, peripherals and memories power supplies are still powered. From this mode, a fast start up is available. This mode is entered via Wait for Event (WFE) instructions with LPM = 1 (Low Power Mode bit in PMC Fast Startup Mode Register (PMC\_FSMR)). The Cortex-M3 is able to handle external events or internal events in order to wake-up the core (WFE). This is done by configuring the external lines WKUP0–15 as fast startup wake-up pins (refer to Section 5.8 "Fast Startup"). RTC or RTT Alarm and USB wake-up events can be used to wake up the CPU (exit from WFE). ### **Entering Wait Mode:** - Select the 4/8/12 MHz fast RC oscillator as Main Clock - Set the LPM bit in the PMC FSMR - Execute the Wait-For-Event (WFE) instruction of the processor Note: Internal Main clock resynchronization cycles are necessary between the writing of MOSCRCEN bit and the effective entry in Wait mode. Depending on the user application, waiting for MOSCRCEN bit to be cleared is recommended to ensure that the core will not execute undesired instructions. ## 5.6.3 Sleep Mode The purpose of sleep mode is to optimize power consumption of the device versus response time. In this mode, only the core clock is stopped. The peripheral clocks can be enabled. The current consumption in this mode is application dependent. This mode is entered via Wait for Interrupt (WFI) or Wait for Event (WFE) instructions with LPM = 0 in PMC\_FSMR. The processor can be awakened from an interrupt if WFI instruction of the Cortex M3 is used, or from an event if the WFE instruction is used to enter this mode. ## 5.6.4 Low Power Mode Summary Table The modes detailed above are the main low-power modes. Each part can be set to on or off separately and wake up sources can be individually configured. Table 5-1 shows a summary of the configurations of the low-power modes. **Low-power Mode Configuration Summary** Table 5-1. | Consumption Wake-up | < 2 µA typ <sup>(4)</sup> < 0.1 ms | 12 μA/20 μA <sup>(5)</sup> < 10 μs | (9) | |------------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIO State Cat Wake Up | PIOA & PIOB & PIOB & PIOC Inputs with pull ups | Unchanged 1 | Unchanged | | PIO State<br>while in Low<br>Power Mode | Previous state<br>saved | Previous state<br>saved | Previous state<br>saved | | Core at<br>Wake Up | Reset | Clocked<br>back | Clocked<br>back | | Potential Wake-up<br>Sources | WKUP0–15 pins<br>SM alarm<br>RTC alarm<br>RTT alarm | Any Event from: Fast<br>startup through<br>WKUP0–15 pins<br>RTC alarm<br>RTT alarm<br>USB wake-up | Entry mode = WFI Interrupt Only Entry mode = WFE Any Enabled Interrupt and/or Any Event from: Fast start-up through WKUP0-15 pins RTC alarm RTT alarm USB wake-up | | Mode Entry | WFE +<br>SLEEPDEEP bit = 1 | WFE +<br>SLEEPDEEP bit = 0<br>+ LPM bit = 1 | WFE or WFI +<br>SLEEPDEEP bit = 0<br>+ LPM bit = 0 | | Core<br>Memory<br>Peripherals | OFF<br>(Not<br>powered) | Powered<br>(Not<br>clocked) | Powered <sup>(7)</sup><br>(Not<br>clocked) | | Regulator | OFF | NO | NO | | SUPC, 32 kHz<br>Osc., RTC, RTT,<br>GPBRs, POR<br>(Backup Region) | NO | NO | NO | | Mode | Backup | Wait | Sleep | When considering wake-up time, the time required to start the PLL is not taken into account. Once started, the device works with the 4/8/12 MHz fast RC oscillator. The user has to add the PLL start-up time if it is needed in the system. The wake-up time is defined as the time taken for wake up until the first instruction is fetched. The external loads on PIOs are not taken into account in the calculation. Supply Monitor current consumption is not included. Total Current consumption. Total current consumption (without using internal voltage regulator) / Total current consumption (using internal voltage regulator). 2 6 4 6 9 7 Depends on MCK frequency. In this mode the core is supplied and not clocked but some peripherals can be clocked. ## 5.7 Wake-up Sources The wake-up events allow the device to exit the Backup mode. When a wake-up event is detected, the Supply Controller performs a sequence which automatically reenables the core power supply and the SRAM power supply, if they are not already enabled. Figure 5-5. Wake-up Sources Note: Before instructing the system to enter Backup mode, if the field WKUPDBC > 0, ensure that none of the WKUPx pins that are enabled for a wake-up (exit from Backup mode) hold an active polarity. This is checked by reading the pin status in the PIO Controller. If WKUPENx = 1 and the pin WKUPx holds an active polarity, the system must not be instructed to enter Backup mode. ## 5.8 Fast Startup The SAM3S8/SD8 allows the processor to restart in a few microseconds while the processor is in wait mode or in sleep mode. A fast start up can occur upon detection of a low level on one of the 19 wake-up inputs (WKUP0 to 15 + SM + RTC + RTT). The fast restart circuitry, as shown in Figure 5-6, is fully asynchronous and provides a fast start-up signal to the Power Management Controller. As soon as the fast start-up signal is asserted, the PMC automatically restarts the embedded 4 MHz Fast RC oscillator, switches the master clock on this 4 MHz clock and reenables the processor clock. Figure 5-6. Fast Start-Up Sources # 6. Input/Output Lines The SAM3S8/SD8 has several kinds of input/output (I/O) lines such as general purpose I/Os (GPIO) and system I/Os. GPIOs can have alternate functionality due to multiplexing capabilities of the PIO controllers. The same PIO line can be used whether in I/O mode or by the multiplexed peripheral. System I/Os include pins such as test pins, oscillators, erase or analog inputs. ## 6.1 General Purpose I/O Lines GPIO Lines are managed by PIO Controllers. All I/Os have several input or output modes such as pull-up or pull-down, input Schmitt triggers, multi-drive (open-drain), glitch filters, debouncing or input change interrupt. Programming of these modes is performed independently for each I/O line through the PIO controller user interface. For more details, refer to Section 28. "Parallel Input/Output Controller (PIO)". The input/output buffers of the PIO lines are supplied through VDDIO power supply rail. The SAM3S8/SD8 embeds high-speed pads able to handle up to 32 MHz for HSMCI (MCK/2), 45 MHz for SPI clock lines and 35 MHz on other lines. See Section 41.11 "AC Characteristics" for more details. Typical pull-up and pull-down value is 100 $k\Omega$ for all I/Os. Each I/O line also embeds an ODT (On-Die Termination), (see Figure 6-1). It consists of an internal series resistor termination scheme for impedance matching between the driver output (SAM3S8/SD8) and the PCB trace impedance preventing signal reflection. The series resistor helps to reduce IOs switching current (di/dt) thereby reducing in turn, EMI. It also decreases overshoot and undershoot (ringing) due to inductance of interconnect between devices or between boards. In conclusion ODT helps diminish signal integrity issues. Figure 6-1. On-Die Termination ## 6.2 System I/O Lines System I/O lines are pins used by oscillators, test mode, reset and JTAG to name but a few. The SAM3S8/SD8 system I/O lines shared with PIO lines are described in Table 6-1. These pins are software configurable as general purpose I/O or system pins. At startup the default function of these pins is always used. Table 6-1. System I/O Configuration Pin List | SYSTEM_IO Bit Number | Default Function<br>After Reset | Other Function | Constraints for<br>Normal Start | Configuration | |----------------------|---------------------------------|----------------|-------------------------------------|----------------------------------------------------------------------------------------| | 12 | ERASE | PB12 | Low Level at startup <sup>(1)</sup> | | | 10 | DDM | PB10 | _ | | | 11 | DDP | PB11 | _ | In Matrix User Interface Registers | | 7 | TCK/SWCLK | PB7 | _ | (Refer to the System I/O Configuration Register in Section 22. "Bus Matrix (MATRIX)".) | | 6 | TMS/SWDIO | PB6 | _ | III Section 22. Bus Matrix (MATRIX) .) | | 5 | TDO/TRACESWO | PB5 | _ | | | 4 | TDI | PB4 | _ | | | _ | PA7 | XIN32 | _ | (2) | | _ | PA8 | XOUT32 | _ | | | _ | PB9 | XIN | _ | (3) | | _ | PB8 | XOUT | _ | | Notes: - 1. If PB12 is used as PIO input in user applications, a low level must be ensured at startup to prevent Flash erase before the user application sets PB12 into PIO mode. - 2. Refer to "Slow Clock Generator" of Section 16. "SAM3 Supply Controller (SUPC)". - 3. Refer to the 3 to 20 MHz Crystal Oscillator information in Section 26. "Power Management Controller (PMC)". ## 6.2.1 Serial Wire JTAG Debug Port (SWJ-DP) Pins The SWJ-DP pins are TCK/SWCLK, TMS/SWDIO, TDO/SWO, TDI and commonly provided on a standard 20-pin JTAG connector defined by ARM. For more details about voltage reference and reset state, refer to Table 3-1 on page 7. At startup, SWJ-DP pins are configured in SWJ-DP mode to allow connection with debugging probe. Please refer to Section 11. "Debug and Test Features". SWJ-DP pins can be used as standard I/Os to provide users more general input/output pins when the debug port is not needed in the end application. Mode selection between SWJ-DP mode (System IO mode) and general IO mode is performed through the AHB Matrix Special Function Registers (MATRIX\_SFR). Configuration of the pad for pull-up, triggers, debouncing and glitch filters is possible regardless of the mode. The JTAGSEL pin is used to select the JTAG boundary scan when asserted at a high level. It integrates a permanent pull-down resistor of about 15 k $\Omega$ to GND, so that it can be left unconnected for normal operations. By default, the JTAG Debug Port is active. If the debugger host wants to switch to the Serial Wire Debug Port, it must provide a dedicated JTAG sequence on TMS/SWDIO and TCK/SWCLK which disables the JTAG-DP and enables the SW-DP. When the Serial Wire Debug Port is active, TDO/TRACESWO can be used for trace. The asynchronous TRACE output (TRACESWO) is multiplexed with TDO. So the asynchronous trace can only be used with SW-DP, not JTAG-DP. For more information about SW-DP and JTAG-DP switching, please refer to Section 11. "Debug and Test Features". ## 6.3 Test Pin The TST pin is used for JTAG Boundary Scan Manufacturing Test or Fast Flash programming mode of the SAM3S8/SD8 series. The TST pin integrates a permanent pull-down resistor of about 15 k $\Omega$ to GND, so that it can be left unconnected for normal operations. To enter fast programming mode, see the Fast Flash Programming Interface (FFPI) section. For more on the manufacturing and test mode, refer to Section 11. "Debug and Test Features". ## 6.4 NRST Pin The NRST pin is bidirectional. It is handled by the on-chip reset controller and can be driven low to provide a reset signal to the external components or asserted low externally to reset the microcontroller. It will reset the Core and the peripherals except the Backup region (RTC, RTT and Supply Controller). There is no constraint on the length of the reset pulse and the reset controller can guarantee a minimum pulse length. The NRST pin integrates a permanent pull-up resistor to VDDIO of about $100 \text{ k}\Omega$ . By default, the NRST pin is configured as an input. ## 6.5 ERASE Pin The ERASE pin is used to reinitialize the Flash content (and some of its NVM bits) to an erased state (all bits read as logic level 1). It integrates a pull-down resistor of about 100 k $\Omega$ to GND, so that it can be left unconnected for normal operations. This pin is debounced by SCLK to improve the glitch tolerance. When the ERASE pin is tied high during less than 100 ms, it is not taken into account. The pin must be tied high during more than 220 ms to perform a Flash erase operation. The ERASE pin is a system I/O pin and can be used as a standard I/O. At startup, the ERASE pin is not configured as a PIO pin. If the ERASE pin is used as a standard I/O, startup level of this pin must be low to prevent unwanted erasing. Refer to Section 9.3 "Peripheral Signal Multiplexing on I/O Lines" on page 33. Also, if the ERASE pin is used as a standard I/O output, asserting the pin to low does not erase the Flash. # 7. Memories Figure 7-1. SAM3S8/SD8 Product Mapping ## 7.1 Embedded Memories #### 7.1.1 Internal SRAM The SAM3S8 device (512-Kbytes, single bank flash) embeds a total of 64-Kbytes high-speed SRAM. The SAM3SD8 device (512-Kbytes, dual bank flash) embeds a total of 64-Kbytes high-speed SRAM. The SRAM is accessible over System Cortex-M3 bus at address 0x2000 0000. The SRAM is in the bit band region. The bit band alias region is from 0x2200 0000 and 0x23FF FFFF. #### 7.1.2 Internal ROM The SAM3S8/SD8 embeds an Internal ROM, which contains the SAM Boot Assistant (SAM-BA®), In Application Programming (IAP) routines and Fast Flash Programming Interface (FFPI). At any time, the ROM is mapped at address 0x0080 0000. #### 7.1.3 Embedded Flash ### 7.1.3.1 Flash Overview The Flash of the SAM3S8 (512-Kbytes single bank flash) is organized in one bank of 2048 pages of 256 bytes. The Flash of the SAM3SD8 (512-Kbytes, dual bank flash) is organized in two banks of 1024 pages of 256 bytes each. The Flash contains a 128-byte write buffer, accessible through a 32-bit interface. ### 7.1.3.2 Flash Power Supply The Flash is supplied by VDDCORE. #### 7.1.3.3 Enhanced Embedded Flash Controller The Enhanced Embedded Flash Controller (EEFC) manages accesses performed by the masters of the system. It enables reading the Flash and writing the write buffer. It also contains a User Interface, mapped on the APB. The Enhanced Embedded Flash Controller ensures the interface of the Flash block with the 32-bit internal bus. Its 128-bit wide memory interface increases performance. The user can choose between high performance or lower current consumption by selecting either 128-bit or 64-bit access. It also manages the programming, erasing, locking and unlocking sequences of the Flash using a full set of commands. One of the commands returns the embedded Flash descriptor definition that informs the system about the Flash organization, thus making the software generic. ## 7.1.3.4 Flash Speed The user needs to set the number of wait states depending on the frequency used: For more details, refer to the "AC Characteristics" sub-section of the product "Electrical Characteristics". ### 7.1.3.5 Lock Regions Several lock bits are used to protect write and erase operations on lock regions. A lock region is composed of several consecutive pages, and each lock region has its associated lock bit. Table 7-1. Lock bit number | Product | Number of Lock Bits | Lock Region Size | |------------|---------------------|-----------------------| | SAM3S8/SD8 | 16 | 32 kbytes (128 pages) | If a locked-region's erase or program command occurs, the command is aborted and the EEFC triggers an interrupt. The lock bits are software programmable through the EEFC User Interface. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region. Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash. ### 7.1.3.6 Security Bit Feature The SAM3S8/SD8 features a security bit, based on a specific General Purpose NVM bit (GPNVM bit 0). When the security is enabled, any access to the Flash, SRAM, Core Registers and Internal Peripherals either through the ICE interface or through the Fast Flash Programming Interface, is forbidden. This ensures the confidentiality of the code programmed in the Flash. This security bit can only be enabled, through the command "Set General Purpose NVM Bit 0" of the EEFC User Interface. Disabling the security bit can only be achieved by asserting the ERASE pin at 1, and after a full Flash erase is performed. When the security bit is deactivated, all accesses to the Flash, SRAM, Core registers, Internal Peripherals are permitted. It is important to note that the assertion of the ERASE pin should always be longer than 200 ms. As the ERASE pin integrates a permanent pull-down, it can be left unconnected during normal operation. However, it is safer to connect it directly to GND for the final application. #### 7.1.3.7 Calibration Bits NVM bits are used to calibrate the brownout detector and the voltage regulator. These bits are factory configured and cannot be changed by the user. The ERASE pin has no effect on the calibration bits. ## 7.1.3.8 Unique Identifier Each device integrates its own 128-bit unique identifier. These bits are factory configured and cannot be changed by the user. The ERASE pin has no effect on the unique identifier. ### 7.1.3.9 Fast Flash Programming Interface The Fast Flash Programming Interface allows programming the device through either a serial JTAG interface or through a multiplexed fully-handshaked parallel port. It allows gang programming with market-standard industrial programmers. The FFPI supports read, page program, page erase, full erase, lock, unlock and protect commands. ### 7.1.3.10 SAM-BA Boot The SAM-BA Boot is a default Boot Program which provides an easy way to program in-situ the on-chip Flash memory. The SAM-BA Boot Assistant supports serial communication via the UART and USB. The SAM-BA Boot provides an interface with SAM-BA Graphic User Interface (GUI). The SAM-BA Boot is in ROM and is mapped in Flash at address 0x0 when GPNVM bit 1 is set to 0. ### 7.1.3.11 **GPNVM** Bits The SAM3S8 features two GPNVM bits, whereas SAM3SD8 features three GPNVM bits. These bits can be cleared or set respectively through the commands "Clear GPNVM Bit" and "Set GPNVM Bit" of the EEFC User Interface. The Flash of the SAM3S8 is composed of 512 Kbytes in a single bank, while the SAM3SD8 Flash is composed of dual banks, each containing 256 Kbytes. The dual-bank function enables programming one bank while the other one is read (typically while the application code is running). Only one EEFC (Flash controller) controls the two banks. Note that it is not possible to program simultaneously, or read simultaneously, the dual banks of the Flash. The first bank of 256 Kbytes is called Bank 0 and the second bank of 256 Kbytes, Bank 1. The SAM3SD8 embeds an additional GPNVM bit: GPNVM2. Table 7-2. General-purpose Non volatile Memory Bits | GPNVMBit[#] | Function | |-------------|---------------------------------------------------| | 0 | Security bit | | 1 | Boot mode selection | | 2 | Bank selection (Bank 0 or Bank 1) Only on SAM3SD8 | ## 7.1.4 Boot Strategies The system always boots at address 0x0. To ensure maximum boot possibilities, the memory layout can be changed via GPNVM. A general purpose NVM (GPNVM) bit is used to boot either on the ROM (default) or from the Flash. The GPNVM bit can be cleared or set respectively through the commands "Clear General-purpose NVM Bit" and "Set General-purpose NVM Bit" of the EEFC User Interface. Setting GPNVM Bit 1 selects the boot from the Flash, clearing it selects the boot from the ROM. Asserting ERASE clears the GPNVM Bit 1 and thus selects the boot from the ROM by default. Setting the GPNVM Bit 2 selects bank 1, clearing it selects the boot from bank 0. Asserting ERASE clears the GPNVM Bit 2 and thus selects the boot from bank 0 by default. ## 7.2 External Memories The SAM3S8/SD8 features one External Bus Interface to provide an interface to a wide range of external memories and to any parallel peripheral. # 8. System Controller The System Controller is a set of peripherals, which allow handling of key elements of the system, such as power, resets, clocks, time, interrupts, watchdog, etc. # 8.1 System Controller and Peripherals Mapping Please refer to Section 7-1 "SAM3S8/SD8 Product Mapping" on page 27. All the peripherals are in the bit band region and are mapped in the bit band alias region. ## 8.2 Power-on-Reset, Brownout and Supply Monitor The SAM3S8/SD8 embeds three features to monitor, warn and/or reset the chip: - Power-on-Reset on VDDIO - Brownout Detector on VDDCORE - Supply Monitor on VDDIO #### 8.2.1 Power-on-Reset The Power-on-Reset monitors VDDIO. It is always activated and monitors voltage at start up but also during power down. If VDDIO goes below the threshold voltage, the entire chip is reset. For more information, refer to Section 41. "SAM3S8/SD8 Electrical Characteristics". #### 8.2.2 Brownout Detector on VDDCORE The Brownout Detector monitors VDDCORE. It is active by default. It can be deactivated by software through the Supply Controller (SUPC\_MR). It is especially recommended to disable it during low-power modes such as wait or sleep modes. If VDDCORE goes below the threshold voltage, the reset of the core is asserted. For more information, refer to Section 16. "SAM3 Supply Controller (SUPC)" and Section 41. "SAM3S8/SD8 Electrical Characteristics". ## 8.2.3 Supply Monitor on VDDIO The Supply Monitor monitors VDDIO. It is not active by default. It can be activated by software and is fully programmable with 16 steps for the threshold (between 1.9V to 3.4V). It is controlled by the SUPC. A sample mode is possible. It allows to divide the supply monitor power consumption by a factor of up to 2048. For more information, refer to Section 16. "SAM3 Supply Controller (SUPC)" and Section 41. "SAM3S8/SD8 Electrical Characteristics". # 9. Peripherals # 9.1 Peripheral Identifiers Table 9-1 defines the Peripheral Identifiers of the SAM3S8/SD8. A peripheral identifier is required for the control of the peripheral interrupt with the Nested Vectored Interrupt Controller and control of the peripheral clock with the Power Management Controller. Table 9-1. Peripheral Identifiers | Table 9-1. Peripheral identifiers | | | | | | | | | | |-----------------------------------|---------------|----------------|-------------------|------------------------------------|--|--|--|--|--| | Instance ID | Instance Name | NVIC Interrupt | PMC Clock Control | Instance Description | | | | | | | 0 | SUPC | Х | | Supply Controller | | | | | | | 1 | RSTC | X | | Reset Controller | | | | | | | 2 | RTC | X | | Real Time Clock | | | | | | | 3 | RTT | X | | Real Time Timer | | | | | | | 4 | WDT | X | | Watchdog Timer | | | | | | | 5 | PMC | X | | Power Management Controller | | | | | | | 6 | EEFC | X | | Enhanced Embedded Flash Controller | | | | | | | 7 | _ | _ | _ | Reserved | | | | | | | 8 | UART0 | X | X | UART 0 | | | | | | | 9 | UART1 | X | X | UART 1 | | | | | | | 10 | SMC | X | X | Static Memory Controller | | | | | | | 11 | PIOA | X | X | Parallel I/O Controller A | | | | | | | 12 | PIOB | X | X | Parallel I/O Controller B | | | | | | | 13 | PIOC | X | X | Parallel I/O Controller C | | | | | | | 14 | USART0 | X | X | USART 0 | | | | | | | 15 | USART1 | X | X | USART 1 | | | | | | | 16 | USART2 | X | X | USART 2 (SAM3SD8 100 pins only) | | | | | | | 17 | _ | _ | _ | Reserved | | | | | | | 18 | HSMCI | X | X | Multimedia Card Interface | | | | | | | 19 | TWIO | X | X | Two Wire Interface 0 | | | | | | | 20 | TWI1 | X | X | Two Wire Interface 1 | | | | | | | 21 | SPI | X | X | Serial Peripheral Interface | | | | | | | 22 | SSC | X | X | Synchronous Serial Controller | | | | | | | 23 | TC0 | Х | X | Timer/Counter 0 | | | | | | | 24 | TC1 | X | X | Timer/Counter 1 | | | | | | | 25 | TC2 | X | X | Timer/Counter 2 | | | | | | | 26 | TC3 | Х | X | Timer/Counter 3 | | | | | | | 27 | TC4 | Х | X | Timer/Counter 4 | | | | | | | 28 | TC5 | Х | X | Timer/Counter 5 | | | | | | | 29 | ADC | Х | X | Analog To Digital Converter | | | | | | | 30 | DACC | X | X | Digital To Analog Converter | | | | | | Table 9-1. Peripheral Identifiers (Continued) | Instance ID | Instance Name | NVIC Interrupt | PMC Clock Control | Instance Description | |-------------|---------------|----------------|-------------------|------------------------| | 31 | PWM | X | X | Pulse Width Modulation | | 32 | CRCCU | X | X | CRC Calculation Unit | | 33 | ACC | X | X | Analog Comparator | | 34 | UDP | X | X | USB Device Port | ## 9.2 APB/AHB Bridge The SAM3S8/SD8 embeds One Peripheral Bridge. The peripherals of the bridge are clocked by MCK. # 9.3 Peripheral Signal Multiplexing on I/O Lines The SAM3S8/SD8 features two PIO controllers on 64-pin versions (PIOA and PIOB) or three PIO controllers on the 100-pin version (PIOA, PIOB and PIOC), that multiplex the I/O lines of the peripheral set. The SAM3S8/SD8 64-pin and 100-pin PIO Controllers control up to 32 lines. Each line can be assigned to one of three peripheral functions: A, B or C. The multiplexing tables in the following tables define how the I/O lines of the peripherals A, B and C are multiplexed on the PIO Controllers. Note that some peripheral functions which are output only, might be duplicated within the tables. # 9.3.1 PIO Controller A Multiplexing Table 9-2. Multiplexing on PIO Controller A (PIOA) | I/O Line | Peripheral<br>A | Peripheral<br>B | Peripheral<br>C | Peripheral<br>D | Extra<br>Function | System<br>Function | Comments | |----------|-----------------|-----------------|-----------------|-----------------|-------------------|--------------------|---------------------| | PA0 | PWMH0 | TIOA0 | A17 | | WKUP0 | | | | PA1 | PWMH1 | TIOB0 | A18 | | WKUP1 | | | | PA2 | PWMH2 | SCK0 | DATRG | | WKUP2 | | | | PA3 | TWD0 | NPCS3 | | | | | | | PA4 | TWCK0 | TCLK0 | | | WKUP3 | | | | PA5 | RXD0 | NPCS3 | | | WKUP4 | | | | PA6 | TXD0 | PCK0 | | | | | | | PA7 | RTS0 | PWMH3 | | | | XIN32 | | | PA8 | CTS0 | ADTRG | | | WKUP5 | XOUT32 | | | PA9 | URXD0 | NPCS1 | PWMFI0 | | WKUP6 | | | | PA10 | UTXD0 | NPCS2 | | | | | | | PA11 | NPCS0 | PWMH0 | | | WKUP7 | | | | PA12 | MISO | PWMH1 | | | | | | | PA13 | MOSI | PWMH2 | | | | | | | PA14 | SPCK | PWMH3 | | | WKUP8 | | | | PA15 | TF | TIOA1 | PWML3 | PIODCEN1 | WKUP14 | | | | PA16 | TK | TIOB1 | PWML2 | PIODCEN2 | WKUP15 | | | | PA17 | TD | PCK1 | PWMH3 | | AD0 | | | | PA18 | RD | PCK2 | A14 | | AD1 | | | | PA19 | RK | PWML0 | A15 | | AD2/WKUP9 | | | | PA20 | RF | PWML1 | A16 | | AD3/WKUP10 | | | | PA21 | RXD1 | PCK1 | | | AD8 | | 64/100-pin versions | | PA22 | TXD1 | NPCS3 | NCS2 | | AD9 | | 64/100-pin versions | | PA23 | SCK1 | PWMH0 | A19 | PIODCCLK | | | 64/100-pin versions | | PA24 | RTS1 | PWMH1 | A20 | PIODC0 | | | 64/100-pin versions | | PA25 | CTS1 | PWMH2 | A23 | PIODC1 | | | 64/100-pin versions | | PA26 | DCD1 | TIOA2 | MCDA2 | PIODC2 | | | 64/100-pin versions | | PA27 | DTR1 | TIOB2 | MCDA3 | PIODC3 | | | 64/100-pin versions | | PA28 | DSR1 | TCLK1 | MCCDA | PIODC4 | | | 64/100-pin versions | | PA29 | RI1 | TCLK2 | MCCK | PIODC5 | | | 64/100-pin versions | | PA30 | PWML2 | NPCS2 | MCDA0 | PIODC6 | WKUP11 | | 64/100-pin versions | | PA31 | NPCS1 | PCK2 | MCDA1 | PIODC7 | | | 64/100-pin versions | # 9.3.2 PIO Controller B Multiplexing Table 9-3. Multiplexing on PIO Controller B (PIOB) | I/O Line | Peripheral A | Peripheral B | Peripheral C | Extra Function | System Function | Comments | |----------|--------------|--------------|--------------|----------------|------------------|---------------------| | PB0 | PWMH0 | | | AD4/RTCOUT0 | | | | PB1 | PWMH1 | | | AD5/RTCOUT1 | | | | PB2 | URXD1 | NPCS2 | | AD6/WKUP12 | | | | PB3 | UTXD1 | PCK2 | | AD7 | | | | PB4 | TWD1 | PWMH2 | | | TDI | | | PB5 | TWCK1 | PWML0 | | WKUP13 | TDO/TRACESW<br>O | | | PB6 | | | | | TMS/SWDIO | | | PB7 | | | | | TCK/SWCLK | | | PB8 | | | | | XOUT | | | PB9 | | | | | XIN | | | PB10 | | | | | DDM | | | PB11 | | | | | DDP | | | PB12 | PWML1 | | | | ERASE | | | PB13 | PWML2 | PCK0 | | DAC0 | | 64/100-pin versions | | PB14 | NPCS1 | PWMH3 | | DAC1 | | 64/100-pin versions | # 9.3.3 PIO Controller C Multiplexing Table 9-4. Multiplexing on PIO Controller C (PIOC) | I/O Line | Peripheral A | Peripheral B | Peripheral C | Extra Function | System Function | Comments | |----------|--------------|---------------------|--------------|----------------|-----------------|-----------------| | PC0 | D0 | PWML0 | | | | 100-pin version | | PC1 | D1 | PWML1 | | | | 100-pin version | | PC2 | D2 | PWML2 | | | | 100-pin version | | PC3 | D3 | PWML3 | | | | 100-pin version | | PC4 | D4 | NPCS1 | | | | 100-pin version | | PC5 | D5 | | | | | 100-pin version | | PC6 | D6 | | | | | 100-pin version | | PC7 | D7 | | | | | 100-pin version | | PC8 | NWE | | | | | 100-pin version | | PC9 | NANDOE | RXD2 <sup>(1)</sup> | | | | 100-pin version | | PC10 | NANDWE | TXD2 <sup>(1)</sup> | | | | 100-pin version | | PC11 | NRD | | | | | 100-pin version | | PC12 | NCS3 | | | AD12 | | 100-pin version | | PC13 | NWAIT | PWML0 | | AD10 | | 100-pin version | | PC14 | NCS0 | SCK2 <sup>(1)</sup> | | | | 100-pin version | | PC15 | NCS1 | PWML1 | | AD11 | | 100-pin version | | PC16 | A21/NANDALE | RTS2 <sup>(1)</sup> | | | | 100-pin version | | PC17 | A22/NANDCLE | CTS2 <sup>(1)</sup> | | | | 100-pin version | | PC18 | A0 | PWMH0 | | | | 100-pin version | | PC19 | A1 | PWMH1 | | | | 100-pin version | | PC20 | A2 | PWMH2 | | | | 100-pin version | | PC21 | А3 | PWMH3 | | | | 100-pin version | | PC22 | A4 | PWML3 | | | | 100-pin version | | PC23 | A5 | TIOA3 | | | | 100-pin version | | PC24 | A6 | TIOB3 | | | | 100-pin version | | PC25 | A7 | TCLK3 | | | | 100-pin version | | PC26 | A8 | TIOA4 | | | | 100-pin version | | PC27 | A9 | TIOB4 | | | | 100-pin version | | PC28 | A10 | TCLK4 | | | | 100-pin version | | PC29 | A11 | TIOA5 | | AD13 | | 100-pin version | | PC30 | A12 | TIOB5 | | AD14 | | 100-pin version | | PC31 | A13 | TCLK5 | | | | 100-pin version | Note: 1. USART2 only on SAM3SD8 in 100-pin package. # 10. ARM Cortex-M3 Processor ### 10.1 About this section This section provides the information required for application and system-level software development. It does not provide information on debug components, features, or operation. This material is for microcontroller software and hardware engineers, including those who have no experience of ARM products. **Note:** The information in this section is reproduced from source material provided to Atmel by ARM Ltd. in terms of Atmel's license for the ARM Cortex-M3 processor core. This information is copyright ARM Ltd., 2008 - 2009. # 10.2 About the Cortex-M3 processor and core peripherals - The Cortex-M3 processor is a high performance 32-bit processor designed for the microcontroller market. It offers significant benefits to developers, including: - outstanding processing performance combined with fast interrupt handling - enhanced system debug with extensive breakpoint and trace capabilities - efficient processor core, system and memories - ultra-low power consumption with integrated sleep modes - platform security, with integrated memory protection unit (MPU). Cortex-M3 Processor Processor **NVIC** Core Debug Serial Memory Access Wire Protection Unit Port Viewer Flash Data Patch Watchpoints **Bus Matrix** SRAM and Code Interface Peripheral Interface Figure 10-1. Typical Cortex-M3 implementation The Cortex-M3 processor is built on a high-performance processor core, with a 3-stage pipeline Harvard architecture, making it ideal for demanding embedded applications. The processor delivers exceptional power efficiency through an efficient instruction set and extensively optimized design, providing high-end processing hardware including single-cycle 32x32 multiplication and dedicated hardware division. To facilitate the design of cost-sensitive devices, the Cortex-M3 processor implements tightly-coupled system components that reduce processor area while significantly improving interrupt handling and system debug capabilities. The Cortex-M3 processor implements a version of the Thumb<sup>®</sup> instruction set, ensuring high code density and reduced program memory requirements. The Cortex-M3 instruction set provides the exceptional performance expected of a modern 32-bit architecture, with the high code density of 8-bit and 16-bit microcontrollers. The Cortex-M3 processor closely integrates a configurable *nested interrupt controller* (NVIC), to deliver industry-leading interrupt performance. The NVIC provides up to 16 interrupt priority levels. The tight integration of the processor core and NVIC provides fast execution of *interrupt service routines* (ISRs), dramatically reducing the interrupt latency. This is achieved through the hardware stacking of registers, and the ability to suspend load-multiple and store-multiple operations. Interrupt handlers do not require any assembler stubs, removing any code overhead from the ISRs. Tail-chaining optimization also significantly reduces the overhead when switching from one ISR to another. To optimize low-power designs, the NVIC integrates with the sleep modes, that include a deep sleep function that enables the entire device to be rapidly powered down. ## 10.2.1 System level interface The Cortex-M3 processor provides multiple interfaces using AMBA<sup>®</sup> technology to provide high speed, low latency memory accesses. It supports unaligned data accesses and implements atomic bit manipulation that enables faster peripheral controls, system spinlocks and thread-safe Boolean data handling. The Cortex-M3 processor has a *memory protection unit* (MPU) that provides fine grain memory control, enabling applications to implement security privilege levels, separating code, data and stack on a task-by-task basis. Such requirements are becoming critical in many embedded applications. ### 10.2.2 Integrated configurable debug The Cortex-M3 processor implements a complete hardware debug solution. This provides high system visibility of the processor and memory through either a traditional JTAG port or a 2-pin *Serial Wire Debug* (SWD) port that is ideal for microcontrollers and other small package devices. For system trace the processor integrates an *Instrumentation Trace Macrocell* (ITM) alongside data watchpoints and a profiling unit. To enable simple and cost-effective profiling of the system events these generate, a *Serial Wire Viewer* (SWV) can export a stream of software-generated messages, data trace, and profiling information through a single pin. ## 10.2.3 Cortex-M3 processor features and benefits summary - tight integration of system peripherals reduces area and development costs - Thumb instruction set combines high code density with 32-bit performance - code-patch ability for ROM system updates - power control optimization of system components - integrated sleep modes for low power consumption - fast code execution permits slower processor clock or increases sleep mode time - hardware division and fast multiplier - deterministic, high-performance interrupt handling for time-critical applications - memory protection unit (MPU) for safety-critical applications - extensive debug and trace capabilities: - Serial Wire Debug and Serial Wire Trace reduce the number of pins required for debugging and tracing. ## 10.2.4 Cortex-M3 core peripherals These are: #### 10.2.4.1 Nested Vectored Interrupt Controller The Nested Vectored Interrupt Controller (NVIC) is an embedded interrupt controller that supports low latency interrupt processing. ## 10.2.4.2 System control block The System control block (SCB) is the programmers model interface to the processor. It provides system implementation information and system control, including configuration, control, and reporting of system exceptions. ### 10.2.4.3 System timer The system timer, SysTick, is a 24-bit count-down timer. Use this as a Real Time Operating System (RTOS) tick timer or as a simple counter. ### 10.2.4.4 Memory protection unit The Memory protection unit (MPU) improves system reliability by defining the memory attributes for different memory regions. It provides up to eight different regions, and an optional predefined background region. # 10.3 Programmers model This section describes the Cortex-M3 programmers model. In addition to the individual core register descriptions, it contains information about the processor modes and privilege levels for software execution and stacks. ### 10.3.1 Processor mode and privilege levels for software execution The processor modes are: ### 10.3.1.1 Thread mode Used to execute application software. The processor enters Thread mode when it comes out of reset. ### 10.3.1.2 Handler mode Used to handle exceptions. The processor returns to Thread mode when it has finished exception processing. The privilege levels for software execution are: #### 10.3.1.3 Unprivileged The software: - has limited access to the MSR and MRS instructions, and cannot use the CPS instruction - cannot access the system timer, NVIC, or system control block - might have restricted access to memory or peripherals. Unprivileged software executes at the unprivileged level. ### 10.3.1.4 Privileged The software can use all the instructions and has access to all resources. Privileged software executes at the privileged level. In Thread mode, the CONTROL register controls whether software execution is privileged or unprivileged, see "CONTROL Register" on page 48. In Handler mode, software execution is always privileged. Only privileged software can write to the CONTROL register to change the privilege level for software execution in Thread mode. Unprivileged software can use the SVC instruction to make a *supervisor call* to transfer control to privileged software. ## 10.3.2 Stacks The processor uses a full descending stack. This means the stack pointer indicates the last stacked item on the stack memory. When the processor pushes a new item onto the stack, it decrements the stack pointer and then writes the item to the new memory location. The processor implements two stacks, the *main stack* and the *process stack*, with independent copies of the stack pointer, see "Stack Pointer" on page 41. In Thread mode, the CONTROL register controls whether the processor uses the main stack or the process stack, see "CONTROL Register" on page 48. In Handler mode, the processor always uses the main stack. The options for processor operations are: Table 10-1. Summary of processor mode, execution privilege level, and stack use options | Processor mode | Used to execute | Privilege level for software execution | Stack used | |----------------|--------------------|-------------------------------------------|--------------------------------------------| | Thread | Applications | Privileged or unprivileged <sup>(1)</sup> | Main stack or process stack <sup>(1)</sup> | | Handler | Exception handlers | Always privileged | Main stack | Note: 1. "CONTROL Register" on page 48 ### 10.3.3 Core registers The processor core registers are: Table 10-2. Core register set summary | Name | Type (1) | Required privilege (2) | Reset value | Description | | |-----------|----------|------------------------|-----------------|--------------------------------------------------|--| | R0-R12 | RW | Either | Unknown | "General-purpose registers" on page 41 | | | MSP | RW | Privileged | See description | "Stack Pointer" on page 41 | | | PSP | RW | Either | Unknown | "Stack Pointer" on page 41 | | | LR | RW | Either | 0xFFFFFFF | "Link Register" on page 41 | | | PC | RW | Either | See description | "Program Counter" on page 41 | | | PSR | RW | Privileged | 0x01000000 | "Program Status Register" on page 42 | | | ASPR | RW | Either | 0x0000000 | "Application Program Status Register" on page 43 | | | IPSR | RO | Privileged | 0x0000000 | "Interrupt Program Status Register" on page 44 | | | EPSR | RO | Privileged | 0x01000000 | "Execution Program Status Register" on page 44 | | | PRIMASK | RW | Privileged | 0x0000000 | "Priority Mask Register" on page 45 | | | FAULTMASK | RW | Privileged | 0x0000000 | "Fault Mask Register" on page 46 | | | BASEPRI | RW | Privileged | 0x00000000 | "Base Priority Mask Register" on page 47 | | | CONTROL | RW | Privileged | 0x00000000 | "CONTROL Register" on page 48 | | <sup>1.</sup> Describes access type during program execution in thread mode and Handler mode. Debug access can differ. ## 10.3.3.1 General-purpose registers R0-R12 are 32-bit general-purpose registers for data operations. #### 10.3.3.2 Stack Pointer The Stack Pointer (SP) is register R13. In Thread mode, bit[1] of the CONTROL register indicates the stack pointer to use: - 0 = Main Stack Pointer (MSP). This is the reset value. - 1 = Process Stack Pointer (PSP). On reset, the processor loads the MSP with the value from address 0x00000000. ## 10.3.3.3 Link Register The *Link Register* (LR) is register R14. It stores the return information for subroutines, function calls, and exceptions. On reset, the processor loads the LR value 0xFFFFFFF. ### 10.3.3.4 Program Counter The *Program Counter* (PC) is register R15. It contains the current program address. Bit[0] is always 0 because instruction fetches must be halfword aligned. On reset, the processor loads the PC with the value of the reset vector, which is at address 0x00000004. <sup>2.</sup> An entry of Either means privileged and unprivileged software can access the register. ## 10.3.3.5 Program Status Register The Program Status Register (PSR) combines: - Application Program Status Register (APSR) - Interrupt Program Status Register (IPSR) - Execution Program Status Register (EPSR). These registers are mutually exclusive bitfields in the 32-bit PSR. The bit assignments are: ## • APSR: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|----------|----|------|-------|----------|----|----|--|--| | N | Z | С | V | Q | Reserved | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | Reserved | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | Rese | erved | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Reserved | | | | | | | | | ## • IPSR: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|------------|----|----------|----|----|----|------------|--|--| | | Reserved | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | Reserved | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | Reserved | | | | ISR_NUMBER | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | ISR_NUMBER | | | | | | | | | ## • EPSR: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|----------|----------|------|-----|----|------|-------|--|--| | | | Reserved | ICI | /IT | Т | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | Reserved | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | IC | I/IT | | | Rese | erved | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Reserved | | | | | | | | | The PSR bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|------------|----|------|----|----|----------|------------|--|--| | N | Z | С | V | Q | IC | CI/IT | Т | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | Reserved | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | IC | I/IT | | | Reserved | ISR_NUMBER | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | ISR_NUMBER | | | | | | | | | Access these registers individually or as a combination of any two or all three registers, using the register name as an argument to the MSR or MRS instructions. For example: - read all of the registers using PSR with the MRS instruction - write to the APSR using APSR with the MSR instruction. The PSR combinations and attributes are: Table 10-3. PSR register combinations | Register | Туре | Combination | |----------|------------------------|----------------------| | PSR | RW <sup>(1), (2)</sup> | APSR, EPSR, and IPSR | | IEPSR | RO | EPSR and IPSR | | IAPSR | RW <sup>(1)</sup> | APSR and IPSR | | EAPSR | RW <sup>(2)</sup> | APSR and EPSR | - 1. The processor ignores writes to the IPSR bits. - 2. Reads of the EPSR bits return zero, and the processor ignores writes to the these bits. See the instruction descriptions "MRS" on page 132 and "MSR" on page 133 for more information about how to access the program status registers. ## 10.3.3.6 Application Program Status Register The APSR contains the current state of the condition flags from previous instruction executions. See the register summary in Table 10-2 on page 41 for its attributes. The bit assignments are: #### • N Negative or less than flag: 0 = operation result was positive, zero, greater than, or equal 1 = operation result was negative or less than. # • Z Zero flag: 0 = operation result was not zero 1 = operation result was zero. ### • C Carry or borrow flag: 0 = add operation did not result in a carry bit or subtract operation resulted in a borrow bit 1 = add operation resulted in a carry bit or subtract operation did not result in a borrow bit. #### V Overflow flag: 0 = operation did not result in an overflow 1 = operation resulted in an overflow. #### • Q Sticky saturation flag: 0 = indicates that saturation has not occurred since reset or since the bit was last cleared to zero 1 = indicates when an SSAT or USAT instruction results in saturation. This bit is cleared to zero by software using an MRS instruction. ### 10.3.3.7 Interrupt Program Status Register The IPSR contains the exception type number of the current *Interrupt Service Routine* (ISR). See the register summary in Table 10-2 on page 41 for its attributes. The bit assignments are: #### ISR NUMBER This is the number of the current exception: - 0 = Thread mode - 1 = Reserved - 2 = NMI - 3 = Hard fault - 4 = Memory management fault - 5 = Bus fault - 6 = Usage fault - 7-10 = Reserved - 11 = SVCall - 12 = Reserved for Debug - 13 = Reserved - 14 = PendSV - 15 = SysTick - 16 = IRQ0 - 50 = IRQ34 see "Exception types" on page 58 for more information. ### 10.3.3.8 Execution Program Status Register The EPSR contains the Thumb state bit, and the execution state bits for either the: - If-Then (IT) instruction - Interruptible-Continuable Instruction (ICI) field for an interrupted load multiple or store multiple instruction. See the register summary in Table 10-2 on page 41 for the EPSR attributes. The bit assignments are: #### ICI Interruptible-continuable instruction bits, see "Interruptible-continuable instructions" on page 45. #### IT Indicates the execution state bits of the IT instruction, see "IT" on page 122. #### • T ### Always set to 1. Attempts to read the EPSR directly through application software using the MSR instruction always return zero. Attempts to write the EPSR using the MSR instruction in application software are ignored. Fault handlers can examine EPSR value in the stacked PSR to indicate the operation that is at fault. See "Exception entry and return" on page 62 #### 10.3.3.9 Interruptible-continuable instructions When an interrupt occurs during the execution of an LDM or STM instruction, the processor: - stops the load multiple or store multiple instruction operation temporarily - stores the next register operand in the multiple operation to EPSR bits[15:12]. After servicing the interrupt, the processor: - returns to the register pointed to by bits[15:12] - resumes execution of the multiple load or store instruction. When the EPSR holds ICI execution state, bits[26:25,11:10] are zero. ### 10.3.3.10 If-Then block The If-Then block contains up to four instructions following a 16-bit IT instruction. Each instruction in the block is conditional. The conditions for the instructions are either all the same, or some can be the inverse of others. See "IT" on page 122 for more information. ### 10.3.3.11 Exception mask registers The exception mask registers disable the handling of exceptions by the processor. Disable exceptions where they might impact on timing critical tasks. To access the exception mask registers use the MSR and MRS instructions, or the CPS instruction to change the value of PRIMASK or FAULTMASK. See "MRS" on page 132, "MSR" on page 133, and "CPS" on page 128 for more information. #### 10.3.3.12 Priority Mask Register The PRIMASK register prevents activation of all exceptions with configurable priority. See the register summary in Table 10-2 on page 41 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|----------|----|-----|-------|----|----|----|--|--| | | Reserved | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | Reserved | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | Res | erved | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Reserved | | | | | | | | | ## • PRIMASK 0 = no effect 1 = prevents the activation of all exceptions with configurable priority. ## 10.3.3.13 Fault Mask Register The FAULTMASK register prevents activation of all exceptions. See the register summary in Table 10-2 on page 41 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|----------|----|-----|-------|----|----|----|--|--| | | Reserved | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | Reserved | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | Res | erved | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Reserved | | | | | | | | | ## • FAULTMASK 0 = no effect 1 = prevents the activation of all exceptions. The processor clears the FAULTMASK bit to 0 on exit from any exception handler except the NMI handler. ## 10.3.3.14 Base Priority Mask Register The BASEPRI register defines the minimum priority for exception processing. When BASEPRI is set to a nonzero value, it prevents the activation of all exceptions with same or lower priority level as the BASEPRI value. See the register summary in Table 10-2 on page 41 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|----------|----|------|-------|----|----|----|--|--|--| | | Reserved | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | Reserved | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | Rese | erved | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | BASEPRI | | | | | | | | | | ### • BASEPRI Priority mask bits: 0x0000 = no effect Nonzero = defines the base priority for exception processing. The processor does not process any exception with a priority value greater than or equal to BASEPRI. This field is similar to the priority fields in the interrupt priority registers. The processor implements only bits[7:4] of this field, bits[3:0] read as zero and ignore writes. See "Interrupt Priority Registers" on page 147 for more information. Remember that higher priority field values correspond to lower exception priorities. ### 10.3.3.15 CONTROL Register The CONTROL register controls the stack used and the privilege level for software execution when the processor is in Thread mode. See the register summary in Table 10-2 on page 41 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|----------|-------------------------|-----------------------------------|-------|----|----|----|--|--| | | Reserved | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | Rese | erved | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | Rese | erved | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | Active Stack<br>Pointer | Thread Mode<br>Privilege<br>Level | | | | | | | ## · Active stack pointer Defines the current stack: 0 = MSP is the current stack pointer 1 = PSP is the current stack pointer. In Handler mode this bit reads as zero and ignores writes. ## Thread mode privilege level Defines the Thread mode privilege level: 0 = privileged 1 = unprivileged. Handler mode always uses the MSP, so the processor ignores explicit writes to the active stack pointer bit of the CONTROL register when in Handler mode. The exception entry and return mechanisms update the CONTROL register. In an OS environment, ARM recommends that threads running in Thread mode use the process stack and the kernel and exception handlers use the main stack. By default, Thread mode uses the MSP. To switch the stack pointer used in Thread mode to the PSP, use the MSR instruction to set the Active stack pointer bit to 1, see "MSR" on page 133. When changing the stack pointer, software must use an ISB instruction immediately after the MSR instruction. This ensures that instructions after the ISB execute using the new stack pointer. See "ISB" on page 131 ### 10.3.4 Exceptions and interrupts The Cortex-M3 processor supports interrupts and system exceptions. The processor and the *Nested Vectored Interrupt Controller* (NVIC) prioritize and handle all exceptions. An exception changes the normal flow of software control. The processor uses handler mode to handle all exceptions except for reset. See "Exception entry" on page 63 and "Exception return" on page 64 for more information. The NVIC registers control interrupt handling. See "Nested Vectored Interrupt Controller" on page 140 for more information. ### 10.3.5 Data types The processor: - supports the following data types: - 32-bit words - 16-bit halfwords - 8-bit bytes - supports 64-bit data transfer instructions. - manages all data memory accesses as little-endian. Instruction memory and Private Peripheral Bus (PPB) accesses are always little-endian. See "Memory regions, types and attributes" on page 50 for more information. #### 10.3.6 The Cortex Microcontroller Software Interface Standard For a Cortex-M3 microcontroller system, the Cortex Microcontroller Software Interface Standard (CMSIS) defines: - a common way to: - access peripheral registers - define exception vectors - the names of: - the registers of the core peripherals - the core exception vectors - a device-independent interface for RTOS kernels, including a debug channel. The CMSIS includes address definitions and data structures for the core peripherals in the Cortex-M3 processor. It also includes optional interfaces for middleware components comprising a TCP/IP stack and a Flash file system. CMSIS simplifies software development by enabling the reuse of template code and the combination of CMSIS-compliant software components from various middleware vendors. Software vendors can expand the CMSIS to include their peripheral definitions and access functions for those peripherals. This document includes the register names defined by the CMSIS, and gives short descriptions of the CMSIS functions that address the processor core and the core peripherals. This document uses the register short names defined by the CMSIS. In a few cases these differ from the architectural short names that might be used in other documents. The following sections give more information about the CMSIS: - "Power management programming hints" on page 67 - "Intrinsic functions" on page 71 - "The CMSIS mapping of the Cortex-M3 NVIC registers" on page 141 - "NVIC programming hints" on page 152. # 10.4 Memory model This section describes the processor memory map, the behavior of memory accesses, and the bit-banding features. The processor has a fixed memory map that provides up to 4GB of addressable memory. The memory map is: The regions for SRAM and peripherals include bit-band regions. Bit-banding provides atomic operations to bit data, see "Bit-banding" on page 54. The processor reserves regions of the *Private peripheral bus* (PPB) address range for core peripheral registers, see "About the Cortex-M3 peripherals" on page 139. This memory mapping is generic to ARM Cortex-M3 products. To get the specific memory mapping of this product, refer to the Memories section of the datasheet. ### 10.4.1 Memory regions, types and attributes The memory map and the programming of the MPU split the memory map into regions. Each region has a defined memory type, and some regions have additional memory attributes. The memory type and attributes determine the behavior of accesses to the region. The memory types are: #### 10.4.1.1 Normal The processor can re-order transactions for efficiency, or perform speculative reads. #### 10.4.1.2 Device The processor preserves transaction order relative to other transactions to Device or Strongly-ordered memory. ### 10.4.1.3 Strongly-ordered The processor preserves transaction order relative to all other transactions. The different ordering requirements for Device and Strongly-ordered memory mean that the memory system can buffer a write to Device memory, but must not buffer a write to Strongly-ordered memory. The additional memory attributes include. #### 10.4.1.4 Shareable For a shareable memory region, the memory system provides data synchronization between bus masters in a system with multiple bus masters, for example, a processor with a DMA controller. Strongly-ordered memory is always shareable. If multiple bus masters can access a non-shareable memory region, software must ensure data coherency between the bus masters. ### 10.4.1.5 Execute Never (XN) Means the processor prevents instruction accesses. Any attempt to fetch an instruction from an XN region causes a memory management fault exception. ## 10.4.2 Memory system ordering of memory accesses For most memory accesses caused by explicit memory access instructions, the memory system does not guarantee that the order in which the accesses complete matches the program order of the instructions, providing this does not affect the behavior of the instruction sequence. Normally, if correct program execution depends on two memory accesses completing in program order, software must insert a memory barrier instruction between the memory access instructions, see "Software ordering of memory accesses" on page 53. However, the memory system does guarantee some ordering of accesses to Device and Strongly-ordered memory. For two memory access instructions A1 and A2, if A1 occurs before A2 in program order, the ordering of the memory accesses caused by two instructions is: | A2 | Normal | Device a | Strongly-<br>ordered | | |------------------------------|--------|---------------|----------------------|--------| | A1 | access | Non-shareable | Shareable | access | | Normal access | - | - | - | - | | Device access, non-shareable | - | < | - | < | | Device access, shareable | - | - | < | < | | Strongly-ordered access | - | < | < | < | ### Where: - Means that the memory system does not guarantee the ordering of the accesses. - < Means that accesses are observed in program order, that is, A1 is always observed before A2. ## 10.4.3 Behavior of memory accesses The behavior of accesses to each region in the memory map is: Table 10-4. Memory access behavior | Address range | Memory region | Memory<br>type | XN | Description | |---------------------------|------------------------------|-------------------------------------|----|---------------------------------------------------------------------------------------------------------------------------------------------| | 0x00000000-<br>0x1FFFFFF | Code | Normal <sup>(1)</sup> | - | Executable region for program code. You can also put data here. | | 0x20000000-<br>0x3FFFFFF | SRAM | Normal <sup>(1)</sup> | - | Executable region for data. You can also put code here. This region includes bit band and bit band alias areas, see Table 10-6 on page 54. | | 0x40000000-<br>0x5FFFFFF | Peripheral | Device <sup>(1)</sup> | XN | This region includes bit band and bit band alias areas, see Table 10-6 on page 54. | | 0x60000000-<br>0x9FFFFFF | External<br>RAM | Normal <sup>(1)</sup> | - | Executable region for data. | | 0xA0000000-<br>0xDFFFFFF | External device | Device <sup>(1)</sup> | XN | External Device memory | | 0xE0000000-<br>0xE00FFFFF | Private<br>Peripheral<br>Bus | Strongly-<br>ordered <sup>(1)</sup> | XN | This region includes the NVIC, System timer, and system control block. | | 0xE0100000-<br>0xFFFFFFF | Reserved | Device <sup>(1)</sup> | XN | Reserved | Note: 1. See "Memory regions, types and attributes" on page 50 for more information. The Code, SRAM, and external RAM regions can hold programs. However, ARM recommends that programs always use the Code region. This is because the processor has separate buses that enable instruction fetches and data accesses to occur simultaneously. The MPU can override the default memory access behavior described in this section. For more information, see "Memory protection unit" on page 185. ### 10.4.3.1 Additional memory access constraints for shared memory When a system includes shared memory, some memory regions have additional access constraints, and some regions are subdivided, as Table 10-5 shows: Table 10-5. Memory region share ability policies | Address range | Memory region | Memory type | Shareability | | |--------------------------|---------------------------|-----------------------|--------------|---------------------| | 0x00000000-<br>0x1FFFFFF | Code | Normal <sup>(1)</sup> | - | | | 0x20000000-<br>0x3FFFFFF | SRAM | Normal <sup>(1)</sup> | - | | | 0x40000000-<br>0x5FFFFFF | Peripheral <sup>(2)</sup> | Device <sup>(1)</sup> | - | | | 0x60000000-<br>0x7FFFFFF | Esternal DAM | Normal <sup>(1)</sup> | | WBWA <sup>(2)</sup> | | 0x80000000-<br>0x9FFFFFF | External RAM | Norman 7 | - | WT <sup>(2)</sup> | Table 10-5. Memory region share ability policies (Continued) | Address range | Memory region | Memory type | Shareability | | |---------------------------|---------------------------------------|-------------------------------------|--------------------------|---| | 0xA0000000-<br>0xBFFFFFF | External device | Device <sup>(1)</sup> | Shareable <sup>(1)</sup> | | | 0xC0000000-<br>0xDFFFFFF | External device | Device | Non-<br>shareable (1) | - | | 0xE0000000-<br>0xE00FFFFF | Private Peripheral<br>Bus | Strongly-<br>ordered <sup>(1)</sup> | Shareable <sup>(1)</sup> | - | | 0xE0100000-<br>0xFFFFFFF | Vendor-specific device <sup>(2)</sup> | Device <sup>(1)</sup> | - | - | Notes: 1. See "Memory regions, types and attributes" on page 50 for more information. 2. The Peripheral and Vendor-specific device regions have no additional access constraints. ### 10.4.4 Software ordering of memory accesses The order of instructions in the program flow does not always guarantee the order of the corresponding memory transactions. This is because: - the processor can reorder some memory accesses to improve efficiency, providing this does not affect the behavior of the instruction sequence. - the processor has multiple bus interfaces - memory or devices in the memory map have different wait states - some memory accesses are buffered or speculative. "Memory system ordering of memory accesses" on page 51 describes the cases where the memory system guarantees the order of memory accesses. Otherwise, if the order of memory accesses is critical, software must include memory barrier instructions to force that ordering. The processor provides the following memory barrier instructions: #### 10.4.4.1 DMB The *Data Memory Barrier* (DMB) instruction ensures that outstanding memory transactions complete before subsequent memory transactions. See "DMB" on page 129. #### 10.4.4.2 DSB The *Data Synchronization Barrier* (DSB) instruction ensures that outstanding memory transactions complete before subsequent instructions execute. See "DSB" on page 130. #### 10.4.4.3 ISB The *Instruction Synchronization Barrier* (ISB) ensures that the effect of all completed memory transactions is recognizable by subsequent instructions. See "ISB" on page 131. Use memory barrier instructions in, for example: - MPU programming: - Use a DSB instruction to ensure the effect of the MPU takes place immediately at the end of context switching. - Use an ISB instruction to ensure the new MPU setting takes effect immediately after programming the MPU region or regions, if the MPU configuration code was accessed using a branch or call. If the MPU configuration code is entered using exception mechanisms, then an ISB instruction is not required. - Vector table. If the program changes an entry in the vector table, and then enables the corresponding exception, use a DMB instruction between the operations. This ensures that if the exception is taken immediately after being enabled the processor uses the new exception vector. - Self-modifying code. If a program contains self-modifying code, use an ISB instruction immediately after the code modification in the program. This ensures subsequent instruction execution uses the updated program. - Memory map switching. If the system contains a memory map switching mechanism, use a DSB instruction after switching the memory map in the program. This ensures subsequent instruction execution uses the updated memory map. - Dynamic exception priority change. When an exception priority has to change when the exception is pending or active, use DSB instructions after the change. This ensures the change takes effect on completion of the DSB instruction. - Using a semaphore in multi-master system. If the system contains more than one bus master, for example, if another processor is present in the system, each processor must use a DMB instruction after any semaphore instructions, to ensure other bus masters see the memory transactions in the order in which they were executed. Memory accesses to Strongly-ordered memory, such as the system control block, do not require the use of DMB instructions. ### 10.4.5 Bit-banding A bit-band region maps each word in a *bit-band alias* region to a single bit in the *bit-band region*. The bit-band regions occupy the lowest 1MB of the SRAM and peripheral memory regions. The memory map has two 32MB alias regions that map to two 1MB bit-band regions: - accesses to the 32MB SRAM alias region map to the 1MB SRAM bit-band region, as shown in Table 10-6 - accesses to the 32MB peripheral alias region map to the 1MB peripheral bit-band region, as shown in Table 10-7. Table 10-6. SRAM memory bit-banding regions | Address range | Memory<br>region | Instruction and data accesses | |---------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x20000000-<br>0x200FFFFF | SRAM bit-band region | Direct accesses to this memory range behave as SRAM memory accesses, but this region is also bit addressable through bit-band alias. | | 0x22000000-<br>0x23FFFFF | SRAM bit-band alias | Data accesses to this region are remapped to bit band region. A write operation is performed as read-modify-write. Instruction accesses are not remapped. | Table 10-7. Peripheral memory bit-banding regions | Address range | Memory<br>region | Instruction and data accesses | |--------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x40000000-<br>0x400FFFF | Peripheral bit-band alias | Direct accesses to this memory range behave as peripheral memory accesses, but this region is also bit addressable through bit-band alias. | | 0x42000000-<br>0x43FFFFF | Peripheral bit-band region | Data accesses to this region are remapped to bit band region. A write operation is performed as read-modify-write. Instruction accesses are not permitted. | A word access to the SRAM or peripheral bit-band alias regions map to a single bit in the SRAM or peripheral bit-band region. The following formula shows how the alias region maps onto the bit-band region: ``` bit_word_offset = (byte_offset x 32) + (bit_number x 4) bit_word_addr = bit_band_base + bit_word_offset ``` #### where: - Bit\_word\_offset is the position of the target bit in the bit-band memory region. - Bit\_word\_addr is the address of the word in the alias memory region that maps to the targeted bit. - Bit\_band\_base is the starting address of the alias region. - Byte offset is the number of the byte in the bit-band region that contains the targeted bit. - Bit\_number is the bit position, 0-7, of the targeted bit. Figure 10-2 shows examples of bit-band mapping between the SRAM bit-band alias region and the SRAM bit-band region: - The alias word at 0x23FFFFE0 maps to bit[0] of the bit-band byte at 0x200FFFFF: 0x23FFFFE0 = 0x22000000 + (0xFFFFF\*32) + (0\*4). - The alias word at 0x23FFFFC maps to bit[7] of the bit-band byte at 0x200FFFFF: 0x23FFFFC = 0x22000000 + (0xFFFFF\*32) + (7\*4). - The alias word at 0x22000000 maps to bit[0] of the bit-band byte at 0x20000000: 0x22000000 = 0x22000000 + (0\*32) + (0 \*4). - The alias word at 0x2200001C maps to bit[7] of the bit-band byte at 0x20000000: 0x2200001C = 0x22000000+ (0\*32) + (7\*4). Figure 10-2. Bit-band mapping ### 10.4.5.1 Directly accessing an alias region Writing to a word in the alias region updates a single bit in the bit-band region. Bit[0] of the value written to a word in the alias region determines the value written to the targeted bit in the bit-band region. Writing a value with bit[0] set to 1 writes a 1 to the bit-band bit, and writing a value with bit[0] set to 0 writes a 0 to the bit-band bit. Bits[31:1] of the alias word have no effect on the bit-band bit. Writing 0x01 has the same effect as writing 0xFF. Writing 0x00 has the same effect as writing 0x0E. Reading a word in the alias region: - 0x00000000 indicates that the targeted bit in the bit-band region is set to zero - 0x00000001 indicates that the targeted bit in the bit-band region is set to 1 ## 10.4.5.2 Directly accessing a bit-band region "Behavior of memory accesses" on page 52 describes the behavior of direct byte, halfword, or word accesses to the bit-band regions. ## 10.4.6 Memory endianness The processor views memory as a linear collection of bytes numbered in ascending order from zero. For example, bytes 0-3 hold the first stored word, and bytes 4-7 hold the second stored word. or "Little-endian format" describes how words of data are stored in memory. #### 10.4.6.1 Little-endian format In little-endian format, the processor stores the least significant byte of a word at the lowest-numbered byte, and the most significant byte at the highest-numbered byte. For example: ### 10.4.7 Synchronization primitives The Cortex-M3 instruction set includes pairs of *synchronization primitives*. These provide a non-blocking mechanism that a thread or process can use to obtain exclusive access to a memory location. Software can use them to perform a guaranteed read-modify-write memory update sequence, or for a semaphore mechanism. A pair of synchronization primitives comprises: ### 10.4.7.1 A Load-Exclusive instruction Used to read the value of a memory location, requesting exclusive access to that location. #### 10.4.7.2 A Store-Exclusive instruction Used to attempt to write to the same memory location, returning a status bit to a register. If this bit is: 0: it indicates that the thread or process gained exclusive access to the memory, and the write succeeds, 1: it indicates that the thread or process did not gain exclusive access to the memory, and no write is performed, The pairs of Load-Exclusive and Store-Exclusive instructions are: - the word instructions LDREX and STREX - the halfword instructions LDREXH and STREXH - the byte instructions LDREXB and STREXB. Software must use a Load-Exclusive instruction with the corresponding Store-Exclusive instruction. To perform a guaranteed read-modify-write of a memory location, software must: - Use a Load-Exclusive instruction to read the value of the location. - Update the value, as required. - Use a Store-Exclusive instruction to attempt to write the new value back to the memory location, and tests the returned status bit. If this bit is: - 0: The read-modify-write completed successfully, - 1: No write was performed. This indicates that the value returned the first step might be out of date. The software must retry the read-modify-write sequence, Software can use the synchronization primitives to implement a semaphores as follows: - Use a Load-Exclusive instruction to read from the semaphore address to check whether the semaphore is free. - If the semaphore is free, use a Store-Exclusive to write the claim value to the semaphore address. - If the returned status bit from the second step indicates that the Store-Exclusive succeeded then the software has claimed the semaphore. However, if the Store-Exclusive failed, another process might have claimed the semaphore after the software performed the first step. The Cortex-M3 includes an exclusive access monitor, that tags the fact that the processor has executed a Load-Exclusive instruction. If the processor is part of a multiprocessor system, the system also globally tags the memory locations addressed by exclusive accesses by each processor. The processor removes its exclusive access tag if: - It executes a CLREX instruction - It executes a Store-Exclusive instruction, regardless of whether the write succeeds. - An exception occurs. This means the processor can resolve semaphore conflicts between different threads. In a multiprocessor implementation: - executing a CLREX instruction removes only the local exclusive access tag for the processor - executing a Store-Exclusive instruction, or an exception. removes the local exclusive access tags, and all global exclusive access tags for the processor. For more information about the synchronization primitive instructions, see "LDREX and STREX" on page 91 and "CLREX" on page 93. ## 10.4.8 Programming hints for the synchronization primitives ANSI C cannot directly generate the exclusive access instructions. Some C compilers provide intrinsic functions for generation of these instructions: Table 10-8. C compiler intrinsic functions for exclusive access instructions | Instruction | Intrinsic function | |-----------------------------|------------------------------------------------| | LDREX, LDREXH, or LDREXB | unsigned intldrex(volatile void *ptr) | | STREX, STREXH, or<br>STREXB | intstrex(unsigned int val, volatile void *ptr) | | CLREX | voidclrex(void) | The actual exclusive access instruction generated depends on the data type of the pointer passed to the intrinsic function. For example, the following C code generates the require LDREXB operation: ``` __ldrex((volatile char *) 0xFF); ``` # 10.5 Exception model This section describes the exception model. ## 10.5.1 Exception states Each exception is in one of the following states: ### 10.5.1.1 Inactive The exception is not active and not pending. ### 10.5.1.2 Pending The exception is waiting to be serviced by the processor. An interrupt request from a peripheral or from software can change the state of the corresponding interrupt to pending. ### 10.5.1.3 Active An exception that is being serviced by the processor but has not completed. An exception handler can interrupt the execution of another exception handler. In this case both exceptions are in the active state. #### 10.5.1.4 Active and pending The exception is being serviced by the processor and there is a pending exception from the same source. ### 10.5.2 Exception types The exception types are: #### 10.5.2.1 Reset Reset is invoked on power up or a warm reset. The exception model treats reset as a special form of exception. When reset is asserted, the operation of the processor stops, potentially at any point in an instruction. When reset is deasserted, execution restarts from the address provided by the reset entry in the vector table. Execution restarts as privileged execution in Thread mode. ### 10.5.2.2 Non Maskable Interrupt (NMI) A non maskable interrupt (NMI) can be signalled by a peripheral or triggered by software. This is the highest priority exception other than reset. It is permanently enabled and has a fixed priority of -2. NMIs cannot be: - Masked or prevented from activation by any other exception. - Preempted by any exception other than Reset. #### 10.5.2.3 Hard fault A hard fault is an exception that occurs because of an error during exception processing, or because an exception cannot be managed by any other exception mechanism. Hard faults have a fixed priority of -1, meaning they have higher priority than any exception with configurable priority. #### 10.5.2.4 Memory management fault A memory management fault is an exception that occurs because of a memory protection related fault. The MPU or the fixed memory protection constraints determines this fault, for both instruction and data memory transactions. This fault is used to abort instruction accesses to *Execute Never* (XN) memory regions, even if the MPU is disabled. #### 10.5.2.5 Bus fault A bus fault is an exception that occurs because of a memory related fault for an instruction or data memory transaction. This might be from an error detected on a bus in the memory system. ## 10.5.2.6 Usage fault A usage fault is an exception that occurs because of a fault related to instruction execution. This includes: - an undefined instruction - an illegal unaligned access - invalid state on instruction execution - an error on exception return. The following can cause a usage fault when the core is configured to report them: - an unaligned address on word and halfword memory access - division by zero. #### 10.5.2.7 SVCall A *supervisor call* (SVC) is an exception that is triggered by the SVC instruction. In an OS environment, applications can use SVC instructions to access OS kernel functions and device drivers. #### 10.5.2.8 PendSV PendSV is an interrupt-driven request for system-level service. In an OS environment, use PendSV for context switching when no other exception is active. ### 10.5.2.9 SysTick A SysTick exception is an exception the system timer generates when it reaches zero. Software can also generate a SysTick exception. In an OS environment, the processor can use this exception as system tick. ### 10.5.2.10 Interrupt (IRQ) A interrupt, or IRQ, is an exception signalled by a peripheral, or generated by a software request. All interrupts are asynchronous to instruction execution. In the system, peripherals use interrupts to communicate with the processor. Table 10-9. Properties of the different exception types | Exception number (1) | IRQ<br>number <sup>(</sup> | Exception type | Priority | Vector address<br>or offset (2) | Activation | |----------------------|----------------------------|-------------------------------|--------------------|---------------------------------|-------------------------------------------------------| | 1 | - | Reset | -3, the<br>highest | 0x00000004 | Asynchronous | | 2 | -14 | NMI | -2 | 0x00000008 | Asynchronous | | 3 | -13 | Hard fault | -1 | 0x000000C | - | | 4 | -12 | Memory<br>management<br>fault | Configurable (3) | 0x0000010 | Synchronous | | 5 | -11 | Bus fault | Configurable (3) | 0x00000014 | Synchronous when precise, asynchronous when imprecise | | 6 | -10 | Usage fault | Configurable (3) | 0x00000018 | Synchronous | | 7-10 | - | - | - | Reserved | - | Table 10-9. Properties of the different exception types (Continued) | Exception number (1) | IRQ<br>number <sup>(</sup> | Exception type | Priority | Vector address<br>or offset <sup>(2)</sup> | Activation | |----------------------|----------------------------|-----------------|------------------|--------------------------------------------|--------------| | 11 | -5 | SVCall | Configurable (3) | 0x0000002C | Synchronous | | 12-13 | - | - | - | Reserved | - | | 14 | -2 | PendSV | Configurable (3) | 0x00000038 | Asynchronous | | 15 | -1 | SysTick | Configurable | 0x0000003C | Asynchronous | | 16 and above | 0 and above (4) | Interrupt (IRQ) | Configurable (5) | 0x00000040 and above <sup>(6)</sup> | Asynchronous | - To simplify the software layer, the CMSIS only uses IRQ numbers and therefore uses negative values for exceptions other than interrupts. The IPSR returns the Exception number, see "Interrupt Program Status Register" on page 44. - 2. See "Vector table" on page 61 for more information. - 3. See "System Handler Priority Registers" on page 165. - 4. See the "Peripheral Identifiers" section of the datasheet. - 5. See "Interrupt Priority Registers" on page 147. - 6. Increasing in steps of 4. For an asynchronous exception, other than reset, the processor can execute another instruction between when the exception is triggered and when the processor enters the exception handler. Privileged software can disable the exceptions that Table 10-9 on page 59 shows as having configurable priority, see: - "System Handler Control and State Register" on page 168 - "Interrupt Clear-enable Registers" on page 143. For more information about hard faults, memory management faults, bus faults, and usage faults, see "Fault handling" on page 64. #### 10.5.3 Exception handlers The processor handles exceptions using: ## 10.5.3.1 Interrupt Service Routines (ISRs) Interrupts IRQ0 to IRQ34 are the exceptions handled by ISRs. ### 10.5.3.2 Fault handlers Hard fault, memory management fault, usage fault, bus fault are fault exceptions handled by the fault handlers. #### 10.5.3.3 System handlers NMI, PendSV, SVCall SysTick, and the fault exceptions are all system exceptions that are handled by system handlers. ## 10.5.4 Vector table The vector table contains the reset value of the stack pointer, and the start addresses, also called exception vectors, for all exception handlers. Figure 10-3 on page 61 shows the order of the exception vectors in the vector table. The least-significant bit of each vector must be 1, indicating that the exception handler is Thumb code. Figure 10-3. Vector table | Exception number IRQ number Offset Vector | | | | | |--------------------------------------------------------------------|----------------------------------------|--------------------|----------------------------------------------------------|-------------------------------------------------------------------------| | 0x0084 | Exception number | IRQ number | Offset | Vector | | 18 | 45 | 29 | 0x00B4 | IRQ29 | | 8 7 6 -10 0x0018 5 -11 0x0014 4 -12 0x0010 3 -13 0x0001 Hard fault | 17<br>16<br>15<br>14<br>13<br>12<br>11 | 1<br>0<br>-1<br>-2 | 0x004C<br>0x0048<br>0x0044<br>0x0040<br>0x003C<br>0x0038 | IRQ1 IRQ0 Systick PendSV Reserved Reserved for Debug SVCall | | 2 -14 0x0008 1 0x0004 0x0000 Reserved Reset Initial SP value | 7<br>6<br>5<br>4<br>3<br>2 | -11<br>-12<br>-13 | 0x0014<br>0x0010<br>0x000C<br>0x0008<br>0x0004 | Usage fault Bus fault Memory management fault Hard fault Reserved Reset | On system reset, the vector table is fixed at address 0x00000000. Privileged software can write to the VTOR to relocate the vector table start address to a different memory location, in the range 0x00000080 to 0x3FFFF80, see "Vector Table Offset Register" on page 159. ## 10.5.5 Exception priorities As Table 10-9 on page 59 shows, all exceptions have an associated priority, with: - a lower priority value indicating a higher priority - configurable priorities for all exceptions except Reset, Hard fault. If software does not configure any priorities, then all exceptions with a configurable priority have a priority of 0. For information about configuring exception priorities see - "System Handler Priority Registers" on page 165 - "Interrupt Priority Registers" on page 147. Configurable priority values are in the range 0-15. This means that the Reset, Hard fault, and NMI exceptions, with fixed negative priority values, always have higher priority than any other exception. For example, assigning a higher priority value to IRQ[0] and a lower priority value to IRQ[1] means that IRQ[1] has higher priority than IRQ[0]. If both IRQ[1] and IRQ[0] are asserted, IRQ[1] is processed before IRQ[0]. If multiple pending exceptions have the same priority, the pending exception with the lowest exception number takes precedence. For example, if both IRQ[0] and IRQ[1] are pending and have the same priority, then IRQ[0] is processed before IRQ[1]. When the processor is executing an exception handler, the exception handler is preempted if a higher priority exception occurs. If an exception occurs with the same priority as the exception being handled, the handler is not preempted, irrespective of the exception number. However, the status of the new interrupt changes to pending. ## 10.5.6 Interrupt priority grouping To increase priority control in systems with interrupts, the NVIC supports priority grouping. This divides each interrupt priority register entry into two fields: - an upper field that defines the group priority - a lower field that defines a subpriority within the group. Only the group priority determines preemption of interrupt exceptions. When the processor is executing an interrupt exception handler, another interrupt with the same group priority as the interrupt being handled does not preempt the handler, If multiple pending interrupts have the same group priority, the subpriority field determines the order in which they are processed. If multiple pending interrupts have the same group priority and subpriority, the interrupt with the lowest IRQ number is processed first. For information about splitting the interrupt priority fields into group priority and subpriority, see "Application Interrupt and Reset Control Register" on page 160. ### 10.5.7 Exception entry and return Descriptions of exception handling use the following terms: # 10.5.7.1 Preemption When the processor is executing an exception handler, an exception can preempt the exception handler if its priority is higher than the priority of the exception being handled. See "Interrupt priority grouping" on page 62 for more information about preemption by an interrupt. When one exception preempts another, the exceptions are called nested exceptions. See "Exception entry" on page 63 more information. ### 10.5.7.2 Return This occurs when the exception handler is completed, and: - there is no pending exception with sufficient priority to be serviced - the completed exception handler was not handling a late-arriving exception. The processor pops the stack and restores the processor state to the state it had before the interrupt occurred. See "Exception return" on page 64 for more information. ### 10.5.7.3 Tail-chaining This mechanism speeds up exception servicing. On completion of an exception handler, if there is a pending exception that meets the requirements for exception entry, the stack pop is skipped and control transfers to the new exception handler. ### 10.5.7.4 Late-arriving This mechanism speeds up preemption. If a higher priority exception occurs during state saving for a previous exception, the processor switches to handle the higher priority exception and initiates the vector fetch for that exception. State saving is not affected by late arrival because the state saved is the same for both exceptions. Therefore the state saving continues uninterrupted. The processor can accept a late arriving exception until the first instruction of the exception handler of the original exception enters the execute stage of the processor. On return from the exception handler of the late-arriving exception, the normal tail-chaining rules apply. ### 10.5.7.5 Exception entry Exception entry occurs when there is a pending exception with sufficient priority and either: - the processor is in Thread mode - the new exception is of higher priority than the exception being handled, in which case the new exception preempts the original exception. When one exception preempts another, the exceptions are nested. Sufficient priority means the exception has more priority than any limits set by the mask registers, see "Exception mask registers" on page 45. An exception with less priority than this is pending but is not handled by the processor. When the processor takes an exception, unless the exception is a tail-chained or a late-arriving exception, the processor pushes information onto the current stack. This operation is referred as *stacking* and the structure of eight data words is referred as *stack frame*. The stack frame contains the following information: - R0-R3, R12 - Return address - PSR - LR. Immediately after stacking, the stack pointer indicates the lowest address in the stack frame. Unless stack alignment is disabled, the stack frame is aligned to a double-word address. If the STKALIGN bit of the Configuration Control Register (CCR) is set to 1, stack align adjustment is performed during stacking. The stack frame includes the return address. This is the address of the next instruction in the interrupted program. This value is restored to the PC at exception return so that the interrupted program resumes. In parallel to the stacking operation, the processor performs a vector fetch that reads the exception handler start address from the vector table. When stacking is complete, the processor starts executing the exception handler. At the same time, the processor writes an EXC\_RETURN value to the LR. This indicates which stack pointer corresponds to the stack frame and what operation mode the was processor was in before the entry occurred. If no higher priority exception occurs during exception entry, the processor starts executing the exception handler and automatically changes the status of the corresponding pending interrupt to active. If another higher priority exception occurs during exception entry, the processor starts executing the exception handler for this exception and does not change the pending status of the earlier exception. This is the late arrival case. #### 10.5.7.6 Exception return Exception return occurs when the processor is in Handler mode and executes one of the following instructions to load the EXC\_RETURN value into the PC: - a POP instruction that includes the PC - a BX instruction with any register. - an LDR or LDM instruction with the PC as the destination. EXC\_RETURN is the value loaded into the LR on exception entry. The exception mechanism relies on this value to detect when the processor has completed an exception handler. The lowest four bits of this value provide information on the return stack and processor mode. Table 10-10 shows the EXC\_RETURN[3:0] values with a description of the exception return behavior. The processor sets EXC\_RETURN bits[31:4] to <code>0xFFFFFFF</code>. When this value is loaded into the PC it indicates to the processor that the exception is complete, and the processor initiates the exception return sequence. Table 10-10. Exception return behavior | EXC_RETURN[3:0] | Description | |-----------------|---------------------------------------| | bXXX0 | Reserved. | | | Return to Handler mode. | | b0001 | Exception return gets state from MSP. | | | Execution uses MSP after return. | | b0011 | Reserved. | | b01X1 | Reserved. | | | Return to Thread mode. | | b1001 | Exception return gets state from MSP. | | | Execution uses MSP after return. | | | Return to Thread mode. | | b1101 | Exception return gets state from PSP. | | | Execution uses PSP after return. | | b1X11 | Reserved. | ## 10.6 Fault handling Faults are a subset of the exceptions, see "Exception model" on page 58. The following generate a fault: - a bus error on: - an instruction fetch or vector table load - a data access - an internally-detected error such as an undefined instruction or an attempt to change state with a BX instruction - attempting to execute an instruction from a memory region marked as Non-Executable (XN). - an MPU fault because of a privilege violation or an attempt to access an unmanaged region. ## 10.6.1 Fault types Table 10-11 shows the types of fault, the handler used for the fault, the corresponding fault status register, and the register bit that indicates that the fault has occurred. See "Configurable Fault Status Register" on page 170 for more information about the fault status registers. Table 10-11. Faults | Fault | Handler | Bit name | Fault status register | | |------------------------------------------------------------------|-------------|--------------|-------------------------------------------|--| | Bus error on a vector read | Hard fault | VECTTBL | "I land Fault Ctatus Pariata" on page 470 | | | Fault escalated to a hard fault | Hard fault | FORCED | "Hard Fault Status Register" on page 176 | | | MPU mismatch: | | - | - | | | on instruction access | Memory | IACCVIOL (1) | | | | on data access | management | DACCVIOL | "Memory Management Fault Address | | | during exception stacking | fault | MSTKERR | Register" on page 177 | | | during exception unstacking | | MUNSKERR | | | | Bus error: | | - | - | | | during exception stacking | Bus fault | STKERR | | | | during exception unstacking | | UNSTKERR | | | | during instruction prefetch | | IBUSERR | "Bus Fault Status Register" on page 172 | | | Precise data bus error | | PRECISERR | | | | Imprecise data bus error | | IMPRECISERR | | | | Attempt to access a coprocessor | | NOCP | | | | Undefined instruction | | UNDEFINSTR | | | | Attempt to enter an invalid instruction set state <sup>(2)</sup> | Usage fault | INVSTATE | "Usage Fault Status Register" on page 174 | | | Invalid EXC_RETURN value | | INVPC | | | | Illegal unaligned load or store | | UNALIGNED | | | | Divide By 0 | | DIVBYZERO | | | <sup>1.</sup> Occurs on an access to an XN region even if the MPU is disabled. #### 10.6.2 Fault escalation and hard faults All faults exceptions except for hard fault have configurable exception priority, see "System Handler Priority Registers" on page 165. Software can disable execution of the handlers for these faults, see "System Handler Control and State Register" on page 168. Usually, the exception priority, together with the values of the exception mask registers, determines whether the processor enters the fault handler, and whether a fault handler can preempt another fault handler. as described in "Exception model" on page 58. <sup>2.</sup> Attempting to use an instruction set other than the Thumb instruction set. In some situations, a fault with configurable priority is treated as a hard fault. This is called *priority escalation*, and the fault is described as *escalated to hard fault*. Escalation to hard fault occurs when: - A fault handler causes the same kind of fault as the one it is servicing. This escalation to hard fault occurs because a fault handler cannot preempt itself because it must have the same priority as the current priority level. - A fault handler causes a fault with the same or lower priority as the fault it is servicing. This is because the handler for the new fault cannot preempt the currently executing fault handler. - An exception handler causes a fault for which the priority is the same as or lower than the currently executing exception. - A fault occurs and the handler for that fault is not enabled. If a bus fault occurs during a stack push when entering a bus fault handler, the bus fault does not escalate to a hard fault. This means that if a corrupted stack causes a fault, the fault handler executes even though the stack push for the handler failed. The fault handler operates but the stack contents are corrupted. Only Reset and NMI can preempt the fixed priority hard fault. A hard fault can preempt any exception other than Reset, NMI, or another hard fault. ### 10.6.3 Fault status registers and fault address registers The fault status registers indicate the cause of a fault. For bus faults and memory management faults, the fault address register indicates the address accessed by the operation that caused the fault, as shown in Table 10-12. Table 10-12. Fault status and fault address registers | Handler | Status register name | Address register name | Register description | |-------------------------|----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------| | Hard fault | HFSR | - | "Hard Fault Status Register" on page 176 | | Memory management fault | MMFSR | MMFAR | "Memory Management Fault Status Register" on page 171 "Memory Management Fault Address Register" on page 177 | | Bus fault | BFSR | BFAR | "Bus Fault Status Register" on page 172 "Bus Fault Address Register" on page 178 | | Usage fault | UFSR | - | "Usage Fault Status Register" on page 174 | ### 10.6.4 Lockup The processor enters a lockup state if a hard fault occurs when executing the hard fault handlers. When the processor is in lockup state it does not execute any instructions. The processor remains in lockup state until: it is reset ## 10.7 Power management The Cortex-M3 processor sleep modes reduce power consumption: - Backup Mode - Wait Mode - Sleep Mode The SLEEPDEEP bit of the SCR selects which sleep mode is used, see "System Control Register" on page 162. For more information about the behavior of the sleep modes see "Low Power Modes" in the PMC section of the datasheet This section describes the mechanisms for entering sleep mode, and the conditions for waking up from sleep mode. ## 10.7.1 Entering sleep mode This section describes the mechanisms software can use to put the processor into sleep mode. The system can generate spurious wakeup events, for example a debug operation wakes up the processor. Therefore software must be able to put the processor back into sleep mode after such an event. A program might have an idle loop to put the processor back to sleep mode. ## 10.7.1.1 Wait for interrupt The *wait for interrupt* instruction, WFI, causes immediate entry to sleep mode. When the processor executes a WFI instruction it stops executing instructions and enters sleep mode. See "WFI" on page 138 for more information. #### 10.7.1.2 Wait for event The *wait for event* instruction, WFE, causes entry to sleep mode conditional on the value of an one-bit event register. When the processor executes a WFE instruction, it checks this register: - if the register is 0 the processor stops executing instructions and enters sleep mode - if the register is 1 the processor clears the register to 0 and continues executing instructions without entering sleep mode. See "WFE" on page 137 for more information. #### 10.7.1.3 Sleep-on-exit If the SLEEPONEXIT bit of the SCR is set to 1, when the processor completes the execution of an exception handler it returns to Thread mode and immediately enters sleep mode. Use this mechanism in applications that only require the processor to run when an exception occurs. ### 10.7.2 Wakeup from sleep mode The conditions for the processor to wakeup depend on the mechanism that cause it to enter sleep mode. ### 10.7.2.1 Wakeup from WFI or sleep-on-exit Normally, the processor wakes up only when it detects an exception with sufficient priority to cause exception entry. Some embedded systems might have to execute system restore tasks after the processor wakes up, and before it executes an interrupt handler. To achieve this set the PRIMASK bit to 1 and the FAULTMASK bit to 0. If an interrupt arrives that is enabled and has a higher priority than current exception priority, the processor wakes up but does not execute the interrupt handler until the processor sets PRIMASK to zero. For more information about PRIMASK and FAULTMASK see "Exception mask registers" on page 45. ### 10.7.2.2 Wakeup from WFE The processor wakes up if: it detects an exception with sufficient priority to cause exception entry In addition, if the SEVONPEND bit in the SCR is set to 1, any new pending interrupt triggers an event and wakes up the processor, even if the interrupt is disabled or has insufficient priority to cause exception entry. For more information about the SCR see "System Control Register" on page 162. #### 10.7.3 Power management programming hints ANSI C cannot directly generate the WFI and WFE instructions. The CMSIS provides the following intrinsic functions for these instructions: ``` void __WFE(void) // Wait for Event void __WFE(void) // Wait for Interrupt ``` # 10.8 Instruction set summary The processor implements a version of the Thumb instruction set. Table 10-13 lists the supported instructions. ## In Table 10-13: - angle brackets, <>, enclose alternative forms of the operand - braces, {}, enclose optional operands - the Operands column is not exhaustive - Op2 is a flexible second operand that can be either a register or a constant - most instructions can use an optional condition code suffix. For more information on the instructions and operands, see the instruction descriptions. Table 10-13. Cortex-M3 instructions | Mnemonic | Operands | Brief description | Flags | Page | |-----------|-------------------------|--------------------------------------------|---------|----------| | ADC, ADCS | {Rd,} Rn, Op2 | Add with Carry | N,Z,C,V | page 95 | | ADD, ADDS | {Rd,} Rn, Op2 | Add | N,Z,C,V | page 95 | | ADD, ADDW | {Rd,} Rn, #imm12 | Add | N,Z,C,V | page 95 | | ADR | Rd, label | Load PC-relative address | - | page 80 | | AND, ANDS | {Rd,} Rn, Op2 | Logical AND | N,Z,C | page 98 | | ASR, ASRS | Rd, Rm, <rs #n></rs #n> | Arithmetic Shift Right | N,Z,C | page 100 | | В | label | Branch | - | page 119 | | BFC | Rd, #lsb, #width | Bit Field Clear | - | page 116 | | BFI | Rd, Rn, #lsb, #width | Bit Field Insert | - | page 116 | | BIC, BICS | {Rd,} Rn, Op2 | Bit Clear | N,Z,C | page 98 | | ВКРТ | #imm | Breakpoint | - | page 127 | | BL | label | Branch with Link | - | page 119 | | BLX | Rm | Branch indirect with Link | - | page 119 | | BX | Rm | Branch indirect | - | page 119 | | CBNZ | Rn, label | Compare and Branch if Non Zero | - | page 121 | | CBZ | Rn, label | Compare and Branch if Zero | - | page 121 | | CLREX | - | Clear Exclusive | - | page 93 | | CLZ | Rd, Rm | Count leading zeros | - | page 102 | | CMN, CMNS | Rn, Op2 | Compare Negative | N,Z,C,V | page 103 | | CMP, CMPS | Rn, Op2 | Compare | N,Z,C,V | page 103 | | CPSID | iflags | Change Processor State, Disable Interrupts | - | page 128 | | CPSIE | iflags | Change Processor State, Enable Interrupts | - | page 128 | | DMB | - | Data Memory Barrier | - | page 129 | | DSB | - | Data Synchronization Barrier | - | page 130 | | EOR, EORS | {Rd,} Rn, Op2 | Exclusive OR | N,Z,C | page 98 | | ISB | - | Instruction Synchronization Barrier | - | page 131 | | IT | - | If-Then condition block | - | page 122 | Table 10-13. Cortex-M3 instructions (Continued) | Mnemonic | Operands | Brief description | Flags | Page | |---------------|-------------------------|-------------------------------------------------------|---------|----------| | LDM | Rn{!}, reglist | Load Multiple registers, increment after | - | page 88 | | LDMDB, LDMEA | Rn{!}, reglist | Load Multiple registers, decrement before | - | page 88 | | LDMFD, LDMIA | Rn{!}, reglist | Load Multiple registers, increment after | - | page 88 | | LDR | Rt, [Rn, #offset] | Load Register with word | - | page 83 | | LDRB, LDRBT | Rt, [Rn, #offset] | Load Register with byte | - | page 83 | | LDRD | Rt, Rt2, [Rn, #offset] | Load Register with two bytes | - | page 83 | | LDREX | Rt, [Rn, #offset] | Load Register Exclusive | - | page 83 | | LDREXB | Rt, [Rn] | Load Register Exclusive with byte | - | page 83 | | LDREXH | Rt, [Rn] | Load Register Exclusive with halfword | - | page 83 | | LDRH, LDRHT | Rt, [Rn, #offset] | Load Register with halfword | - | page 83 | | LDRSB, LDRSBT | Rt, [Rn, #offset] | Load Register with signed byte | - | page 83 | | LDRSH, LDRSHT | Rt, [Rn, #offset] | Load Register with signed halfword | - | page 83 | | LDRT | Rt, [Rn, #offset] | Load Register with word | - | page 83 | | LSL, LSLS | Rd, Rm, <rs #n></rs #n> | Logical Shift Left | N,Z,C | page 100 | | LSR, LSRS | Rd, Rm, <rs #n></rs #n> | Logical Shift Right | N,Z,C | page 100 | | MLA | Rd, Rn, Rm, Ra | Multiply with Accumulate, 32-bit result | - | page 110 | | MLS | Rd, Rn, Rm, Ra | Multiply and Subtract, 32-bit result | - | page 110 | | MOV, MOVS | Rd, Op2 | Move | N,Z,C | page 104 | | MOVT | Rd, #imm16 | Move Top | - | page 106 | | MOVW, MOV | Rd, #imm16 | Move 16-bit constant | N,Z,C | page 104 | | MRS | Rd, spec_reg | Move from special register to general register | - | page 132 | | MSR | spec_reg, Rm | Move from general register to special register | N,Z,C,V | page 133 | | MUL, MULS | {Rd,} Rn, Rm | Multiply, 32-bit result | N,Z | page 110 | | MVN, MVNS | Rd, Op2 | Move NOT | N,Z,C | page 104 | | NOP | - | No Operation | - | page 134 | | ORN, ORNS | {Rd,} Rn, Op2 | Logical OR NOT | N,Z,C | page 98 | | ORR, ORRS | {Rd,} Rn, Op2 | Logical OR | N,Z,C | page 98 | | POP | reglist | Pop registers from stack | - | page 90 | | PUSH | reglist | Push registers onto stack | - | page 90 | | RBIT | Rd, Rn | Reverse Bits | - | page 107 | | REV | Rd, Rn | Reverse byte order in a word | - | page 107 | | REV16 | Rd, Rn | Reverse byte order in each halfword | - | page 107 | | REVSH | Rd, Rn | Reverse byte order in bottom halfword and sign extend | - | page 107 | | ROR, RORS | Rd, Rm, <rs #n></rs #n> | Rotate Right | N,Z,C | page 100 | | RRX, RRXS | Rd, Rm | Rotate Right with Extend | N,Z,C | page 100 | | RSB, RSBS | {Rd,} Rn, Op2 | Reverse Subtract | N,Z,C,V | page 95 | | SBC, SBCS | {Rd,} Rn, Op2 | Subtract with Carry | N,Z,C,V | page 95 | Table 10-13. Cortex-M3 instructions (Continued) | Mnemonic | Operands | Brief description | Flags | Page | |--------------|------------------------|-----------------------------------------------------------------|---------|----------| | SBFX | Rd, Rn, #Isb, #width | Signed Bit Field Extract | - | page 117 | | SDIV | {Rd,} Rn, Rm | Signed Divide | - | page 112 | | SEV | - | Send Event | - | page 135 | | SMLAL | RdLo, RdHi, Rn, Rm | Signed Multiply with Accumulate (32 x 32 + 64), 64-bit result | - | page 111 | | SMULL | RdLo, RdHi, Rn, Rm | Signed Multiply (32 x 32), 64-bit result | - | page 111 | | SSAT | Rd, #n, Rm {,shift #s} | Signed Saturate | Q | page 113 | | STM | Rn{!}, reglist | Store Multiple registers, increment after | - | page 88 | | STMDB, STMEA | Rn{!}, reglist | Store Multiple registers, decrement before | - | page 88 | | STMFD, STMIA | Rn{!}, reglist | Store Multiple registers, increment after | - | page 88 | | STR | Rt, [Rn, #offset] | Store Register word | - | page 83 | | STRB, STRBT | Rt, [Rn, #offset] | Store Register byte | - | page 83 | | STRD | Rt, Rt2, [Rn, #offset] | Store Register two words | - | page 83 | | STREX | Rd, Rt, [Rn, #offset] | Store Register Exclusive | - | page 91 | | STREXB | Rd, Rt, [Rn] | Store Register Exclusive byte | - | page 91 | | STREXH | Rd, Rt, [Rn] | Store Register Exclusive halfword | - | page 91 | | STRH, STRHT | Rt, [Rn, #offset] | Store Register halfword | - | page 83 | | STRT | Rt, [Rn, #offset] | Store Register word | - | page 83 | | SUB, SUBS | {Rd,} Rn, Op2 | Subtract | N,Z,C,V | page 95 | | SUB, SUBW | {Rd,} Rn, #imm12 | Subtract | N,Z,C,V | page 95 | | SVC | #imm | Supervisor Call | - | page 136 | | SXTB | {Rd,} Rm {,ROR #n} | Sign extend a byte | - | page 118 | | SXTH | {Rd,} Rm {,ROR #n} | Sign extend a halfword | - | page 118 | | TBB | [Rn, Rm] | Table Branch Byte | - | page 124 | | TBH | [Rn, Rm, LSL #1] | Table Branch Halfword | - | page 124 | | TEQ | Rn, Op2 | Test Equivalence | N,Z,C | page 108 | | TST | Rn, Op2 | Test | N,Z,C | page 108 | | UBFX | Rd, Rn, #lsb, #width | Unsigned Bit Field Extract | - | page 117 | | UDIV | {Rd,} Rn, Rm | Unsigned Divide | - | page 112 | | UMLAL | RdLo, RdHi, Rn, Rm | Unsigned Multiply with Accumulate (32 x 32 + 64), 64-bit result | - | page 111 | | UMULL | RdLo, RdHi, Rn, Rm | Unsigned Multiply (32 x 32), 64-bit result | - | page 111 | | USAT | Rd, #n, Rm {,shift #s} | Unsigned Saturate | Q | page 113 | | UXTB | {Rd,} Rm {,ROR #n} | Zero extend a byte | - | page 118 | | UXTH | {Rd,} Rm {,ROR #n} | Zero extend a halfword | - | page 118 | | WFE | - | Wait For Event | - | page 137 | | WFI | - | Wait For Interrupt | - | page 138 | # 10.9 Intrinsic functions ANSI cannot directly access some Cortex-M3 instructions. This section describes intrinsic functions that can generate these instructions, provided by the CMIS and that might be provided by a C compiler. If a C compiler does not support an appropriate intrinsic function, you might have to use inline assembler to access some instructions. The CMSIS provides the following intrinsic functions to generate instructions that ANSI cannot directly access: Table 10-14. CMSIS intrinsic functions to generate some Cortex-M3 instructions | Instruction | CMSIS intrinsic function | |-------------|-----------------------------------| | CPSIE I | voidenable_irq(void) | | CPSID I | voiddisable_irq(void) | | CPSIE F | voidenable_fault_irq(void) | | CPSID F | voiddisable_fault_irq(void) | | ISB | voidISB(void) | | DSB | voidDSB(void) | | DMB | voidDMB(void) | | REV | uint32_tREV(uint32_t int value) | | REV16 | uint32_tREV16(uint32_t int value) | | REVSH | uint32_tREVSH(uint32_t int value) | | RBIT | uint32_tRBIT(uint32_t int value) | | SEV | voidSEV(void) | | WFE | voidWFE(void) | | WFI | voidWFI(void) | The CMSIS also provides a number of functions for accessing the special registers using MRS and MSR instructions: Table 10-15. CMSIS intrinsic functions to access the special registers | Special register | Access | CMSIS function | |------------------|--------|---------------------------------------| | PRIMASK | Read | uint32_tget_PRIMASK (void) | | | Write | voidset_PRIMASK (uint32_t value) | | FAULTMASK | Read | uint32_tget_FAULTMASK (void) | | | Write | voidset_FAULTMASK (uint32_t value) | | BASEPRI | Read | uint32_tget_BASEPRI (void) | | | Write | voidset_BASEPRI (uint32_t value) | | CONTROL | Read | uint32_tget_CONTROL (void) | | CONTROL | Write | voidset_CONTROL (uint32_t value) | | MSP | Read | uint32_tget_MSP (void) | | | Write | voidset_MSP (uint32_t TopOfMainStack) | | PSP | Read | uint32_tget_PSP (void) | | P3P | Write | voidset_PSP (uint32_t TopOfProcStack) | # 10.10 About the instruction descriptions The following sections give more information about using the instructions: - "Operands" on page 72 - "Restrictions when using PC or SP" on page 72 - "Flexible second operand" on page 72 - "Shift Operations" on page 73 - "Address alignment" on page 75 - "PC-relative expressions" on page 76 - "Conditional execution" on page 76 - "Instruction width selection" on page 78. ## 10.10.1 Operands An instruction operand can be an ARM register, a constant, or another instruction-specific parameter. Instructions act on the operands and often store the result in a destination register. When there is a destination register in the instruction, it is usually specified before the operands. Operands in some instructions are flexible in that they can either be a register or a constant. See "Flexible second operand" . ## 10.10.2 Restrictions when using PC or SP Many instructions have restrictions on whether you can use the *Program Counter* (PC) or *Stack Pointer* (SP) for the operands or destination register. See instruction descriptions for more information. Bit[0] of any address you write to the PC with a BX, BLX, LDM, LDR, or POP instruction must be 1 for correct execution, because this bit indicates the required instruction set, and the Cortex-M3 processor only supports Thumb instructions. #### 10.10.3 Flexible second operand Many general data processing instructions have a flexible second operand. This is shown as *Operand2* in the descriptions of the syntax of each instruction. Operand2 can be a: - "Constant" - "Register with optional shift" on page 73 #### 10.10.3.1 Constant You specify an Operand2 constant in the form: #constant where constant can be: - any constant that can be produced by shifting an 8-bit value left by any number of bits within a 32-bit word - any constant of the form 0x00XY00XY - any constant of the form 0xXY00XY00 - any constant of the form 0xXYXYXYXY. In the constants shown above, X and Y are hexadecimal digits. In addition, in a small number of instructions, *constant* can take a wider range of values. These are described in the individual instruction descriptions. When an Operand2 constant is used with the instructions MOVS, MVNS, ANDS, ORRS, ORNS, EORS, BICS, TEQ or TST, the carry flag is updated to bit[31] of the constant, if the constant is greater than 255 and can be produced by shifting an 8-bit value. These instructions do not affect the carry flag if Operand2 is any other constant. #### 10.10.3.2 Instruction substitution Your assembler might be able to produce an equivalent instruction in cases where you specify a constant that is not permitted. For example, an assembler might assemble the instruction CMP Rd, #0xFFFFFFE as the equivalent instruction CMN Rd, #0x2. # 10.10.3.3 Register with optional shift You specify an Operand2 register in the form: ``` Rm {, shift} ``` where: Rm is the register holding the data for the second operand. shift is an optional shift to be applied to *Rm*. It can be one of: ASR #n arithmetic shift right n bits, $1 \le n \le 32$ . LSL #n logical shift left n bits, $1 \le n \le 31$ . LSR #n logical shift right n bits, $1 \le n \le 32$ . ROR #n rotate right n bits, $1 \le n \le 31$ . RRX rotate right one bit, with extend. - if omitted, no shift occurs, equivalent to LSL #0. If you omit the shift, or specify LSL #0, the instruction uses the value in Rm. If you specify a shift, the shift is applied to the value in Rm, and the resulting 32-bit value is used by the instruction. However, the contents in the register Rm remains unchanged. Specifying a register with shift also updates the carry flag when used with certain instructions. For information on the shift operations and how they affect the carry flag, see "Shift Operations" ### 10.10.4 Shift Operations Register shift operations move the bits in a register left or right by a specified number of bits, the *shift length*. Register shift can be performed: - directly by the instructions ASR, LSR, LSL, ROR, and RRX, and the result is written to a destination register - during the calculation of *Operand2* by the instructions that specify the second operand as a register with shift, see "Flexible second operand" on page 72. The result is used by the instruction. The permitted shift lengths depend on the shift type and the instruction, see the individual instruction description or "Flexible second operand" on page 72. If the shift length is 0, no shift occurs. Register shift operations update the carry flag except when the specified shift length is 0. The following sub-sections describe the various shift operations and how they affect the carry flag. In these descriptions, Rm is the register containing the value to be shifted, and n is the shift length. # 10.10.4.1 ASR Arithmetic shift right by n bits moves the left-hand 32-n bits of the register Rm, to the right by n places, into the right-hand 32-n bits of the result. And it copies the original bit[31] of the register into the left-hand n bits of the result. See Figure 10-4 on page 74. You can use the ASR #n operation to divide the value in the register Rm by $2^n$ , with the result being rounded towards negative-infinity. When the instruction is ASRS or when ASR #n is used in *Operand2* with the instructions MOVS, MVNS, ANDS, ORRS, ORNS, EORS, BICS, TEQ or TST, the carry flag is updated to the last bit shifted out, bit[*n*-1], of the register *Rm*. - If *n* is 32 or more, then all the bits in the result are set to the value of bit[31] of *Rm*. - If n is 32 or more and the carry flag is updated, it is updated to the value of bit[31] of Rm. Figure 10-4. ASR #3 #### 10.10.4.2 LSR Logical shift right by n bits moves the left-hand 32-n bits of the register Rm, to the right by *n* places, into the right-hand 32-n bits of the result. And it sets the left-hand n bits of the result to 0. See Figure 10-5. You can use the LSR #n operation to divide the value in the register Rm by $2^n$ , if the value is regarded as an unsigned integer. When the instruction is LSRS or when LSR #n is used in *Operand2* with the instructions MOVS, MVNS, ANDS, ORRS, ORNS, EORS, BICS, TEQ or TST, the carry flag is updated to the last bit shifted out, bit[n-1], of the register Rm. - If n is 32 or more, then all the bits in the result are cleared to 0. - If *n* is 33 or more and the carry flag is updated, it is updated to 0. Figure 10-5. LSR #3 ### 10.10.4.3 LSL Logical shift left by *n* bits moves the right-hand 32-n bits of the register Rm, to the left by *n* places, into the left-hand 32-n bits of the result. And it sets the right-hand *n* bits of the result to 0. See Figure 10-6 on page 75. You can use he LSL #n operation to multiply the value in the register Rm by $2^n$ , if the value is regarded as an unsigned integer or a two's complement signed integer. Overflow can occur without warning. When the instruction is LSLS or when LSL #n, with non-zero n, is used in *Operand2* with the instructions MOVS, MVNS, ANDS, ORRS, ORNS, EORS, BICS, TEQ or TST, the carry flag is updated to the last bit shifted out, bit[32-n], of the register Rm. These instructions do not affect the carry flag when used with LSL #0. - If n is 32 or more, then all the bits in the result are cleared to 0. - If n is 33 or more and the carry flag is updated, it is updated to 0. Figure 10-6. LSL #3 #### 10.10.4.4 ROR Rotate right by n bits moves the left-hand 32-n bits of the register Rm, to the right by n places, into the right-hand 32-n bits of the result. And it moves the right-hand n bits of the register into the left-hand n bits of the result. See Figure 10-7. When the instruction is RORS or when ROR #n is used in *Operand2* with the instructions MOVS, MVNS, ANDS, ORRS, ORNS, EORS, BICS, TEQ or TST, the carry flag is updated to the last bit rotation, bit[n-1], of the register *Rm*. - If *n* is 32, then the value of the result is same as the value in *Rm*, and if the carry flag is updated, it is updated to bit[31] of *Rm*. - ROR with shift length, n, more than 32 is the same as ROR with shift length n-32. Figure 10-7. ROR #3 # 10.10.4.5 RRX Rotate right with extend moves the bits of the register *Rm* to the right by one bit. And it copies the carry flag into bit[31] of the result. See Figure 10-8 on page 75. When the instruction is RRXS or when RRX is used in *Operand2* with the instructions MOVS, MVNS, ANDS, ORRS, ORNS, EORS, BICS, TEQ or TST, the carry flag is updated to bit[0] of the register *Rm*. Figure 10-8. RRX # 10.10.5 Address alignment An aligned access is an operation where a word-aligned address is used for a word, dual word, or multiple word access, or where a halfword-aligned address is used for a halfword access. Byte accesses are always aligned. The Cortex-M3 processor supports unaligned access only for the following instructions: - LDR. LDRT - LDRH. LDRHT - LDRSH, LDRSHT - STR, STRT - STRH, STRHT All other load and store instructions generate a usage fault exception if they perform an unaligned access, and therefore their accesses must be address aligned. For more information about usage faults see "Fault handling" on page 64. Unaligned accesses are usually slower than aligned accesses. In addition, some memory regions might not support unaligned accesses. Therefore, ARM recommends that programmers ensure that accesses are aligned. To avoid accidental generation of unaligned accesses, use the UNALIGN\_TRP bit in the Configuration and Control Register to trap all unaligned accesses, see "Configuration and Control Register" on page 163. ### 10.10.6 PC-relative expressions A PC-relative expression or *label* is a symbol that represents the address of an instruction or literal data. It is represented in the instruction as the PC value plus or minus a numeric offset. The assembler calculates the required offset from the label and the address of the current instruction. If the offset is too big, the assembler produces an error. - For B, BL, CBNZ, and CBZ instructions, the value of the PC is the address of the current instruction plus 4 bytes. - For all other instructions that use labels, the value of the PC is the address of the current instruction plus 4 bytes, with bit[1] of the result cleared to 0 to make it word-aligned. - Your assembler might permit other syntaxes for PC-relative expressions, such as a label plus or minus a number, or an expression of the form [PC, #number]. # 10.10.7 Conditional execution Most data processing instructions can optionally update the condition flags in the *Application Program Status Register* (APSR) according to the result of the operation, see "Application Program Status Register" on page 43. Some instructions update all flags, and some only update a subset. If a flag is not updated, the original value is preserved. See the instruction descriptions for the flags they affect. You can execute an instruction conditionally, based on the condition flags set in another instruction, either: - immediately after the instruction that updated the flags - after any number of intervening instructions that have not updated the flags. Conditional execution is available by using conditional branches or by adding condition code suffixes to instructions. See Table 10-16 on page 77 for a list of the suffixes to add to instructions to make them conditional instructions. The condition code suffix enables the processor to test a condition based on the flags. If the condition test of a conditional instruction fails, the instruction: - does not execute - does not write any value to its destination register - does not affect any of the flags - does not generate any exception. Conditional instructions, except for conditional branches, must be inside an If-Then instruction block. See "IT" on page 122 for more information and restrictions when using the IT instruction. Depending on the vendor, the assembler might automatically insert an IT instruction if you have conditional instructions outside the IT block. Use the CBZ and CBNZ instructions to compare the value of a register against zero and branch on the result. #### This section describes: - "The condition flags" - "Condition code suffixes" ### 10.10.7.1 The condition flags The APSR contains the following condition flags: - N Set to 1 when the result of the operation was negative, cleared to 0 otherwise. - Z Set to 1 when the result of the operation was zero, cleared to 0 otherwise. - C Set to 1 when the operation resulted in a carry, cleared to 0 otherwise. - V Set to 1 when the operation caused overflow, cleared to 0 otherwise. For more information about the APSR see "Program Status Register" on page 42. ### A carry occurs: - if the result of an addition is greater than or equal to 2<sup>32</sup> - if the result of a subtraction is positive or zero - as the result of an inline barrel shifter operation in a move or logical instruction. Overflow occurs if the result of an add, subtract, or compare is greater than or equal to $2^{31}$ , or less than $-2^{31}$ . Most instructions update the status flags only if the S suffix is specified. See the instruction descriptions for more information. #### 10.10.7.2 Condition code suffixes The instructions that can be conditional have an optional condition code, shown in syntax descriptions as {cond}. Conditional execution requires a preceding IT instruction. An instruction with a condition code is only executed if the condition code flags in the APSR meet the specified condition. Table 10-16 shows the condition codes to use. You can use conditional execution with the IT instruction to reduce the number of branch instructions in code. Table 10-16 also shows the relationship between condition code suffixes and the N, Z, C, and V flags. Table 10-16. Condition code suffixes | Suffix | Flags | Meaning | |----------|------------------|---------------------------------| | EQ | Z = 1 | Equal | | NE | Z = 0 | Not equal | | CS or HS | C = 1 | Higher or same, unsigned ≥ | | CC or LO | C = 0 | Lower, unsigned < | | MI | N = 1 | Negative | | PL | N = 0 | Positive or zero | | VS | V = 1 | Overflow | | VC | V = 0 | No overflow | | НІ | C = 1 and Z = 0 | Higher, unsigned > | | LS | C = 0 or Z = 1 | Lower or same, unsigned ≤ | | GE | N = V | Greater than or equal, signed ≥ | | LT | N != V | Less than, signed < | Table 10-16. Condition code suffixes (Continued) | Suffix | Flags | Meaning | |--------|--------------------|----------------------------------------------------------| | GT | Z = 0 and $N = V$ | Greater than, signed > | | LE | Z = 1 and N != V | Less than or equal, signed ≤ | | AL | Can have any value | Always. This is the default when no suffix is specified. | #### 10.10.7.3 Absolute value The example below shows the use of a conditional instruction to find the absolute value of a number. R0 = ABS(R1). ``` MOVS R0, R1 ; R0 = R1, setting flags IT MI ; IT instruction for the negative condition RSBMI R0, R1, \#0 ; If negative, R0 = -R1 ``` ### 10.10.7.4 Compare and update value The example below shows the use of conditional instructions to update the value of R4 if the signed values R0 is greater than R1 and R2 is greater than R3. ``` CMP R0, R1; Compare R0 and R1, setting flags ITT GT; IT instruction for the two GT conditions CMPGT R2, R3; If 'greater than', compare R2 and R3, setting flags MOVGT R4, R5; If still 'greater than', do R4 = R5 ``` #### 10.10.8 Instruction width selection There are many instructions that can generate either a 16-bit encoding or a 32-bit encoding depending on the operands and destination register specified. For some of these instructions, you can force a specific instruction size by using an instruction width suffix. The .W suffix forces a 32-bit instruction encoding. The .N suffix forces a 16-bit instruction encoding. If you specify an instruction width suffix and the assembler cannot generate an instruction encoding of the requested width, it generates an error. In some cases it might be necessary to specify the .W suffix, for example if the operand is the label of an instruction or literal data, as in the case of branch instructions. This is because the assembler might not automatically generate the right size encoding. ### 10.10.8.1 Instruction width selection To use an instruction width suffix, place it immediately after the instruction mnemonic and condition code, if any. The example below shows instructions with the instruction width suffix. ``` BCS.W label ; creates a 32-bit instruction even for a short branch ADDS.W RO, RO, R1 ; creates a 32-bit instruction even though the same ; operation can be done by a 16-bit instruction ``` # 10.11 Memory access instructions Table 10-17 shows the memory access instructions: Table 10-17. Memory access instructions | Mnemonic | Brief description | See | |-------------|-----------------------------------------|--------------------------------------------| | ADR | Load PC-relative address | "ADR" on page 80 | | CLREX | Clear Exclusive | "CLREX" on page 93 | | LDM{mode} | Load Multiple registers | "LDM and STM" on page 88 | | LDR{type} | Load Register using immediate offset | "LDR and STR, immediate offset" on page 81 | | LDR{type} | Load Register using register offset | "LDR and STR, register offset" on page 83 | | LDR{type}T | Load Register with unprivileged access | "LDR and STR, unprivileged" on page 85 | | LDR | Load Register using PC-relative address | "LDR, PC-relative" on page 86 | | LDREX{type} | Load Register Exclusive | "LDREX and STREX" on page 91 | | POP | Pop registers from stack | "PUSH and POP" on page 90 | | PUSH | Push registers onto stack | "PUSH and POP" on page 90 | | STM{mode} | Store Multiple registers | "LDM and STM" on page 88 | | STR{type} | Store Register using immediate offset | "LDR and STR, immediate offset" on page 81 | | STR{type} | Store Register using register offset | "LDR and STR, register offset" on page 83 | | STR{type}T | Store Register with unprivileged access | "LDR and STR, unprivileged" on page 85 | | STREX{type} | Store Register Exclusive | "LDREX and STREX" on page 91 | #### 10.11.1 ADR Load PC-relative address. # 10.11.1.1 Syntax ``` ADR{cond} Rd, label ``` where: cond is an optional condition code, see "Conditional execution" on page 76. Rd is the destination register. label is a PC-relative expression. See "PC-relative expressions" on page 76. ### 10.11.1.2 Operation ADR determines the address by adding an immediate value to the PC, and writes the result to the destination register. ADR produces position-independent code, because the address is PC-relative. If you use ADR to generate a target address for a BX or BLX instruction, you must ensure that bit[0] of the address you generate is set to 1 for correct execution. Values of *label* must be within the range of -4095 to +4095 from the address in the PC. You might have to use the .W suffix to get the maximum offset range or to generate addresses that are not word-aligned. See "Instruction width selection" on page 78. #### 10.11.1.3 Restrictions Rd must not be SP and must not be PC. ### 10.11.1.4 Condition flags This instruction does not change the flags. #### 10.11.1.5 Examples ``` ADR R1, TextMessage ; Write address value of a location labelled as ; TextMessage to R1 ``` ### 10.11.2 LDR and STR, immediate offset Load and Store with immediate offset, pre-indexed immediate offset, or post-indexed immediate offset. #### 10.11.2.1 Syntax ``` op\{type\}\{cond\} \ Rt, \ [Rn \ \{, \ \#offset\}] \qquad ; \ immediate \ offset \\ op\{type\}\{cond\} \ Rt, \ [Rn, \ \#offset]! \qquad ; \ pre-indexed \\ op\{type\}\{cond\} \ Rt, \ [Rn], \ \#offset \qquad ; \ post-indexed \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn \ \{, \ \#offset]! \qquad ; \ immediate \ offset, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn, \ \#offset]! \qquad ; \ pre-indexed, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ two \ words \\ opD\{cond\} \ Rt, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ Rt2, \ Rt2, \ [Rn], \ \#offset \qquad ; \ post-indexed, \ Rt3, ``` #### where: op is one of: LDR Load Register. STR Store Register. type is one of: B unsigned byte, zero extend to 32 bits on loads. SB signed byte, sign extend to 32 bits (LDR only). H unsigned halfword, zero extend to 32 bits on loads. SH signed halfword, sign extend to 32 bits (LDR only). - omit, for word. cond is an optional condition code, see "Conditional execution" on page 76. Rt is the register to load or store. Rn is the register on which the memory address is based. offset is an offset from Rn. If offset is omitted, the address is the contents of Rn. Rt2 is the additional register to load or store for two-word operations. # 10.11.2.2 Operation LDR instructions load one or two registers with a value from memory. STR instructions store one or two register values to memory. Load and store instructions with immediate offset can use the following addressing modes: ### 10.11.2.3 Offset addressing The offset value is added to or subtracted from the address obtained from the register Rn. The result is used as the address for the memory access. The register Rn is unaltered. The assembly language syntax for this mode is: ``` [Rn, #offset] ``` # 10.11.2.4 Pre-indexed addressing The offset value is added to or subtracted from the address obtained from the register *Rn*. The result is used as the address for the memory access and written back into the register *Rn*. The assembly language syntax for this mode is: ``` [Rn, #offset]! ``` # 10.11.2.5 Post-indexed addressing The address obtained from the register *Rn* is used as the address for the memory access. The offset value is added to or subtracted from the address, and written back into the register *Rn*. The assembly language syntax for this mode is: ``` [Rn], #offset ``` The value to load or store can be a byte, halfword, word, or two words. Bytes and halfwords can either be signed or unsigned. See "Address alignment" on page 75. Table 10-18 shows the ranges of offset for immediate, pre-indexed and post-indexed forms. Table 10-18. Offset ranges | Instruction type | Immediate offset | Pre-indexed | Post-indexed | |-------------------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------| | Word, halfword, signed halfword, byte, or signed byte | -255 to 4095 | -255 to 255 | -255 to 255 | | Two words | multiple of 4 in the range<br>-1020 to 1020 | multiple of 4 in the range<br>-1020 to 1020 | multiple of 4 in the range<br>-1020 to 1020 | ### 10.11.2.6 Restrictions ### For load instructions: - Rt can be SP or PC for word loads only - Rt must be different from Rt2 for two-word loads - Rn must be different from Rt and Rt2 in the pre-indexed or post-indexed forms. # When Rt is PC in a word load instruction: - bit[0] of the loaded value must be 1 for correct execution - a branch occurs to the address created by changing bit[0] of the loaded value to 0 - if the instruction is conditional, it must be the last instruction in the IT block. #### For store instructions: - Rt can be SP for word stores only - Rt must not be PC - Rn must not be PC - Rn must be different from Rt and Rt2 in the pre-indexed or post-indexed forms. # 10.11.2.7 Condition flags These instructions do not change the flags. ### 10.11.2.8 Examples | LDR | R8, [R10] | ; Loads R8 from the address in R10. | |-------|-----------------------|----------------------------------------------| | LDRNE | R2, [R5, #960]! | ; Loads (conditionally) R2 from a word | | | | ; 960 bytes above the address in R5, and | | | | ; increments R5 by 960. | | STR | R2, [R9,#const-struc] | ; const-struc is an expression evaluating | | | | ; to a constant in the range $0-4095$ . | | STRH | R3, [R4], #4 | ; Store R3 as halfword data into address in | | | | ; R4, then increment R4 by 4 | | LDRD | R8, R9, [R3, #0x20] | ; Load R8 from a word 32 bytes above the | | | | ; address in R3, and load R9 from a word 36 | | | | ; bytes above the address in R3 | | STRD | R0, R1, [R8], #-16 | ; Store R0 to address in R8, and store R1 to | | | | ; a word 4 bytes above the address in R8, | | | | ; and then decrement R8 by 16. | # 10.11.3 LDR and STR, register offset Load and Store with register offset. #### 10.11.3.1 Syntax $op\{type\}\{cond\}$ Rt, [Rn, Rm $\{$ , LSL $\#n\}$ ] where: op is one of: LDR Load Register. Store Register. type is one of: STR B unsigned byte, zero extend to 32 bits on loads. SB signed byte, sign extend to 32 bits (LDR only). H unsigned halfword, zero extend to 32 bits on loads. SH signed halfword, sign extend to 32 bits (LDR only). - omit, for word. cond is an optional condition code, see "Conditional execution" on page 76. Rt is the register to load or store. Rn is the register on which the memory address is based. Rm is a register containing a value to be used as the offset. LSL #n is an optional shift, with n in the range 0 to 3. #### 10.11.3.2 Operation LDR instructions load a register with a value from memory. STR instructions store a register value into memory. The memory address to load from or store to is at an offset from the register *Rn*. The offset is specified by the register *Rm* and can be shifted left by up to 3 bits using LSL. The value to load or store can be a byte, halfword, or word. For load instructions, bytes and halfwords can either be signed or unsigned. See "Address alignment" on page 75. ### 10.11.3.3 Restrictions In these instructions: - Rn must not be PC - Rm must not be SP and must not be PC - Rt can be SP only for word loads and word stores - Rt can be PC only for word loads. When Rt is PC in a word load instruction: - bit[0] of the loaded value must be 1 for correct execution, and a branch occurs to this halfword-aligned address - if the instruction is conditional, it must be the last instruction in the IT block. # 10.11.3.4 Condition flags These instructions do not change the flags. # 10.11.3.5 Examples ``` STR R0, [R5, R1] ; Store value of R0 into an address equal to ; sum of R5 and R1 LDRSB R0, [R5, R1, LSL #1] ; Read byte value from an address equal to ; sum of R5 and two times R1, sign extended it ; to a word value and put it in R0 STR R0, [R1, R2, LSL #2] ; Stores R0 to an address equal to sum of R1 ; and four times R2 ``` # 10.11.4 LDR and STR, unprivileged Load and Store with unprivileged access. #### 10.11.4.1 Syntax ``` op{type}T{cond} Rt, [Rn {, #offset}] ; immediate offset where: is one of: op LDR Load Register. STR Store Register. type is one of: В unsigned byte, zero extend to 32 bits on loads. SB signed byte, sign extend to 32 bits (LDR only). Н unsigned halfword, zero extend to 32 bits on loads. SH signed halfword, sign extend to 32 bits (LDR only). omit, for word. cond is an optional condition code, see "Conditional execution" on page 76. Rt is the register to load or store. Rn is the register on which the memory address is based. offset is an offset from Rn and can be 0 to 255. ``` If offset is omitted, the address is the value in Rn. #### 10.11.4.2 Operation These load and store instructions perform the same function as the memory access instructions with immediate offset, see "LDR and STR, immediate offset" on page 81. The difference is that these instructions have only unprivileged access even when used in privileged software. When used in unprivileged software, these instructions behave in exactly the same way as normal memory access instructions with immediate offset. ### 10.11.4.3 Restrictions In these instructions: - Rn must not be PC - Rt must not be SP and must not be PC. #### 10.11.4.4 Condition flags These instructions do not change the flags. # 10.11.4.5 Examples ``` STRBTEQ R4, [R7] ; Conditionally store least significant byte in ; R4 to an address in R7, with unprivileged access LDRHT R2, [R2, #8] ; Load halfword value from an address equal to ; sum of R2 and 8 into R2, with unprivileged access ``` # 10.11.5 LDR, PC-relative Load register from memory. ### 10.11.5.1 Syntax where: type is one of: B unsigned byte, zero extend to 32 bits. SB signed byte, sign extend to 32 bits. H unsigned halfword, zero extend to 32 bits. SH signed halfword, sign extend to 32 bits. - omit, for word. cond is an optional condition code, see "Conditional execution" on page 76. Rt is the register to load or store. Rt2 is the second register to load or store. label is a PC-relative expression. See "PC-relative expressions" on page 76. # 10.11.5.2 Operation LDR loads a register with a value from a PC-relative memory address. The memory address is specified by a label or by an offset from the PC. The value to load or store can be a byte, halfword, or word. For load instructions, bytes and halfwords can either be signed or unsigned. See "Address alignment" on page 75. *label* must be within a limited range of the current instruction. Table 10-19 shows the possible offsets between *label* and the PC. Table 10-19. Offset ranges | Instruction type | Offset range | |----------------------------------------------------|---------------| | Word, halfword, signed halfword, byte, signed byte | -4095 to 4095 | | Two words | -1020 to 1020 | You might have to use the .W suffix to get the maximum offset range. See "Instruction width selection" on page 78. ### 10.11.5.3 Restrictions In these instructions: - Rt can be SP or PC only for word loads - Rt2 must not be SP and must not be PC - Rt must be different from Rt2. When Rt is PC in a word load instruction: - bit[0] of the loaded value must be 1 for correct execution, and a branch occurs to this halfword-aligned address - if the instruction is conditional, it must be the last instruction in the IT block. # 10.11.5.4 Condition flags These instructions do not change the flags. # 10.11.5.5 Examples LDR R0, LookUpTable ; Load R0 with a word of data from an address ; labelled as LookUpTable LDRSB R7, localdata ; Load a byte value from an address labelled ; as localdata, sign extend it to a word ; value, and put it in R7 #### 10.11.6 LDM and STM Load and Store Multiple registers. # 10.11.6.1 Syntax op{addr\_mode}{cond} Rn{!}, reglist where: op is one of: LDM Load Multiple registers. STM Store Multiple registers. addr\_mode is any one of the following: IA Increment address After each access. This is the default. DB Decrement address Before each access. cond is an optional condition code, see "Conditional execution" on page 76. Rn is the register on which the memory addresses are based. ! is an optional writeback suffix. If! is present the final address, that is loaded from or stored to, is written back into Rn. reglist is a list of one or more registers to be loaded or stored, enclosed in braces. It can contain register ranges. It must be comma separated if it contains more than one register or register range, see "Examples" on page 89. LDM and LDMFD are synonyms for LDMIA. LDMFD refers to its use for popping data from Full Descending stacks. LDMEA is a synonym for LDMDB, and refers to its use for popping data from Empty Ascending stacks. STM and STMEA are synonyms for STMIA. STMEA refers to its use for pushing data onto Empty Ascending stacks. STMFD is s synonym for STMDB, and refers to its use for pushing data onto Full Descending stacks # 10.11.6.2 Operation LDM instructions load the registers in reglist with word values from memory addresses based on Rn. STM instructions store the word values in the registers in reglist to memory addresses based on Rn. For LDM, LDMIA, LDMFD, STM, STMIA, and STMEA the memory addresses used for the accesses are at 4-byte intervals ranging from Rn to Rn + 4 \* (n-1), where n is the number of registers in *reglist*. The accesses happens in order of increasing register numbers, with the lowest numbered register using the lowest memory address and the highest number register using the highest memory address. If the writeback suffix is specified, the value of Rn + 4 \* (n-1) is written back to Rn. For LDMDB, LDMEA, STMDB, and STMFD the memory addresses used for the accesses are at 4-byte intervals ranging from Rn to Rn - 4 \* (n-1), where n is the number of registers in *reglist*. The accesses happen in order of decreasing register numbers, with the highest numbered register using the highest memory address and the lowest number register using the lowest memory address. If the writeback suffix is specified, the value of Rn - 4 \* (n-1) is written back to Rn. The PUSH and POP instructions can be expressed in this form. See "PUSH and POP" on page 90 for details. ### 10.11.6.3 Restrictions In these instructions: - Rn must not be PC - reglist must not contain SP - in any STM instruction, reglist must not contain PC - in any LDM instruction, reglist must not contain PC if it contains LR - reglist must not contain Rn if you specify the writeback suffix. ### When PC is in reglist in an LDM instruction: - bit[0] of the value loaded to the PC must be 1 for correct execution, and a branch occurs to this halfwordaligned address - if the instruction is conditional, it must be the last instruction in the IT block. ### 10.11.6.4 Condition flags These instructions do not change the flags. # 10.11.6.5 Examples ``` LDM R8,\{R0,R2,R9\}; LDMIA is a synonym for LDM STMDB R1!,\{R3-R6,R11,R12\} ``` # 10.11.6.6 Incorrect examples ``` STM R5!,\{R5,R4,R9\}; Value stored for R5 is unpredictable LDM R2, \{\}; There must be at least one register in the list ``` #### 10.11.7 PUSH and POP Push registers onto, and pop registers off a full-descending stack. ### 10.11.7.1 Syntax ``` PUSH{cond} reglist POP{cond} reglist ``` #### where: cond is an optional condition code, see "Conditional execution" on page 76. reglist is a non-empty list of registers, enclosed in braces. It can contain register ranges. It must be comma separated if it contains more than one register or register range. PUSH and POP are synonyms for STMDB and LDM (or LDMIA) with the memory addresses for the access based on SP, and with the final address for the access written back to the SP. PUSH and POP are the preferred mnemonics in these cases. #### 10.11.7.2 Operation PUSH stores registers on the stack in order of decreasing the register numbers, with the highest numbered register using the highest memory address and the lowest numbered register using the lowest memory address. POP loads registers from the stack in order of increasing register numbers, with the lowest numbered register using the lowest memory address and the highest numbered register using the highest memory address. See "LDM and STM" on page 88 for more information. #### 10.11.7.3 Restrictions In these instructions: - reglist must not contain SP - for the PUSH instruction, reglist must not contain PC - for the POP instruction, reglist must not contain PC if it contains LR. When PC is in reglist in a POP instruction: - bit[0] of the value loaded to the PC must be 1 for correct execution, and a branch occurs to this halfwordaligned address - if the instruction is conditional, it must be the last instruction in the IT block. # 10.11.7.4 Condition flags These instructions do not change the flags. #### 10.11.7.5 Examples ``` PUSH {R0,R4-R7} PUSH {R2,LR} POP {R0,R10,PC} ``` #### 10.11.8 LDREX and STREX Load and Store Register Exclusive. #### 10.11.8.1 Syntax #### where: cond is an optional condition code, see "Conditional execution" on page 76. Rd is the destination register for the returned status. Rt is the register to load or store. Rn is the register on which the memory address is based. offset is an optional offset applied to the value in *Rn*. If *offset* is omitted, the address is the value in *Rn*. ### 10.11.8.2 Operation LDREX, LDREXB, and LDREXH load a word, byte, and halfword respectively from a memory address. STREX, STREXB, and STREXH attempt to store a word, byte, and halfword respectively to a memory address. The address used in any Store-Exclusive instruction must be the same as the address in the most recently executed Load-exclusive instruction. The value stored by the Store-Exclusive instruction must also have the same data size as the value loaded by the preceding Load-exclusive instruction. This means software must always use a Load-exclusive instruction and a matching Store-Exclusive instruction to perform a synchronization operation, see "Synchronization primitives" on page 56 If an Store-Exclusive instruction performs the store, it writes 0 to its destination register. If it does not perform the store, it writes 1 to its destination register. If the Store-Exclusive instruction writes 0 to the destination register, it is guaranteed that no other process in the system has accessed the memory location between the Load-exclusive and Store-Exclusive instructions. For reasons of performance, keep the number of instructions between corresponding Load-Exclusive and Store-Exclusive instruction to a minimum. The result of executing a Store-Exclusive instruction to an address that is different from that used in the preceding Load-Exclusive instruction is unpredictable. #### 10.11.8.3 Restrictions In these instructions: - do not use PC - do not use SP for Rd and Rt - for STREX, Rd must be different from both Rt and Rn - the value of offset must be a multiple of four in the range 0-1020. ### 10.11.8.4 Condition flags These instructions do not change the flags. # 10.11.8.5 Examples MOV R1, #0x1; Initialize the 'lock taken' value try LDREX R0, [LockAddr] ; Load the lock value CMPR0, #0 ; Is the lock free? ITT ΕQ ; IT instruction for STREXEQ and CMPEQ STREXEQ RO, R1, [LockAddr] ; Try and claim the lock CMPEQ R0, #0 ; Did this succeed? BNE try ; No - try again ; Yes - we have the lock . . . . ### 10.11.9 CLREX Clear Exclusive. # 10.11.9.1 Syntax CLREX{cond} where: cond is an optional condition code, see "Conditional execution" on page 76. # 10.11.9.2 Operation Use CLREX to make the next STREX, STREXB, or STREXH instruction write 1 to its destination register and fail to perform the store. It is useful in exception handler code to force the failure of the store exclusive if the exception occurs between a load exclusive instruction and the matching store exclusive instruction in a synchronization operation. See "Synchronization primitives" on page 56 for more information. # 10.11.9.3 Condition flags These instructions do not change the flags. #### 10.11.9.4 Examples CLREX # 10.12 General data processing instructions Table 10-20 shows the data processing instructions: Table 10-20. Data processing instructions | Mnemonic | Brief description | See | |----------|-------------------------------------------------------|-------------------------------------------| | ADC | Add with Carry | "ADD, ADC, SUB, SBC, and RSB" on page 95 | | ADD | Add | "ADD, ADC, SUB, SBC, and RSB" on page 95 | | ADDW | Add | "ADD, ADC, SUB, SBC, and RSB" on page 95 | | AND | Logical AND | "AND, ORR, EOR, BIC, and ORN" on page 98 | | ASR | Arithmetic Shift Right | "ASR, LSL, LSR, ROR, and RRX" on page 100 | | BIC | Bit Clear | "AND, ORR, EOR, BIC, and ORN" on page 98 | | CLZ | Count leading zeros | "CLZ" on page 102 | | CMN | Compare Negative | "CMP and CMN" on page 103 | | CMP | Compare | "CMP and CMN" on page 103 | | EOR | Exclusive OR | "AND, ORR, EOR, BIC, and ORN" on page 98 | | LSL | Logical Shift Left | "ASR, LSL, LSR, ROR, and RRX" on page 100 | | LSR | Logical Shift Right | "ASR, LSL, LSR, ROR, and RRX" on page 100 | | MOV | Move | "MOV and MVN" on page 104 | | MOVT | Move Top | "MOVT" on page 106 | | MOVW | Move 16-bit constant | "MOV and MVN" on page 104 | | MVN | Move NOT | "MOV and MVN" on page 104 | | ORN | Logical OR NOT | "AND, ORR, EOR, BIC, and ORN" on page 98 | | ORR | Logical OR | "AND, ORR, EOR, BIC, and ORN" on page 98 | | RBIT | Reverse Bits | "REV, REV16, REVSH, and RBIT" on page 107 | | REV | Reverse byte order in a word | "REV, REV16, REVSH, and RBIT" on page 107 | | REV16 | Reverse byte order in each halfword | "REV, REV16, REVSH, and RBIT" on page 107 | | REVSH | Reverse byte order in bottom halfword and sign extend | "REV, REV16, REVSH, and RBIT" on page 107 | | ROR | Rotate Right | "ASR, LSL, LSR, ROR, and RRX" on page 100 | | RRX | Rotate Right with Extend | "ASR, LSL, LSR, ROR, and RRX" on page 100 | | RSB | Reverse Subtract | "ADD, ADC, SUB, SBC, and RSB" on page 95 | | SBC | Subtract with Carry | "ADD, ADC, SUB, SBC, and RSB" on page 95 | | SUB | Subtract | "ADD, ADC, SUB, SBC, and RSB" on page 95 | | SUBW | Subtract | "ADD, ADC, SUB, SBC, and RSB" on page 95 | | TEQ | Test Equivalence | "TST and TEQ" on page 108 | | TST | Test | "TST and TEQ" on page 108 | # 10.12.1 ADD, ADC, SUB, SBC, and RSB Add, Add with carry, Subtract, Subtract with carry, and Reverse Subtract. #### 10.12.1.1 Syntax ``` op{S}{cond} {Rd,} Rn, Operand2 op{cond} {Rd,} Rn, #imm12 ; ADD and SUB only ``` #### where: op is one of: ADD Add. ADC Add with Carry. SUB Subtract. SBC Subtract with Carry. RSB Reverse Subtract. S is an optional suffix. If S is specified, the condition code flags are updated on the result of the operation, see "Conditional execution" on page 76. cond is an optional condition code, see "Conditional execution" on page 76. Rd is the destination register. If *Rd* is omitted, the destination register is *Rn*. Rn is the register holding the first operand. Operand2 is a flexible second operand. See "Flexible second operand" on page 72 for details of the options. imm12 is any value in the range 0-4095. ### 10.12.1.2 Operation The ADD instruction adds the value of Operand2 or imm12 to the value in Rn. The ADC instruction adds the values in Rn and Operand2, together with the carry flag. The SUB instruction subtracts the value of Operand2 or imm12 from the value in Rn. The SBC instruction subtracts the value of *Operand2* from the value in *Rn*. If the carry flag is clear, the result is reduced by one. The RSB instruction subtracts the value in *Rn* from the value of *Operand*2. This is useful because of the wide range of options for *Operand*2. Use ADC and SBC to synthesize multiword arithmetic, see "Multiword arithmetic examples" on page 97. See also "ADR" on page 80. ADDW is equivalent to the ADD syntax that uses the *imm12* operand. SUBW is equivalent to the SUB syntax that uses the *imm12* operand. #### 10.12.1.3 Restrictions In these instructions: - Operand2 must not be SP and must not be PC - Rd can be SP only in ADD and SUB, and only with the additional restrictions: - Rn must also be SP - any shift in Operand2 must be limited to a maximum of 3 bits using LSL - Rn can be SP only in ADD and SUB - Rd can be PC only in the ADD{cond} PC, PC, Rm instruction where: - you must not specify the S suffix - Rm must not be PC and must not be SP - if the instruction is conditional, it must be the last instruction in the IT block - with the exception of the ADD{cond} PC, PC, Rm instruction, Rn can be PC only in ADD and SUB, and only with the additional restrictions: - you must not specify the S suffix - the second operand must be a constant in the range 0 to 4095. \_ - When using the PC for an addition or a subtraction, bits[1:0] of the PC are rounded to b00 before performing the calculation, making the base address for the calculation word-aligned. - If you want to generate the address of an instruction, you have to adjust the constant based on the value of the PC. ARM recommends that you use the ADR instruction instead of ADD or SUB with Rn equal to the PC, because your assembler automatically calculates the correct constant for the ADR instruction. When *Rd* is PC in the ADD{*cond*} PC, PC, Rm instruction: - bit[0] of the value written to the PC is ignored - a branch occurs to the address created by forcing bit[0] of that value to 0. # 10.12.1.4 Condition flags If S is specified, these instructions update the N, Z, C and V flags according to the result. #### 10.12.1.5 Examples ``` ADD R2, R1, R3 SUBS R8, R6, #240 ; Sets the flags on the result RSB R4, R4, #1280 ; Subtracts contents of R4 from 1280 ADCHI R11, R0, R3 ; Only executed if C flag set and Z ; flag clear ``` ### 10.12.1.6 Multiword arithmetic examples #### 10.12.1.7 64-bit addition The example below shows two instructions that add a 64-bit integer contained in R2 and R3 to another 64-bit integer contained in R0 and R1, and place the result in R4 and R5. ``` ADDS R4, R0, R2 ; add the least significant words ADC R5, R1, R3 ; add the most significant words with carry ``` #### 10.12.1.8 96-bit subtraction Multiword values do not have to use consecutive registers. The example below shows instructions that subtract a 96-bit integer contained in R9, R1, and R11 from another contained in R6, R2, and R8. The example stores the result in R6, R9, and R2. ``` SUBS R6, R6, R9; subtract the least significant words SBCS R9, R2, R1; subtract the middle words with carry SBC R2, R8, R11; subtract the most significant words with carry ``` # 10.12.2 AND, ORR, EOR, BIC, and ORN Logical AND, OR, Exclusive OR, Bit Clear, and OR NOT. ### 10.12.2.1 Syntax op{S}{cond} {Rd,} Rn, Operand2 where: op is one of: AND logical AND. ORR logical OR, or bit set. EOR logical Exclusive OR. BIC logical AND NOT, or bit clear. ORN logical OR NOT. S is an optional suffix. If S is specified, the condition code flags are updated on the result of the operation, see "Conditional execution" on page 76. cond is an optional condition code, see "Conditional execution" on page 76. Rd is the destination register. Rn is the register holding the first operand. Operand2 is a flexible second operand. See "Flexible second operand" on page 72 for details of the options. ### 10.12.2.2 Operation The AND, EOR, and ORR instructions perform bitwise AND, Exclusive OR, and OR operations on the values in *Rn* and *Operand*2. The BIC instruction performs an AND operation on the bits in *Rn* with the complements of the corresponding bits in the value of *Operand2*. The ORN instruction performs an OR operation on the bits in *Rn* with the complements of the corresponding bits in the value of *Operand2*. #### 10.12.2.3 Restrictions Do not use SP and do not use PC. ### 10.12.2.4 Condition flags If S is specified, these instructions: - update the N and Z flags according to the result - can update the C flag during the calculation of Operand2, see "Flexible second operand" on page 72 - do not affect the V flag. # 10.12.2.5 Examples AND R9, R2, #0xFF00 ORREQ R2, R0, R5 ANDS R9, R8, #0x19 EORS R7, R11, #0x18181818 BIC R0, R1, #0xab ORN R7, R11, R14, ROR #4 ORNS R7, R11, R14, ASR #32 ### 10.12.3 ASR, LSL, LSR, ROR, and RRX Arithmetic Shift Right, Logical Shift Left, Logical Shift Right, Rotate Right, and Rotate Right with Extend. ### 10.12.3.1 Syntax ``` op{S}{cond} Rd, Rm, Rs op{S}{cond} Rd, Rm, #n RRX{S}{cond} Rd, Rm ``` #### where: op is one of: ASR Arithmetic Shift Right. LSL Logical Shift Left. LSR Logical Shift Right. ROR Rotate Right. S is an optional suffix. If S is specified, the condition code flags are updated on the result of the operation, see "Conditional execution" on page 76. Rd is the destination register. Rm is the register holding the value to be shifted. Rs is the register holding the shift length to apply to the value in *Rm*. Only the least significant byte is used and can be in the range 0 to 255. n is the shift length. The range of shift length depends on the instruction: ASR shift length from 1 to 32 LSL shift length from 0 to 31 LSR shift length from 1 to 32 ROR shift length from 1 to 31. MOV{S}{cond} Rd, Rm is the preferred syntax for LSL{S}{cond} Rd, Rm, #0. # 10.12.3.2 Operation ASR, LSL, LSR, and ROR move the bits in the register *Rm* to the left or right by the number of places specified by constant *n* or register *Rs*. RRX moves the bits in register *Rm* to the right by 1. In all these instructions, the result is written to *Rd*, but the value in register *Rm* remains unchanged. For details on what result is generated by the different instructions, see "Shift Operations" on page 73. ### 10.12.3.3 Restrictions Do not use SP and do not use PC. # 10.12.3.4 Condition flags If S is specified: - these instructions update the N and Z flags according to the result - the C flag is updated to the last bit shifted out, except when the shift length is 0, see "Shift Operations" on page 73. # 10.12.3.5 Examples ``` ASR R7, R8, #9 ; Arithmetic shift right by 9 bits LSLS R1, R2, #3 ; Logical shift left by 3 bits with flag update LSR R4, R5, #6 ; Logical shift right by 6 bits ROR R4, R5, R6 ; Rotate right by the value in the bottom byte of R6 RRX R4, R5 ; Rotate right with extend ``` ### 10.12.4 CLZ Count Leading Zeros. # 10.12.4.1 Syntax where: cond is an optional condition code, see "Conditional execution" on page 76. Rd is the destination register. Rm is the operand register. # 10.12.4.2 Operation The CLZ instruction counts the number of leading zeros in the value in *Rm* and returns the result in *Rd*. The result value is 32 if no bits are set in the source register, and zero if bit[31] is set. # 10.12.4.3 Restrictions Do not use SP and do not use PC. # 10.12.4.4 Condition flags This instruction does not change the flags. # 10.12.4.5 Examples CLZ R4,R9 CLZNE R2,R3 ### 10.12.5 CMP and CMN Compare and Compare Negative. # 10.12.5.1 Syntax ``` CMP{cond} Rn, Operand2 CMN{cond} Rn, Operand2 ``` where: cond is an optional condition code, see "Conditional execution" on page 76. Rn is the register holding the first operand. Operand2 is a flexible second operand. See "Flexible second operand" on page 72 for details of the options. # 10.12.5.2 Operation These instructions compare the value in a register with *Operand*2. They update the condition flags on the result, but do not write the result to a register. The CMP instruction subtracts the value of *Operand2* from the value in *Rn*. This is the same as a SUBS instruction, except that the result is discarded. The CMN instruction adds the value of *Operand2* to the value in *Rn*. This is the same as an ADDS instruction, except that the result is discarded. #### 10.12.5.3 Restrictions In these instructions: - do not use PC - Operand2 must not be SP. # 10.12.5.4 Condition flags These instructions update the N, Z, C and V flags according to the result. ### 10.12.5.5 Examples CMP R2, R9 CMN R0, #6400 CMPGT SP, R7, LSL #2 #### 10.12.6 MOV and MVN Move and Move NOT. #### 10.12.6.1 Syntax ``` MOV\{S\}\{cond\}\ Rd, Operand2 MOV\{cond\}\ Rd, #imm16 MVN\{S\}\{cond\}\ Rd, Operand2 ``` #### where: S is an optional suffix. If S is specified, the condition code flags are updated on the result of the operation, see "Conditional execution" on page 76. cond is an optional condition code, see "Conditional execution" on page 76. Rd is the destination register. Operand2 is a flexible second operand. See "Flexible second operand" on page 72 for details of the options. imm16 is any value in the range 0-65535. ### 10.12.6.2 Operation The MOV instruction copies the value of Operand2 into Rd. When *Operand2* in a MOV instruction is a register with a shift other than LSL #0, the preferred syntax is the corresponding shift instruction: - ASR{S}{cond} Rd, Rm, #n is the preferred syntax for MOV{S}{cond} Rd, Rm, ASR #n - LSL{S}{cond} Rd, Rm, #n is the preferred syntax for MOV{S}{cond} Rd, Rm, LSL #n if n!= 0 - LSR{S}{cond} Rd, Rm, #n is the preferred syntax for MOV{S}{cond} Rd, Rm, LSR #n - ROR{S}{cond} Rd, Rm, #n is the preferred syntax for MOV{S}{cond} Rd, Rm, ROR #n - RRX{S}{cond} Rd, Rm is the preferred syntax for MOV{S}{cond} Rd, Rm, RRX. Also, the MOV instruction permits additional forms of Operand2 as synonyms for shift instructions: - MOV{S}{cond} Rd, Rm, ASR Rs is a synonym for ASR{S}{cond} Rd, Rm, Rs - MOV{S}{cond} Rd, Rm, LSL Rs is a synonym for LSL{S}{cond} Rd, Rm, Rs - MOV{S}{cond} Rd, Rm, LSR Rs is a synonym for LSR{S}{cond} Rd, Rm, Rs - MOV{S}{cond} Rd, Rm, ROR Rs is a synonym for ROR{S}{cond} Rd, Rm, Rs See "ASR, LSL, LSR, ROR, and RRX" on page 100. The MVN instruction takes the value of *Operand2*, performs a bitwise logical NOT operation on the value, and places the result into *Rd*. The MOVW instruction provides the same function as MOV, but is restricted to using the imm16 operand. #### 10.12.6.3 Restrictions You can use SP and PC only in the MOV instruction, with the following restrictions: - the second operand must be a register without shift - you must not specify the S suffix. When Rd is PC in a MOV instruction: - bit[0] of the value written to the PC is ignored - a branch occurs to the address created by forcing bit[0] of that value to 0. Though it is possible to use MOV as a branch instruction, ARM strongly recommends the use of a BX or BLX instruction to branch for software portability to the ARM instruction set. ### 10.12.6.4 Condition flags If S is specified, these instructions: - update the N and Z flags according to the result - can update the C flag during the calculation of Operand2, see "Flexible second operand" on page 72 - do not affect the V flag. #### 10.12.6.5 Example ``` MOVS R11, #0x000B ; Write value of 0x000B to R11, flags get updated MOV R1, #0xFA05 ; Write value of 0xFA05 to R1, flags are not updated MOVS R10, R12 ; Write value in R12 to R10, flags get updated MOV R3, #23 ; Write value of 23 to R3 MOV R8, SP ; Write value of stack pointer to R8 MVNS R2, #0xF ; Write value of 0xFFFFFFFF0 (bitwise inverse of 0xF) ; to the R2 and update flags ``` ### 10.12.7 MOVT Move Top. # 10.12.7.1 Syntax MOVT{cond} Rd, #imm16 where: cond is an optional condition code, see "Conditional execution" on page 76. Rd is the destination register. imm16 is a 16-bit immediate constant. # 10.12.7.2 Operation MOVT writes a 16-bit immediate value, *imm16*, to the top halfword, *Rd*[31:16], of its destination register. The write does not affect *Rd*[15:0]. The MOV, MOVT instruction pair enables you to generate any 32-bit constant. ### 10.12.7.3 Restrictions Rd must not be SP and must not be PC. # 10.12.7.4 Condition flags This instruction does not change the flags. ### 10.12.7.5 Examples MOVT R3, #0xF123; Write 0xF123 to upper halfword of R3, lower halfword; and APSR are unchanged # 10.12.8 REV, REV16, REVSH, and RBIT Reverse bytes and Reverse bits. ### 10.12.8.1 Syntax op{cond} Rd, Rn where: op is any of: REV Reverse byte order in a word. REV16 Reverse byte order in each halfword independently. REVSH Reverse byte order in the bottom halfword, and sign extend to 32 bits. RBIT Reverse the bit order in a 32-bit word. cond is an optional condition code, see "Conditional execution" on page 76. Rd is the destination register. Rn is the register holding the operand. #### 10.12.8.2 Operation Use these instructions to change endianness of data: REV converts 32-bit big-endian data into little-endian data or 32-bit little-endian data into big-endian data. REV16 converts 16-bit big-endian data into little-endian data or 16-bit little-endian data into big-endian data. REVSH converts either: 16-bit signed big-endian data into 32-bit signed little-endian data 16-bit signed little-endian data into 32-bit signed big-endian data. # 10.12.8.3 Restrictions Do not use SP and do not use PC. #### 10.12.8.4 Condition flags These instructions do not change the flags. #### 10.12.8.5 Examples ``` REV R3, R7; Reverse byte order of value in R7 and write it to R3 REV16 R0, R0; Reverse byte order of each 16-bit halfword in R0 REVSH R0, R5; Reverse Signed Halfword REVHS R3, R7; Reverse with Higher or Same condition RBIT R7, R8; Reverse bit order of value in R8 and write the result to R7 ``` #### 10.12.9 TST and TEQ Test bits and Test Equivalence. ### 10.12.9.1 Syntax ``` TST{cond} Rn, Operand2 TEQ{cond} Rn, Operand2 ``` #### where: cond is an optional condition code, see "Conditional execution" on page 76. Rn is the register holding the first operand. Operand2 is a flexible second operand. See "Flexible second operand" on page 72 for details of the options. # 10.12.9.2 Operation These instructions test the value in a register against *Operand2*. They update the condition flags based on the result, but do not write the result to a register. The TST instruction performs a bitwise AND operation on the value in *Rn* and the value of *Operand2*. This is the same as the ANDS instruction, except that it discards the result. To test whether a bit of *Rn* is 0 or 1, use the TST instruction with an *Operand2* constant that has that bit set to 1 and all other bits cleared to 0. The TEQ instruction performs a bitwise Exclusive OR operation on the value in *Rn* and the value of *Operand2*. This is the same as the EORS instruction, except that it discards the result. Use the TEQ instruction to test if two values are equal without affecting the V or C flags. TEQ is also useful for testing the sign of a value. After the comparison, the N flag is the logical Exclusive OR of the sign bits of the two operands. #### 10.12.9.3 Restrictions Do not use SP and do not use PC. ### 10.12.9.4 Condition flags These instructions: - update the N and Z flags according to the result - can update the C flag during the calculation of Operand2, see "Flexible second operand" on page 72 - do not affect the V flag. ### 10.12.9.5 Examples ``` TST R0, #0x3F8 ; Perform bitwise AND of R0 value to 0x3F8, ; APSR is updated but result is discarded TEQEQ R10, R9 ; Conditionally test if value in R10 is equal to ; value in R9, APSR is updated but result is discarded ``` # 10.13 Multiply and divide instructions Table 10-21 shows the multiply and divide instructions: Table 10-21. Multiply and divide instructions | Mnemonic | Brief description | See | | | | |----------|-------------------------------------------------------------|----------------------------------------------|--|--|--| | MLA | Multiply with Accumulate, 32-bit result | "MUL, MLA, and MLS" on page 110 | | | | | MLS | Multiply and Subtract, 32-bit result | "MUL, MLA, and MLS" on page 110 | | | | | MUL | Multiply, 32-bit result | "MUL, MLA, and MLS" on page 110 | | | | | SDIV | Signed Divide | "SDIV and UDIV" on page 112 | | | | | SMLAL | Signed Multiply with Accumulate (32x32+64), 64-bit result | "UMULL, UMLAL, SMULL, and SMLAL" on page 111 | | | | | SMULL | Signed Multiply (32x32), 64-bit result | "UMULL, UMLAL, SMULL, and SMLAL" on page 111 | | | | | UDIV | Unsigned Divide | "SDIV and UDIV" on page 112 | | | | | UMLAL | Unsigned Multiply with Accumulate (32x32+64), 64-bit result | "UMULL, UMLAL, SMULL, and SMLAL" on page 111 | | | | | UMULL | Unsigned Multiply (32x32), 64-bit result | "UMULL, UMLAL, SMULL, and SMLAL" on page 111 | | | | #### 10.13.1 MUL, MLA, and MLS Multiply, Multiply with Accumulate, and Multiply with Subtract, using 32-bit operands, and producing a 32-bit result. #### 10.13.1.1 Syntax ``` \label{eq:mul} $\operatorname{MUL}\{S\}\{cond\} \ \{Rd,\} \ Rn,\ Rm \ ; \ \operatorname{Multiply} \ \\ \operatorname{MLA}\{cond\} \ Rd,\ Rn,\ Rm,\ Ra \ ; \ \operatorname{Multiply} \ \\ \operatorname{MLS}\{cond\} \ Rd,\ Rn,\ Rm,\ Ra \ ; \ \operatorname{Multiply} \ \\ \operatorname{Mult ``` #### where: cond is an optional condition code, see "Conditional execution" on page 76. S is an optional suffix. If S is specified, the condition code flags are updated on the result of the operation, see "Conditional execution" on page 76. Rd is the destination register. If *Rd* is omitted, the destination register is *Rn*. Rn, Rm are registers holding the values to be multiplied. Ra is a register holding the value to be added or subtracted from. #### 10.13.1.2 Operation The MUL instruction multiplies the values from *Rn* and *Rm*, and places the least significant 32 bits of the result in *Rd*. The MLA instruction multiplies the values from Rn and Rm, adds the value from Ra, and places the least significant 32 bits of the result in Rd. The MLS instruction multiplies the values from *Rn* and *Rm*, subtracts the product from the value from *Ra*, and places the least significant 32 bits of the result in *Rd*. The results of these instructions do not depend on whether the operands are signed or unsigned. ### 10.13.1.3 Restrictions In these instructions, do not use SP and do not use PC. If you use the S suffix with the MUL instruction: - Rd, Rn, and Rm must all be in the range R0 to R7 - Rd must be the same as Rm - you must not use the cond suffix. ### 10.13.1.4 Condition flags If S is specified, the MUL instruction: - updates the N and Z flags according to the result - does not affect the C and V flags. #### 10.13.1.5 Examples ``` MUL R10, R2, R5 ; Multiply, R10 = R2 x R5 MLA R10, R2, R1, R5 ; Multiply with accumulate, R10 = (R2 \times R1) + R5 MULS R0, R2, R2 ; Multiply with flag update, R0 = R2 x R2 MULLT R2, R3, R2 ; Conditionally multiply, R2 = R3 x R2 MLS R4, R5, R6, R7 ; Multiply with subtract, R4 = R7 - (R5 \times R6) ``` # 10.13.2 UMULL, UMLAL, SMULL, and SMLAL Signed and Unsigned Long Multiply, with optional Accumulate, using 32-bit operands and producing a 64-bit result. #### 10.13.2.1 Syntax ``` op{cond} RdLo, RdHi, Rn, Rm ``` where: op is one of: UMULL Unsigned Long Multiply. UMLAL Unsigned Long Multiply, with Accumulate. SMULL Signed Long Multiply. SMLAL Signed Long Multiply, with Accumulate. cond is an optional condition code, see "Conditional execution" on page 76. RdHi, RdLo are the destination registers. For UMLAL and SMLAL they also hold the accumulating value. Rn, Rm are registers holding the operands. #### 10.13.2.2 Operation The UMULL instruction interprets the values from *Rn* and *Rm* as unsigned integers. It multiplies these integers and places the least significant 32 bits of the result in *RdLo*, and the most significant 32 bits of the result in *RdHi*. The UMLAL instruction interprets the values from *Rn* and *Rm* as unsigned integers. It multiplies these integers, adds the 64-bit result to the 64-bit unsigned integer contained in *RdHi* and *RdLo*, and writes the result back to *RdHi* and *RdLo*. The SMULL instruction interprets the values from *Rn* and *Rm* as two's complement signed integers. It multiplies these integers and places the least significant 32 bits of the result in *RdLo*, and the most significant 32 bits of the result in *RdHi*. The SMLAL instruction interprets the values from *Rn* and *Rm* as two's complement signed integers. It multiplies these integers, adds the 64-bit result to the 64-bit signed integer contained in *RdHi* and *RdLo*, and writes the result back to *RdHi* and *RdLo*. ### 10.13.2.3 Restrictions In these instructions: - do not use SP and do not use PC - RdHi and RdLo must be different registers. # 10.13.2.4 Condition flags These instructions do not affect the condition code flags. #### 10.13.2.5 Examples ``` UMULL R0, R4, R5, R6; Unsigned (R4,R0) = R5 \times R6 SMLAL R4, R5, R3, R8; Signed (R5,R4) = (R5,R4) + R3 \times R8 ``` #### 10.13.3 SDIV and UDIV Signed Divide and Unsigned Divide. # 10.13.3.1 Syntax ``` SDIV\{cond\} \{Rd,\} Rn, Rm UDIV\{cond\} \{Rd,\} Rn, Rm ``` where: cond is an optional condition code, see "Conditional execution" on page 76. Rd is the destination register. If *Rd* is omitted, the destination register is *Rn*. Rn is the register holding the value to be divided. Rm is a register holding the divisor. # 10.13.3.2 Operation SDIV performs a signed integer division of the value in *Rn* by the value in *Rm*. UDIV performs an unsigned integer division of the value in *Rn* by the value in *Rm*. For both instructions, if the value in *Rn* is not divisible by the value in *Rm*, the result is rounded towards zero. #### 10.13.3.3 Restrictions Do not use SP and do not use PC. # 10.13.3.4 Condition flags These instructions do not change the flags. #### 10.13.3.5 Examples ``` SDIV R0, R2, R4; Signed divide, R0 = R2/R4 UDIV R8, R8, R1; Unsigned divide, R8 = R8/R1 ``` # 10.14 Saturating instructions This section describes the saturating instructions, SSAT and USAT. #### 10.14.1 SSAT and USAT Signed Saturate and Unsigned Saturate to any bit position, with optional shift before saturating. #### 10.14.1.1 Syntax $op\{cond\}$ Rd, #n, Rm $\{$ , shift #s $\}$ where: op is one of: SSAT Saturates a signed value to a signed range. USAT Saturates a signed value to an unsigned range. cond is an optional condition code, see "Conditional execution" on page 76. Rd is the destination register. n specifies the bit position to saturate to: n ranges from 1 to 32 for SSAT n ranges from 0 to 31 for USAT. Rm is the register containing the value to saturate. shift #s is an optional shift applied to Rm before saturating. It must be one of the following: ASR #s where s is in the range 1 to 31 LSL #s where s is in the range 0 to 31. #### 10.14.1.2 Operation These instructions saturate to a signed or unsigned *n*-bit value. The SSAT instruction applies the specified shift, then saturates to the signed range $-2^{n-1} \le x \le 2^{n-1} - 1$ . The USAT instruction applies the specified shift, then saturates to the unsigned range $0 \le x \le 2^n - 1$ . For signed *n*-bit saturation using SSAT, this means that: - if the value to be saturated is less than $-2^{n-1}$ , the result returned is $-2^{n-1}$ - if the value to be saturated is greater than $2^{n-1}-1$ , the result returned is $2^{n-1}-1$ - otherwise, the result returned is the same as the value to be saturated. For unsigned *n*-bit saturation using USAT, this means that: - if the value to be saturated is less than 0, the result returned is 0 - if the value to be saturated is greater than $2^n-1$ , the result returned is $2^n-1$ - otherwise, the result returned is the same as the value to be saturated. If the returned result is different from the value to be saturated, it is called *saturation*. If saturation occurs, the instruction sets the Q flag to 1 in the APSR. Otherwise, it leaves the Q flag unchanged. To clear the Q flag to 0, you must use the MSR instruction, see "MSR" on page 133. To read the state of the Q flag, use the MRS instruction, see "MRS" on page 132. # 10.14.1.3 Restrictions Do not use SP and do not use PC. # 10.14.1.4 Condition flags These instructions do not affect the condition code flags. If saturation occurs, these instructions set the Q flag to 1. # 10.14.1.5 Examples SSAT R7, #16, R7, LSL #4 ; Logical shift left value in R7 by 4, then ; saturate it as a signed 16-bit value and ; write it back to R7 USATNE R0, #7, R5 ; Conditionally saturate value in R5 as an ; unsigned 7 bit value and write it to R0 # 10.15 Bitfield instructions Table 10-22 shows the instructions that operate on adjacent sets of bits in registers or bitfields: Table 10-22. Packing and unpacking instructions | Mnemonic | Brief description | See | | | |----------|----------------------------|-----------------------------|--|--| | BFC | Bit Field Clear | "BFC and BFI" on page 116 | | | | BFI | Bit Field Insert | "BFC and BFI" on page 116 | | | | SBFX | Signed Bit Field Extract | "SBFX and UBFX" on page 117 | | | | SXTB | Sign extend a byte | "SXT and UXT" on page 118 | | | | SXTH | Sign extend a halfword | "SXT and UXT" on page 118 | | | | UBFX | Unsigned Bit Field Extract | "SBFX and UBFX" on page 117 | | | | UXTB | Zero extend a byte | "SXT and UXT" on page 118 | | | | UXTH | Zero extend a halfword | "SXT and UXT" on page 118 | | | #### 10.15.1 BFC and BFI Bit Field Clear and Bit Field Insert. # 10.15.1.1 Syntax ``` BFC{cond} Rd, #lsb, #width BFI{cond} Rd, Rn, #lsb, #width ``` where: cond is an optional condition code, see "Conditional execution" on page 76. Rd is the destination register. Rn is the source register. is the position of the least significant bit of the bitfield. Isb must be in the range 0 to 31. width is the width of the bitfield and must be in the range 1 to 32–*lsb*. # 10.15.1.2 Operation BFC clears a bitfield in a register. It clears *width* bits in *Rd*, starting at the low bit position *lsb*. Other bits in *Rd* are unchanged. BFI copies a bitfield into one register from another register. It replaces *width* bits in *Rd* starting at the low bit position *lsb*, with *width* bits from *Rn* starting at bit[0]. Other bits in *Rd* are unchanged. #### 10.15.1.3 Restrictions Do not use SP and do not use PC. # 10.15.1.4 Condition flags These instructions do not affect the flags. # 10.15.1.5 Examples ``` BFC R4, \#8, \#12 ; Clear bit 8 to bit 19 (12 bits) of R4 to 0 BFI R9, R2, \#8, \#12 ; Replace bit 8 to bit 19 (12 bits) of R9 with ; bit 0 to bit 11 from R2 ``` #### 10.15.2 SBFX and UBFX Signed Bit Field Extract and Unsigned Bit Field Extract. # 10.15.2.1 Syntax ``` SBFX{cond} Rd, Rn, #lsb, #width UBFX{cond} Rd, Rn, #lsb, #width ``` where: cond is an optional condition code, see "Conditional execution" on page 76. Rd is the destination register. Rn is the source register. is the position of the least significant bit of the bitfield. Isb must be in the range 0 to 31. width is the width of the bitfield and must be in the range 1 to 32–*lsb*. # 10.15.2.2 Operation SBFX extracts a bitfield from one register, sign extends it to 32 bits, and writes the result to the destination register. UBFX extracts a bitfield from one register, zero extends it to 32 bits, and writes the result to the destination register. #### 10.15.2.3 Restrictions Do not use SP and do not use PC. #### 10.15.2.4 Condition flags These instructions do not affect the flags. ### 10.15.2.5 Examples ``` SBFX R0, R1, #20, #4 ; Extract bit 20 to bit 23 (4 bits) from R1 and sign ; extend to 32 bits and then write the result to R0. UBFX R8, R11, #9, #10 ; Extract bit 9 to bit 18 (10 bits) from R11 and zero ; extend to 32 bits and then write the result to R8 ``` #### 10.15.3 SXT and UXT Sign extend and Zero extend. #### 10.15.3.1 Syntax where: extend is one of: B Extends an 8-bit value to a 32-bit value. H Extends a 16-bit value to a 32-bit value. cond is an optional condition code, see "Conditional execution" on page 76. Rd is the destination register. Rm is the register holding the value to extend. ROR #n is one of: ROR #8 Value from Rm is rotated right 8 bits. ROR #16 Value from *Rm* is rotated right 16 bits. ROR #24 Value from *Rm* is rotated right 24 bits. If ROR #n is omitted, no rotation is performed. #### 10.15.3.2 Operation These instructions do the following: - Rotate the value from Rm right by 0, 8, 16 or 24 bits. - Extract bits from the resulting value: SXTB extracts bits[7:0] and sign extends to 32 bits. UXTB extracts bits[7:0] and zero extends to 32 bits. SXTH extracts bits[15:0] and sign extends to 32 bits. UXTH extracts bits[15:0] and zero extends to 32 bits. #### 10.15.3.3 Restrictions Do not use SP and do not use PC. #### 10.15.3.4 Condition flags These instructions do not affect the flags. # 10.15.3.5 Examples ``` SXTH R4, R6, ROR #16 ; Rotate R6 right by 16 bits, then obtain the lower ; halfword of the result and then sign extend to ; 32 bits and write the result to R4. UXTB R3, R10 ; Extract lowest byte of the value in R10 and zero ; extend it, and write the result to R3 ``` #### 10.16 Branch and control instructions Table 10-23 shows the branch and control instructions: Table 10-23. Branch and control instructions | Mnemonic | Brief description | See | | | |----------|--------------------------------|----------------------------------|--|--| | В | Branch | "B, BL, BX, and BLX" on page 119 | | | | BL | Branch with Link | "B, BL, BX, and BLX" on page 119 | | | | BLX | Branch indirect with Link | "B, BL, BX, and BLX" on page 119 | | | | BX | Branch indirect | "B, BL, BX, and BLX" on page 119 | | | | CBNZ | Compare and Branch if Non Zero | "CBZ and CBNZ" on page 121 | | | | CBZ | Compare and Branch if Non Zero | "CBZ and CBNZ" on page 121 | | | | IT | If-Then | "IT" on page 122 | | | | TBB | Table Branch Byte | "TBB and TBH" on page 124 | | | | TBH | Table Branch Halfword | "TBB and TBH" on page 124 | | | # 10.16.1 B, BL, BX, and BLX Branch instructions. # 10.16.1.1 Syntax B{cond} label BL{cond} label BX{cond} Rm BLX{cond} Rm #### where: B is branch (immediate). BL is branch with link (immediate). BX is branch indirect (register). BLX is branch indirect with link (register). cond is an optional condition code, see "Conditional execution" on page 76. label is a PC-relative expression. See "PC-relative expressions" on page 76. Rm is a register that indicates an address to branch to. Bit[0] of the value in *Rm* must be 1, but the address to branch to is created by changing bit[0] to 0. # 10.16.1.2 Operation All these instructions cause a branch to *label*, or to the address indicated in *Rm*. In addition: - The BL and BLX instructions write the address of the next instruction to LR (the link register, R14). - The BX and BLX instructions cause a UsageFault exception if bit[0] of *Rm* is 0. Bcond label is the only conditional instruction that can be either inside or outside an IT block. All other branch instructions must be conditional inside an IT block, and must be unconditional outside the IT block, see "IT" on page 122. Table 10-24 shows the ranges for the various branch instructions. Table 10-24. Branch ranges | Instruction | Branch range | |--------------------------------|-----------------------| | B label | –16 MB to +16 MB | | Bcond label (outside IT block) | −1 MB to +1 MB | | Bcond label (inside IT block) | –16 MB to +16 MB | | BL{cond} label | –16 MB to +16 MB | | BX{cond} Rm | Any value in register | | BLX{cond} Rm | Any value in register | You might have to use the .W suffix to get the maximum branch range. See "Instruction width selection" on page 78. #### 10.16.1.3 Restrictions The restrictions are: - do not use PC in the BLX instruction - for BX and BLX, bit[0] of Rm must be 1 for correct execution but a branch occurs to the target address created by changing bit[0] to 0 - when any of these instructions is inside an IT block, it must be the last instruction of the IT block. Bcond is the only conditional instruction that is not required to be inside an IT block. However, it has a longer branch range when it is inside an IT block. #### 10.16.1.4 Condition flags These instructions do not change the flags. #### 10.16.1.5 Examples ``` loopA ; Branch to loopA BLE ng ; Conditionally branch to label ng B.W target; Branch to target within 16MB range target; Conditionally branch to target BEQ.W target; Conditionally branch to target within 1MB BL funC ; Branch with link (Call) to function funC, return address ; stored in LR ; Return from function call BX LR BXNE ; Conditionally branch to address stored in RO BLX R0 ; Branch with link and exchange (Call) to a address stored ; in R0 ``` #### 10.16.2 CBZ and CBNZ Compare and Branch on Zero, Compare and Branch on Non-Zero. # 10.16.2.1 Syntax ``` CBZ Rn, label CBNZ Rn, label ``` where: Rn is the register holding the operand. label is the branch destination. # 10.16.2.2 Operation Use the CBZ or CBNZ instructions to avoid changing the condition code flags and to reduce the number of instructions. CBZ Rn, label does not change condition flags but is otherwise equivalent to: CMP Rn, #0 BEQ label CBNZ Rn, label does not change condition flags but is otherwise equivalent to: CMP Rn, #0 BNE label #### 10.16.2.3 Restrictions The restrictions are: - Rn must be in the range of R0 to R7 - the branch destination must be within 4 to 130 bytes after the instruction - these instructions must not be used inside an IT block. #### 10.16.2.4 Condition flags These instructions do not change the flags. #### 10.16.2.5 Examples ``` CBZ R5, target; Forward branch if R5 is zero CBNZ R0, target; Forward branch if R0 is not zero ``` #### 10.16.3 IT If-Then condition instruction. #### 10.16.3.1 Syntax $$IT\{x\{y\{z\}\}\}\$$ cond where: x specifies the condition switch for the second instruction in the IT block. y specifies the condition switch for the third instruction in the IT block. z specifies the condition switch for the fourth instruction in the IT block. cond specifies the condition for the first instruction in the IT block. The condition switch for the second, third and fourth instruction in the IT block can be either: Then. Applies the condition *cond* to the instruction. E Else. Applies the inverse condition of *cond* to the instruction. It is possible to use AL (the *always* condition) for *cond* in an IT instruction. If this is done, all of the instructions in the IT block must be unconditional, and each of *x*, *y*, and *z* must be T or omitted but not E. #### 10.16.3.2 Operation The IT instruction makes up to four following instructions conditional. The conditions can be all the same, or some of them can be the logical inverse of the others. The conditional instructions following the IT instruction form the *IT block*. The instructions in the IT block, including any branches, must specify the condition in the {cond} part of their syntax. Your assembler might be able to generate the required IT instructions for conditional instructions automatically, so that you do not need to write them yourself. See your assembler documentation for details. A BKPT instruction in an IT block is always executed, even if its condition fails. Exceptions can be taken between an IT instruction and the corresponding IT block, or within an IT block. Such an exception results in entry to the appropriate exception handler, with suitable return information in LR and stacked PSR. Instructions designed for use for exception returns can be used as normal to return from the exception, and execution of the IT block resumes correctly. This is the only way that a PC-modifying instruction is permitted to branch to an instruction in an IT block. #### 10.16.3.3 Restrictions The following instructions are not permitted in an IT block: - IT - CBZ and CBNZ - CPSID and CPSIE. Other restrictions when using an IT block are: - a branch or any instruction that modifies the PC must either be outside an IT block or must be the last instruction inside the IT block. These are: - ADD PC, PC, Rm - MOV PC, Rm - B, BL, BX, BLX - any LDM, LDR, or POP instruction that writes to the PC - TBB and TBH - do not branch to any instruction inside an IT block, except when returning from an exception handler - all conditional instructions except B*cond* must be inside an IT block. B*cond* can be either outside or inside an IT block but has a larger branch range if it is inside one - each instruction inside the IT block must specify a condition code suffix that is either the same or logical inverse as for the other instructions in the block. Your assembler might place extra restrictions on the use of IT blocks, such as prohibiting the use of assembler directives within them. #### 10.16.3.4 Condition flags This instruction does not change the flags. # 10.16.3.5 Example ``` ITTE ; Next 3 instructions are conditional ANDNE RO, RO, R1 ; ANDNE does not update condition flags ADDSNE R2, R2, #1 ; ADDSNE updates condition flags MOVEQ R2, R3 ; Conditional move CMP R0, #9 ; Convert RO hex value (0 to 15) into ASCII ; ('0'-'9', 'A'-'F') ITE GT ; Next 2 instructions are conditional ADDGT R1, R0, #55 ; Convert 0xA -> 'A' ADDLE R1, R0, \#48; Convert 0x0 \rightarrow '0' IT ; IT block with only one conditional instruction ADDGT R1, R1, #1 ; Increment R1 conditionally ITTEE EQ ; Next 4 instructions are conditional MOVEQ R0, R1 ; Conditional move ADDEQ R2, R2, #10 ; Conditional add ANDNE R3, R3, #1 ; Conditional AND BNE.W dloop ; Branch instruction can only be used in the last ; instruction of an IT block IT NE ; Next instruction is conditional RO, RO, R1 ; Syntax error: no condition code used in IT block ADD ``` #### 10.16.4 TBB and TBH Table Branch Byte and Table Branch Halfword. #### 10.16.4.1 Syntax ``` TBB [Rn, Rm] TBH [Rn, Rm, LSL #1] ``` where: Rn is the register containing the address of the table of branch lengths. If *Rn* is PC, then the address of the table is the address of the byte immediately following the TBB or TBH instruction. Rm is the index register. This contains an index into the table. For halfword tables, LSL #1 doubles the value in *Rm* to form the right offset into the table. ### 10.16.4.2 Operation These instructions cause a PC-relative forward branch using a table of single byte offsets for TBB, or halfword offsets for TBH. *Rn* provides a pointer to the table, and *Rm* supplies an index into the table. For TBB the branch offset is twice the unsigned value of the byte returned from the table. and for TBH the branch offset is twice the unsigned value of the halfword returned from the table. The branch occurs to the address at that offset from the address of the byte immediately after the TBB or TBH instruction. #### 10.16.4.3 Restrictions The restrictions are: - Rn must not be SP - Rm must not be SP and must not be PC - when any of these instructions is used inside an IT block, it must be the last instruction of the IT block. # 10.16.4.4 Condition flags These instructions do not change the flags. # 10.16.4.5 Examples ``` ADR.W R0, BranchTable_Byte TBB [R0, R1] ; R1 is the index, R0 is the base address of the ; branch table Case1 ; an instruction sequence follows Case 2 ; an instruction sequence follows Case 3 ; an instruction sequence follows BranchTable_Byte ; Casel offset calculation DCB ((Case2-Case1)/2) ; Case2 offset calculation DCB DCB ((Case3-Case1)/2) ; Case3 offset calculation TBH [PC, R1, LSL #1] ; R1 is the index, PC is used as base of the ; branch table BranchTable H DCI ((CaseA - BranchTable_H)/2) ; CaseA offset calculation DCI ((CaseB - BranchTable_H)/2) ; CaseB offset calculation DCI ((CaseC - BranchTable_H)/2) ; CaseC offset calculation CaseA ; an instruction sequence follows CaseB ``` - ; an instruction sequence follows ${\tt CaseC}$ - ; an instruction sequence follows # 10.17 Miscellaneous instructions Table 10-25 shows the remaining Cortex-M3 instructions: Table 10-25. Miscellaneous instructions | Mnemonic | Brief description | See | |----------|--------------------------------------------|--------------------| | BKPT | Breakpoint | "BKPT" on page 127 | | CPSID | Change Processor State, Disable Interrupts | "CPS" on page 128 | | CPSIE | Change Processor State, Enable Interrupts | "CPS" on page 128 | | DMB | Data Memory Barrier | "DMB" on page 129 | | DSB | Data Synchronization Barrier | "DSB" on page 130 | | ISB | Instruction Synchronization Barrier | "ISB" on page 131 | | MRS | Move from special register to register | "MRS" on page 132 | | MSR | Move from register to special register | "MSR" on page 133 | | NOP | No Operation | "NOP" on page 134 | | SEV | Send Event | "SEV" on page 135 | | SVC | Supervisor Call | "SVC" on page 136 | | WFE | Wait For Event | "WFE" on page 137 | | WFI | Wait For Interrupt | "WFI" on page 138 | #### 10.17.1 BKPT Breakpoint. # 10.17.1.1 Syntax BKPT #imm where: imm is an expression evaluating to an integer in the range 0-255 (8-bit value). #### 10.17.1.2 Operation The BKPT instruction causes the processor to enter Debug state. Debug tools can use this to investigate system state when the instruction at a particular address is reached. *imm* is ignored by the processor. If required, a debugger can use it to store additional information about the breakpoint. The BKPT instruction can be placed inside an IT block, but it executes unconditionally, unaffected by the condition specified by the IT instruction. # 10.17.1.3 Condition flags This instruction does not change the flags. #### 10.17.1.4 Examples ``` BKPT 0xAB ; Breakpoint with immediate value set to 0xAB (debugger can ; extract the immediate value by locating it using the PC) ``` #### 10.17.2 CPS Change Processor State. # 10.17.2.1 Syntax ``` cpseffect iflags where: effect is one of: IE Clears the special purpose register. ``` ID Sets the special purpose register. iflags is a sequence of one or more flags: i Set or clear PRIMASK. f Set or clear FAULTMASK. #### 10.17.2.2 Operation CPS changes the PRIMASK and FAULTMASK special register values. See "Exception mask registers" on page 45 for more information about these registers. #### 10.17.2.3 Restrictions The restrictions are: - use CPS only from privileged software, it has no effect if used in unprivileged software - CPS cannot be conditional and so must not be used inside an IT block. #### 10.17.2.4 Condition flags This instruction does not change the condition flags. ### 10.17.2.5 Examples ``` CPSID i ; Disable interrupts and configurable fault handlers (set PRIMASK) CPSID f ; Disable interrupts and all fault handlers (set FAULTMASK) CPSIE i ; Enable interrupts and configurable fault handlers (clear PRIMASK) CPSIE f ; Enable interrupts and fault handlers (clear FAULTMASK) ``` #### 10.17.3 DMB Data Memory Barrier. # 10.17.3.1 Syntax DMB{cond} where: cond is an optional condition code, see "Conditional execution" on page 76. # 10.17.3.2 Operation DMB acts as a data memory barrier. It ensures that all explicit memory accesses that appear, in program order, before the DMB instruction are completed before any explicit memory accesses that appear, in program order, after the DMB instruction. DMB does not affect the ordering or execution of instructions that do not access memory. # 10.17.3.3 Condition flags This instruction does not change the flags. # 10.17.3.4 Examples DMB ; Data Memory Barrier #### 10.17.4 DSB Data Synchronization Barrier. # 10.17.4.1 Syntax DSB{cond} where: cond is an optional condition code, see "Conditional execution" on page 76. # 10.17.4.2 Operation DSB acts as a special data synchronization memory barrier. Instructions that come after the DSB, in program order, do not execute until the DSB instruction completes. The DSB instruction completes when all explicit memory accesses before it complete. # 10.17.4.3 Condition flags This instruction does not change the flags. # 10.17.4.4 Examples DSB ; Data Synchronisation Barrier #### 10.17.5 ISB Instruction Synchronization Barrier. # 10.17.5.1 Syntax ISB{cond} where: cond is an optional condition code, see "Conditional execution" on page 76. # 10.17.5.2 Operation ISB acts as an instruction synchronization barrier. It flushes the pipeline of the processor, so that all instructions following the ISB are fetched from memory again, after the ISB instruction has been completed. # 10.17.5.3 Condition flags This instruction does not change the flags. #### 10.17.5.4 Examples ISB ; Instruction Synchronisation Barrier #### 10.17.6 MRS Move the contents of a special register to a general-purpose register. #### 10.17.6.1 Syntax MRS{cond} Rd, spec\_reg where: cond is an optional condition code, see "Conditional execution" on page 76. Rd is the destination register. spec\_reg can be any of: APSR, IPSR, EPSR, IEPSR, IAPSR, EAPSR, PSR, MSP, PSP, PRIMASK, BASEPRI\_MAX, FAULTMASK, or CONTROL. # 10.17.6.2 Operation Use MRS in combination with MSR as part of a read-modify-write sequence for updating a PSR, for example to clear the Q flag. In process swap code, the programmers model state of the process being swapped out must be saved, including relevant PSR contents. Similarly, the state of the process being swapped in must also be restored. These operations use MRS in the state-saving instruction sequence and MSR in the state-restoring instruction sequence. BASEPRI\_MAX is an alias of BASEPRI when used with the MRS instruction. See "MSR" on page 133. #### 10.17.6.3 Restrictions Rd must not be SP and must not be PC. # 10.17.6.4 Condition flags This instruction does not change the flags. # 10.17.6.5 Examples MRS RO, PRIMASK; Read PRIMASK value and write it to RO #### 10.17.7 MSR Move the contents of a general-purpose register into the specified special register. # 10.17.7.1 Syntax MSR{cond} spec\_reg, Rn where: cond is an optional condition code, see "Conditional execution" on page 76. Rn is the source register. spec\_reg can be any of: APSR, IPSR, EPSR, IEPSR, IAPSR, EAPSR, PSR, MSP, PSP, PRIMASK, BASEPRI\_MAX, FAULTMASK, or CONTROL. #### 10.17.7.2 Operation The register access operation in MSR depends on the privilege level. Unprivileged software can only access the APSR, see "Application Program Status Register" on page 43. Privileged software can access all special registers. In unprivileged software writes to unallocated or execution state bits in the PSR are ignored. When you write to BASEPRI\_MAX, the instruction writes to BASEPRI only if either: - Rn is non-zero and the current BASEPRI value is 0 - Rn is non-zero and less than the current BASEPRI value. See "MRS" on page 132. #### 10.17.7.3 Restrictions Rn must not be SP and must not be PC. ### 10.17.7.4 Condition flags This instruction updates the flags explicitly based on the value in *Rn*. #### 10.17.7.5 Examples MSR CONTROL, R1 ; Read R1 value and write it to the CONTROL register #### 10.17.8 NOP No Operation. # 10.17.8.1 Syntax NOP{cond} where: cond is an optional condition code, see "Conditional execution" on page 76. # 10.17.8.2 Operation NOP does nothing. NOP is not necessarily a time-consuming NOP. The processor might remove it from the pipeline before it reaches the execution stage. Use NOP for padding, for example to place the following instruction on a 64-bit boundary. # 10.17.8.3 Condition flags This instruction does not change the flags. ### 10.17.8.4 Examples NOP ; No operation #### 10.17.9 SEV Send Event. # 10.17.9.1 Syntax SEV{cond} where: cond is an optional condition code, see "Conditional execution" on page 76. # 10.17.9.2 Operation SEV is a hint instruction that causes an event to be signaled to all processors within a multiprocessor system. It also sets the local event register to 1, see "Power management" on page 66. # 10.17.9.3 Condition flags This instruction does not change the flags. # 10.17.9.4 Examples SEV ; Send Event #### 10.17.10 SVC Supervisor Call. # 10.17.10.1 Syntax ``` SVC{cond} #imm ``` where: cond is an optional condition code, see "Conditional execution" on page 76. imm is an expression evaluating to an integer in the range 0-255 (8-bit value). # 10.17.10.2 Operation The SVC instruction causes the SVC exception. *imm* is ignored by the processor. If required, it can be retrieved by the exception handler to determine what service is being requested. # 10.17.10.3 Condition flags This instruction does not change the flags. # 10.17.10.4 Examples ``` SVC 0x32 ; Supervisor Call (SVC handler can extract the immediate value ; by locating it via the stacked PC) ``` #### 10.17.11 WFE Wait For Event. # 10.17.11.1 Syntax WFE { cond } where: cond is an optional condition code, see "Conditional execution" on page 76. #### 10.17.11.2 Operation WFE is a hint instruction. If the event register is 0, WFE suspends execution until one of the following events occurs: - an exception, unless masked by the exception mask registers or the current priority level - an exception enters the Pending state, if SEVONPEND in the System Control Register is set - a Debug Entry request, if Debug is enabled - an event signaled by a peripheral or another processor in a multiprocessor system using the SEV instruction. If the event register is 1, WFE clears it to 0 and returns immediately. For more information see "Power management" on page 66. # 10.17.11.3 Condition flags This instruction does not change the flags. # 10.17.11.4 Examples WFE ; Wait for event # 10.17.12 WFI Wait for Interrupt. # 10.17.12.1 Syntax WFI{cond} where: cond is an optional condition code, see "Conditional execution" on page 76. # 10.17.12.2 Operation WFI is a hint instruction that suspends execution until one of the following events occurs: - an exception - a Debug Entry request, regardless of whether Debug is enabled. # 10.17.12.3 Condition flags This instruction does not change the flags. # 10.17.12.4 Examples WFI ; Wait for interrupt # 10.18 About the Cortex-M3 peripherals The address map of the Private peripheral bus (PPB) is: Table 10-26. Core peripheral register regions | Address | Core peripheral | Description | |---------------------------|-----------------------------------------|-------------------------| | 0xE000E008-<br>0xE000E00F | System control block | Table 10-30 on page 153 | | 0xE000E010-<br>0xE000E01F | System timer | Table 10-33 on page 180 | | 0xE000E100-<br>0xE000E4EF | Nested Vectored Interrupt<br>Controller | Table 10-27 on page 140 | | 0xE000ED00-<br>0xE000ED3F | System control block | Table 10-30 on page 153 | | 0xE000ED90-<br>0xE000EDB8 | Memory protection unit | Table 10-35 on page 186 | | 0xE000EF00-<br>0xE000EF03 | Nested Vectored Interrupt<br>Controller | Table 10-27 on page 140 | # In register descriptions: the register type is described as follows: RW Read and write. RO Read-only. WO Write-only. • the required privilege gives the privilege level required to access the register, as follows: Privileged Only privileged software can access the register. Unprivileged Both unprivileged and privileged software can access the register. # 10.19 Nested Vectored Interrupt Controller This section describes the Nested Vectored Interrupt Controller (NVIC) and the registers it uses. The NVIC supports: - 1 to 35 interrupts. - A programmable priority level of 0-15 for each interrupt. A higher level corresponds to a lower priority, so level 0 is the highest interrupt priority. - Level detection of interrupt signals. - Dynamic reprioritization of interrupts. - Grouping of priority values into group priority and subpriority fields. - Interrupt tail-chaining. The processor automatically stacks its state on exception entry and unstacks this state on exception exit, with no instruction overhead. This provides low latency exception handling. The hardware implementation of the NVIC registers is: Table 10-27. NVIC register summary | Address | Name | Туре | Required privilege | Reset<br>value | Description | |---------------------------|-----------------|------|--------------------|----------------|------------------------------------------------------| | 0xE000E100-<br>0xE000E104 | ISER0-<br>ISER1 | RW | Privileged | 0x00000000 | "Interrupt Set-enable Registers" on page 142 | | 0xE000E180-<br>0xE000E184 | ICER0-<br>ICER1 | RW | Privileged | 0x00000000 | "Interrupt Clear-enable Registers" on page 143 | | 0xE000E200-<br>0xE000E204 | ISPR0-<br>ISPR1 | RW | Privileged | 0x00000000 | "Interrupt Set-pending Registers" on page 144 | | 0xE000E280-<br>0xE000E284 | ICPR0-<br>ICPR1 | RW | Privileged | 0x00000000 | "Interrupt Clear-pending Registers" on page 145 | | 0xE000E300-<br>0xE000E304 | IABR0-<br>IABR1 | RO | Privileged | 0x00000000 | "Interrupt Active Bit Registers" on page 146 | | 0xE000E400-<br>0xE000E41C | IPR0-<br>IPR8 | RW | Privileged | 0x00000000 | "Interrupt Priority Registers" on page 147 | | 0xE000EF00 | STIR | WO | Configurable (1) | 0x00000000 | "Software Trigger Interrupt Register" on page<br>150 | <sup>1.</sup> See the register description for more information. # 10.19.1 The CMSIS mapping of the Cortex-M3 NVIC registers To improve software efficiency, the CMSIS simplifies the NVIC register presentation. In the CMSIS: - the Set-enable, Clear-enable, Set-pending, Clear-pending and Active Bit registers map to arrays of 32-bit integers, so that: - the array ISER[0] to ISER[1] corresponds to the registers ISER0-ISER1 - the array ICER[0] to ICER[1] corresponds to the registers ICER0-ICER1 - the array ISPR[0] to ISPR[1] corresponds to the registers ISPR0-ISPR1 - the array ICPR[0] to ICPR[1] corresponds to the registers ICPR0-ICPR1 - the array IABR[0] to IABR[1] corresponds to the registers IABR0-IABR1 - the 4-bit fields of the Interrupt Priority Registers map to an array of 4-bit integers, so that the array IP[0] to IP[34] corresponds to the registers IPR0-IPR8, and the array entry IP[n] holds the interrupt priority for interrupt n. The CMSIS provides thread-safe code that gives atomic access to the Interrupt Priority Registers. For more information see the description of the NVIC\_SetPriority function in "NVIC programming hints" on page 152. Table 10-28 shows how the interrupts, or IRQ numbers, map onto the interrupt registers and corresponding CMSIS variables that have one bit per interrupt. Table 10-28. Mapping of interrupts to the interrupt variables | | CMSIS array elements <sup>(1)</sup> | | | | | | | | | |------------|------------------------------------------------------------|---------|---------|---------|---------|--|--|--|--| | Interrupts | Set-enable Clear-enable Set-pending Clear-pending Active B | | | | | | | | | | 0-34 | ISER[0] | ICER[0] | ISPR[0] | ICPR[0] | IABR[0] | | | | | | 35-63 | | | | | | | | | | 1. Each array element corresponds to a single NVIC register, for example the element ICER[0] corresponds to the ICER0 register. # 10.19.2 Interrupt Set-enable Registers The ISER0-ISER1 register enables interrupts, and show which interrupts are enabled. See: - the register summary in Table 10-27 on page 140 for the register attributes - Table 10-28 on page 141 for which interrupts are controlled by each register. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|-------------|----|------|---------|----|----|----|--|--|--| | | SETENA bits | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | SETE | NA bits | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | SETE | NA bits | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | SETENA bits | | | | | | | | | | #### • SETENA Interrupt set-enable bits. Write: 0 = no effect 1 = enable interrupt. Read: 0 = interrupt disabled 1 = interrupt enabled. If a pending interrupt is enabled, the NVIC activates the interrupt based on its priority. If an interrupt is not enabled, asserting its interrupt signal changes the interrupt state to pending, but the NVIC never activates the interrupt, regardless of its priority. # 10.19.3 Interrupt Clear-enable Registers The ICER0-ICER1 register disables interrupts, and shows which interrupts are enabled. See: - the register summary in Table 10-27 on page 140 for the register attributes - Table 10-28 on page 141 for which interrupts are controlled by each register The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |--------|--------|----|-----|-----|----|----|----|--|--|--| | CLRENA | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | CLR | ENA | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | CLRENA | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | CLRENA | | | | | | | | | | #### • CLRENA Interrupt clear-enable bits. Write: 0 = no effect 1 = disable interrupt. Read: 0 = interrupt disabled 1 = interrupt enabled. # 10.19.4 Interrupt Set-pending Registers The ISPR0-ISPR1 register forces interrupts into the pending state, and shows which interrupts are pending. See: - the register summary in NVIC register summary on page 140 for the register attributes - Table 10-28 on page 141 for which interrupts are controlled by each register. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|---------|----|----|----|----|----|----|--|--|--| | | SETPEND | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | SETPEND | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | SETPEND | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | SETPEND | | | | | | | | | | #### SETPEND Interrupt set-pending bits. Write: 0 = no effect. 1 = changes interrupt state to pending. Read: 0 = interrupt is not pending. 1 = interrupt is pending. Writing 1 to the ISPR bit corresponding to: - an interrupt that is pending has no effect - a disabled interrupt sets the state of that interrupt to pending # 10.19.5 Interrupt Clear-pending Registers The ICPR0-ICPR1 register removes the pending state from interrupts, and show which interrupts are pending. See: - the register summary in Table 10-27 on page 140 for the register attributes - Table 10-28 on page 141 for which interrupts are controlled by each register. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |---------|---------|----|------|------|----|----|----|--|--|--| | CLRPEND | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | CLRPEND | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | CLRI | PEND | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | CLRPEND | | | | | | | | | | #### CLRPEND Interrupt clear-pending bits. Write: 0 = no effect. 1 = removes pending state an interrupt. Read: 0 = interrupt is not pending. 1 = interrupt is pending. Writing 1 to an ICPR bit does not affect the active state of the corresponding interrupt. # 10.19.6 Interrupt Active Bit Registers The IABR0-IABR1 register indicates which interrupts are active. See: - the register summary in Table 10-27 on page 140 for the register attributes - Table 10-28 on page 141 for which interrupts are controlled by each register. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |--------|--------|----|-----|------|----|----|----|--|--|--|--| | ACTIVE | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | ACTIVE | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | ACT | ΓIVE | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ACTIVE | | | | | | | | | | | ## • ACTIVE Interrupt active flags: 0 = interrupt not active 1 = interrupt active. A bit reads as one if the status of the corresponding interrupt is active or active and pending. # 10.19.7 Interrupt Priority Registers The IPR0-IPR8 registers provide a 4-bit priority field for each interrupt (See the "Peripheral Identifiers" section of the datasheet for more details). These registers are byte-accessible. See the register summary in Table 10-27 on page 140 for their attributes. Each register holds four priority fields, that map up to four elements in the CMSIS interrupt priority array IP[0] to IP[34], as shown: ### 10.19.7.1 IPRm | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |----------|----------|----|----|----|----|----|----|--|--|--|--| | IP[4m+3] | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | IP[4m+2] | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | IP[4m+1] | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | IP[4m] | | | | | | | | | | | #### 10.19.7.2 IPR4 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |--------|----------|----|----|----|----|----|----|--|--|--|--| | IP[19] | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | IP[18] | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | Reserved | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | Reserved | | | | | | | | | | | ### 10.19.7.3 IPR3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |--------|--------|----|-----|-----|----|----|----|--|--|--| | IP[15] | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | IP[14] | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | IP[ | 13] | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | IP[12] | | | | | | | | | | ## 10.19.7.4 IPR2 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |----|--------|----|----|-----|----|----|----|--|--|--|--| | | IP[11] | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | IP[10] | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | IP | [9] | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | IP[8] | | | | | | | | | | | ### 10.19.7.5 IPR1 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | |----|----------|----|----|-----|----|----|----|--|--|--|--|--| | | Reserved | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | IP[6] | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | IP | [5] | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | IP[4] | | | | | | | | | | | | #### 10.19.7.6 IPR0 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |-------|-------|----|----|-----|----|----|----|--|--|--| | IP[3] | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | IP[2] | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | IP | [1] | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | IP[0] | | | | | | | | | | - · Priority, byte offset 3 - Priority, byte offset 2 - Priority, byte offset 1 - Priority, byte offset 0 Each priority field holds a priority value, 0-15. The lower the value, the greater the priority of the corresponding interrupt. The processor implements only bits[7:4] of each field, bits[3:0] read as zero and ignore writes. See "The CMSIS mapping of the Cortex-M3 NVIC registers" on page 141 for more information about the IP[0] to IP[34] interrupt priority array, that provides the software view of the interrupt priorities. Find the IPR number and byte offset for interrupt N as follows: - the corresponding IPR number, M, is given by M = N DIV 4 - the byte offset of the required Priority field in this register is N MOD 4, where: - byte offset 0 refers to register bits[7:0] - byte offset 1 refers to register bits[15:8] - byte offset 2 refers to register bits[23:16] - byte offset 3 refers to register bits[31:24]. # 10.19.8 Software Trigger Interrupt Register Write to the STIR to generate a *Software Generated Interrupt* (SGI). See the register summary in Table 10-27 on page 140 for the STIR attributes. When the USERSETMPEND bit in the SCR is set to 1, unprivileged software can access the STIR, see "System Control Register" on page 162. Only privileged software can enable unprivileged access to the STIR. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |----|----------|----|----------|----|----|----|-------|--|--|--|--| | | Reserved | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | Reserved | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | Reserved | | | | INTID | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | INTID | | | | | | | | | | | ## INTID Interrupt ID of the required SGI, in the range 0-239. For example, a value of b000000011 specifies interrupt IRQ3. #### 10.19.9 Level-sensitive interrupts The processor supports level-sensitive interrupts. A level-sensitive interrupt is held asserted until the peripheral deasserts the interrupt signal. Typically this happens because the ISR accesses the peripheral, causing it to clear the interrupt request. When the processor enters the ISR, it automatically removes the pending state from the interrupt, see "Hardware and software control of interrupts". For a level-sensitive interrupt, if the signal is not deasserted before the processor returns from the ISR, the interrupt becomes pending again, and the processor must execute its ISR again. This means that the peripheral can hold the interrupt signal asserted until it no longer needs servicing. #### 10.19.9.1 Hardware and software control of interrupts The Cortex-M3 latches all interrupts. A peripheral interrupt becomes pending for one of the following reasons: - the NVIC detects that the interrupt signal is HIGH and the interrupt is not active - the NVIC detects a rising edge on the interrupt signal - software writes to the corresponding interrupt set-pending register bit, see "Interrupt Set-pending Registers" on page 144, or to the STIR to make an SGI pending, see "Software Trigger Interrupt Register" on page 150. A pending interrupt remains pending until one of the following: The processor enters the ISR for the interrupt. This changes the state of the interrupt from pending to active. Then: - For a level-sensitive interrupt, when the processor returns from the ISR, the NVIC samples the interrupt signal. If the signal is asserted, the state of the interrupt changes to pending, which might cause the processor to immediately re-enter the ISR. Otherwise, the state of the interrupt changes to inactive. - If the interrupt signal is not pulsed while the processor is in the ISR, when the processor returns from the ISR the state of the interrupt changes to inactive. - Software writes to the corresponding interrupt clear-pending register bit. For a level-sensitive interrupt, if the interrupt signal is still asserted, the state of the interrupt does not change. Otherwise, the state of the interrupt changes to inactive. ## 10.19.10 NVIC design hints and tips Ensure software uses correctly aligned register accesses. The processor does not support unaligned accesses to NVIC registers. See the individual register descriptions for the supported access sizes. A interrupt can enter pending state even it is disabled. Before programming VTOR to relocate the vector table, ensure the vector table entries of the new vector table are setup for fault handlers and all enabled exception like interrupts. For more information see "Vector Table Offset Register" on page 159. # 10.19.10.1 NVIC programming hints Software uses the CPSIE I and CPSID I instructions to enable and disable interrupts. The CMSIS provides the following intrinsic functions for these instructions: ``` void __disable_irq(void) // Disable Interrupts void __enable_irq(void) // Enable Interrupts ``` In addition, the CMSIS provides a number of functions for NVIC control, including: Table 10-29. CMSIS functions for NVIC control | CMSIS interrupt control function | Description | |-----------------------------------------------------------|-----------------------------------------------| | void NVIC_SetPriorityGrouping(uint32_t priority_grouping) | Set the priority grouping | | void NVIC_EnableIRQ(IRQn_t IRQn) | Enable IRQn | | void NVIC_DisableIRQ(IRQn_t IRQn) | Disable IRQn | | uint32_t NVIC_GetPendingIRQ (IRQn_t IRQn) | Return true if IRQn is pending | | void NVIC_SetPendingIRQ (IRQn_t IRQn) | Set IRQn pending | | void NVIC_ClearPendingIRQ (IRQn_t IRQn) | Clear IRQn pending status | | uint32_t NVIC_GetActive (IRQn_t IRQn) | Return the IRQ number of the active interrupt | | void NVIC_SetPriority (IRQn_t IRQn, uint32_t priority) | Set priority for IRQn | | uint32_t NVIC_GetPriority (IRQn_t IRQn) | Read priority of IRQn | | void NVIC_SystemReset (void) | Reset the system | For more information about these functions see the CMSIS documentation. # 10.20 System control block The System control block (SCB) provides system implementation information, and system control. This includes configuration, control, and reporting of the system exceptions. The system control block registers are: Table 10-30. Summary of the system control block registers | Address | Nome | Turne | Required | Reset | December 1 | | | |------------|---------------------|-------------------|------------|--------------------------------------------------|----------------------------------------------------------------|--|--| | Address | Name | Type | privilege | value | Description | | | | 0xE000E008 | ACTLR | RW | Privileged | 0x00000000 | "Auxiliary Control Register" on page 154 | | | | 0xE000ED00 | CPUID | RO | Privileged | 0x412FC230 | "CPUID Base Register" on page 155 | | | | 0xE000ED04 | ICSR | RW <sup>(1)</sup> | Privileged | 0x00000000 | "Interrupt Control and State Register" on page 156 | | | | 0xE000ED08 | VTOR | RW | Privileged | 0x00000000 | "Vector Table Offset Register" on page 159 | | | | 0xE000ED0C | AIRCR | RW <sup>(1)</sup> | Privileged | 0xFA050000 | "Application Interrupt and Reset Control Register" on page 160 | | | | 0xE000ED10 | SCR | RW | Privileged | 0x00000000 "System Control Register" on page 162 | | | | | 0xE000ED14 | CCR | RW | Privileged | 0x00000200 | "Configuration and Control Register" on page 163 | | | | 0xE000ED18 | SHPR1 | RW | Privileged | 0x00000000 | "System Handler Priority Register 1" on page 166 | | | | 0xE000ED1C | SHPR2 | RW | Privileged | 0x00000000 | "System Handler Priority Register 2" on page 167 | | | | 0xE000ED20 | SHPR3 | RW | Privileged | 0x00000000 | "System Handler Priority Register 3" on page 167 | | | | 0xE000ED24 | SHCRS | RW | Privileged | 0x00000000 | "System Handler Control and State Register" on page 168 | | | | 0xE000ED28 | CFSR | RW | Privileged | 0x00000000 | "Configurable Fault Status Register" on page 170 | | | | 0xE000ED28 | MMSR <sup>(2)</sup> | RW | Privileged | 0x00 | "Memory Management Fault Address Register" on page 177 | | | | 0xE000ED29 | BFSR <sup>(2)</sup> | RW | Privileged | 0x00 | "Bus Fault Status Register" on page 172 | | | | 0xE000ED2A | UFSR <sup>(2)</sup> | RW | Privileged | 0x0000 | "Usage Fault Status Register" on page 174 | | | | 0xE000ED2C | HFSR | RW | Privileged | 0x00000000 | "Hard Fault Status Register" on page 176 | | | | 0xE000ED34 | MMAR | RW | Privileged | Unknown | "Memory Management Fault Address Register" on page 177 | | | | 0xE000ED38 | BFAR | RW | Privileged | Unknown | "Bus Fault Address Register" on page 178 | | | - Notes: 1. See the register description for more information. - 2. A subregister of the CFSR. # 10.20.1 The CMSIS mapping of the Cortex-M3 SCB registers To improve software efficiency, the CMSIS simplifies the SCB register presentation. In the CMSIS, the byte array SHP[0] to SHP[12] corresponds to the registers SHPR1-SHPR3. ## 10.20.2 Auxiliary Control Register The ACTLR provides disable bits for the following processor functions: - IT folding - write buffer use for accesses to the default memory map - interruption of multi-cycle instructions. See the register summary in Table 10-30 on page 153 for the ACTLR attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |----|----------|----------|----|----|---------|------------|------------|--|--|--|--| | | Reserved | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | Reserved | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | Reserved | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | Reserved | | | DISFOLD | DISDEFWBUF | DISMCYCINT | | | | | ### DISFOLD When set to 1, disables IT folding, see Table 10.20.2.1 on page 154 for more information. #### DISDEFWBUF When set to 1, disables write buffer use during default memory map accesses. This causes all bus faults to be precise bus faults but decreases performance because any store to memory must complete before the processor can execute the next instruction. This bit only affects write buffers implemented in the Cortex-M3 processor. #### DISMCYCINT When set to 1, disables interruption of load multiple and store multiple instructions. This increases the interrupt latency of the processor because any LDM or STM must complete before the processor can stack the current state and enter the interrupt handler. ### 10.20.2.1 About IT folding In some situations, the processor can start executing the first instruction in an IT block while it is still executing the IT instruction. This behavior is called IT folding, and improves performance, However, IT folding can cause jitter in looping. If a task must avoid jitter, set the DISFOLD bit to 1 before executing the task, to disable IT folding. # 10.20.3 CPUID Base Register The CPUID register contains the processor part number, version, and implementation information. See the register summary in Table 10-30 on page 153 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | |----|------------------|----|-----|----------|----|----|----|--|--|--|--|--| | | Implementer | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | Variant Constant | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | Pai | rtNo | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | PartNo | | | Revision | | | | | | | | | # • Implementer Implementer code: 0x41 = ARM ### Variant Variant number, the r value in the rnpn product revision identifier: 0x2 = r2p0 ### Constant Reads as 0xF ### PartNo Part number of the processor: 0xC23 = Cortex-M3 ## Revision Revision number, the p value in the rnpn product revision identifier: 0x0 = r2p0 ## 10.20.4 Interrupt Control and State Register The ICSR: - provides: - set-pending and clear-pending bits for the PendSV and SysTick exceptions - indicates: - the exception number of the exception being processed - whether there are preempted active exceptions - the exception number of the highest priority pending exception - whether any interrupts are pending. See the register summary in Table 10-30 on page 153, and the Type descriptions in Table 10-33 on page 180, for the ICSR attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |-----------------------|-------------|----------------|-------------|-----------------|-----------|-----------|------------|--|--| | Reserved | Rese | Reserved PENDS | | PENDSVCLR | PENDSTSET | PENDSTCLR | Reserved | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | Reserved for<br>Debug | ISRPENDING | | VECTPENDING | | | | | | | | 15 | 14 | 13 | 12 | 11<br>RETTOBASE | 10 | 9 | 8 | | | | | VECTPENDING | | | | Rese | erved | VECTACTIVE | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | VECTACTIVE | | | | | | | | | #### PENDSVSET RW PendSV set-pending bit. Write: 0 = no effect 1 = changes PendSV exception state to pending. Read: 0 = PendSV exception is not pending 1 = PendSV exception is pending. Writing 1 to this bit is the only way to set the PendSV exception state to pending. # PENDSVCLR WO PendSV clear-pending bit. Write: 0 = no effect 1 = removes the pending state from the PendSV exception. ## PENDSTSET RW SysTick exception set-pending bit. Write: 0 = no effect 1 = changes SysTick exception state to pending. Read: 0 = SysTick exception is not pending 1 = SysTick exception is pending. ### • PENDSTCLR WO SysTick exception clear-pending bit. Write: 0 = no effect 1 = removes the pending state from the SysTick exception. This bit is WO. On a register read its value is Unknown. ## · Reserved for Debug use RO This bit is reserved for Debug use and reads-as-zero when the processor is not in Debug. ### ISRPENDING RO Interrupt pending flag, excluding Faults: 0 = interrupt not pending 1 = interrupt pending. ### VECTPENDING RO Indicates the exception number of the highest priority pending enabled exception: 0 = no pending exceptions Nonzero = the exception number of the highest priority pending enabled exception. The value indicated by this field includes the effect of the BASEPRI and FAULTMASK registers, but not any effect of the PRIMASK register. ### RETTOBASE RO Indicates whether there are preempted active exceptions: 0 = there are preempted active exceptions to execute 1 = there are no active exceptions, or the currently-executing exception is the only active exception. ## • VECTACTIVE RO Contains the active exception number: 0 = Thread mode Nonzero = The exception number $^{(1)}$ of the currently active exception. Subtract 16 from this value to obtain the IRQ number required to index into the Interrupt Clear-Enable, Set-Enable, Clear-Pending, Set-Pending, or Priority Registers, see "Interrupt Program Status Register" on page 44. When you write to the ICSR, the effect is Unpredictable if you: - write 1 to the PENDSVSET bit and write 1 to the PENDSVCLR bit - write 1 to the PENDSTSET bit and write 1 to the PENDSTCLR bit. Note: 1. This is the same value as IPSR bits [8:0] see "Interrupt Program Status Register" on page 44. ## 10.20.5 Vector Table Offset Register The VTOR indicates the offset of the vector table base address from memory address 0x00000000. See the register summary in Table 10-30 on page 153 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |--------|----------|------------|-----|-----|----|----|----|--|--|--|--| | Rese | erved | ved TBLOFF | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | TBLOFF | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | TBL | OFF | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | TBLOFF | Reserved | | | | | | | | | | | ### TBLOFF Vector table base offset field. It contains bits[29:7] of the offset of the table base from the bottom of the memory map. Bit[29] determines whether the vector table is in the code or SRAM memory region: 0 = code 1 = SRAM. Bit[29] is sometimes called the TBLBASE bit. When setting TBLOFF, you must align the offset to the number of exception entries in the vector table. The minimum alignment is 32 words, enough for up to 16 interrupts. For more interrupts, adjust the alignment by rounding up to the next power of two. For example, if you require 21 interrupts, the alignment must be on a 64-word boundary because the required table size is 37 words, and the next power of two is 64. Table alignment requirements mean that bits[6:0] of the table offset are always zero. # 10.20.6 Application Interrupt and Reset Control Register The AIRCR provides priority grouping control for the exception model, endian status for data accesses, and reset control of the system. See the register summary in Table 10-30 on page 153 and Table 10-33 on page 180 for its attributes. To write to this register, you must write 0x05FA to the VECTKEY field, otherwise the processor ignores the write. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |-----------------------------------------|-----------------------------------------|------|-------|----|-------------|--------------------|-----------|--|--|--|--| | On Read: VECTKEYSTAT, On Write: VECTKEY | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | On Read: VECTKEYSTAT, On Write: VECTKEY | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | ENDIANESS | | Rese | erved | | PRIGROUP | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | Reserved | | | | SYSRESETREQ | VECTCLR-<br>ACTIVE | VECTRESET | | | | | #### VECTKEYSTAT Register Key: Reads as 0xFA05 #### VECTKEY Register key: On writes, write 0x5FA to VECTKEY, otherwise the write is ignored. #### ENDIANESS RO Data endianness bit: 0 = Little-endian ENDIANESS is set from the BIGEND configuration signal during reset. #### PRIGROUP R/W Interrupt priority grouping field. This field determines the split of group priority from subpriority, see "Binary point" on page 161. #### SYSRESETREQ WO System reset request: 0 = no effect 1 = asserts a proc\_reset\_signal. This is intended to force a large system reset of all major components except for debug. This bit reads as 0. ## • VECTCLRACTIVE WO Reserved for Debug use. This bit reads as 0. When writing to the register you must write 0 to this bit, otherwise behavior is Unpredictable. ## VECTRESET WO Reserved for Debug use. This bit reads as 0. When writing to the register you must write 0 to this bit, otherwise behavior is Unpredictable. # 10.20.6.1 Binary point The PRIGROUP field indicates the position of the binary point that splits the PRI\_n fields in the Interrupt Priority Registers into separate *group priority* and *subpriority* fields. Table 10-31 shows how the PRIGROUP value controls this split. Table 10-31. Priority grouping | | Interrupt priori | ty level value, Pl | Number of | Number of | | | |----------|--------------------------------|--------------------|-----------|---------------------|---------------|--| | PRIGROUP | Binary<br>point <sup>(1)</sup> | | | Group<br>priorities | Subpriorities | | | b011 | bxxxx.0000 | [7:4] | None | 16 | 1 | | | b100 | bxxx.y0000 | [7:5] | [4] | 8 | 2 | | | b101 | bxx.yy0000 | [7:6] | [5:4] | 4 | 4 | | | b110 | bx.yyy0000 | [7] | [6:4] | 2 | 8 | | | b111 | b.yyyy0000 | None | [7:4] | 1 | 16 | | <sup>1.</sup> PRI\_n[7:0] field showing the binary point. x denotes a group priority field bit, and y denotes a subpriority field bit. Determining preemption of an exception uses only the group priority field, see "Interrupt priority grouping" on page 62. ## 10.20.7 System Control Register The SCR controls features of entry to and exit from low power state. See the register summary in Table 10-30 on page 153 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |----|----------|----|-----------|----------|-----------|------------|----------|--|--|--|--| | | Reserved | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | Reserved | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | Reserved | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | Reserved | | SEVONPEND | Reserved | SLEEPDEEP | SLEEONEXIT | Reserved | | | | | ### SEVONPEND Send Event on Pending bit: 0 = only enabled interrupts or events can wakeup the processor, disabled interrupts are excluded 1 = enabled events and all interrupts, including disabled interrupts, can wakeup the processor. When an event or interrupt enters pending state, the event signal wakes up the processor from WFE. If the processor is not waiting for an event, the event is registered and affects the next WFE. The processor also wakes up on execution of an SEV instruction or an external event. ### SLEEPDEEP Controls whether the processor uses sleep or deep sleep as its low power mode: 0 = sleep 1 = deep sleep. ### SLEEPONEXIT Indicates sleep-on-exit when returning from Handler mode to Thread mode: 0 = do not sleep when returning to Thread mode. 1 = enter sleep, or deep sleep, on return from an ISR. Setting this bit to 1 enables an interrupt driven application to avoid returning to an empty main application. # 10.20.8 Configuration and Control Register The CCR controls entry to Thread mode and enables: - the handlers for hard fault and faults escalated by FAULTMASK to ignore bus faults - trapping of divide by zero and unaligned accesses - access to the STIR by unprivileged software, see "Software Trigger Interrupt Register" on page 150. See the register summary in Table 10-30 on page 153 for the CCR attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | |----|----------|-----|-----------|-----------------|----------|------------------|--------------------|--|--|--|--|--| | | Reserved | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | Reserved | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | Res | served | | | STKALIGN | BFHFNMIGN | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | Reserved | | DIV_0_TRP | UNALIGN_T<br>RP | Reserved | USERSETM<br>PEND | NONBASET<br>HRDENA | | | | | | ### STKALIGN Indicates stack alignment on exception entry: 0 = 4-byte aligned 1 = 8-byte aligned. On exception entry, the processor uses bit[9] of the stacked PSR to indicate the stack alignment. On return from the exception it uses this stacked bit to restore the correct stack alignment. #### BFHFNMIGN Enables handlers with priority -1 or -2 to ignore data bus faults caused by load and store instructions. This applies to the hard fault and FAULTMASK escalated handlers: 0 = data bus faults caused by load and store instructions cause a lock-up 1 = handlers running at priority -1 and -2 ignore data bus faults caused by load and store instructions. Set this bit to 1 only when the handler and its data are in absolutely safe memory. The normal use of this bit is to probe system devices and bridges to detect control path problems and fix them. ## DIV\_0\_TRP Enables faulting or halting when the processor executes an SDIV or UDIV instruction with a divisor of 0: 0 = do not trap divide by 0 1 = trap divide by 0. When this bit is set to 0,a divide by zero returns a quotient of 0. ### UNALIGN TRP Enables unaligned access traps: 0 = do not trap unaligned halfword and word accesses 1 = trap unaligned halfword and word accesses. If this bit is set to 1, an unaligned access generates a usage fault. Unaligned LDM, STM, LDRD, and STRD instructions always fault irrespective of whether UNALIGN\_TRP is set to 1. # • USERSETMPEND Enables unprivileged software access to the STIR, see "Software Trigger Interrupt Register" on page 150: 0 = disable 1 = enable. ### NONEBASETHRDENA Indicates how the processor enters Thread mode: 0 = processor can enter Thread mode only when no exception is active. 1 = processor can enter Thread mode from any level under the control of an EXC\_RETURN value, see "Exception return" on page 64. # 10.20.9 System Handler Priority Registers The SHPR1-SHPR3 registers set the priority level, 0 to 15 of the exception handlers that have configurable priority. SHPR1-SHPR3 are byte accessible. See the register summary in Table 10-30 on page 153 for their attributes. The system fault handlers and the priority field and register for each handler are: Table 10-32. System fault handler priority fields | Handler | Field | Register description | |-------------------------|--------|--------------------------------------------------| | Memory management fault | PRI_4 | | | Bus fault | PRI_5 | "System Handler Priority Register 1" on page 166 | | Usage fault | PRI_6 | | | SVCall | PRI_11 | "System Handler Priority Register 2" on page 167 | | PendSV | PRI_14 | "Cyctem Handler Priority Decistor 2" on page 467 | | SysTick | PRI_15 | "System Handler Priority Register 3" on page 167 | Each PRI\_N field is 8 bits wide, but the processor implements only bits[7:4] of each field, and bits[3:0] read as zero and ignore writes. # 10.20.9.1 System Handler Priority Register 1 The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | |----|-----------------|----|----|-----|----|----|----|--|--|--|--|--| | | PRI_7: Reserved | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | PRI_6 | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | PR | I_5 | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | PRI_4 | | | | | | | | | | | | # • PRI\_7 Reserved # • PRI\_6 Priority of system handler 6, usage fault # • PRI\_5 Priority of system handler 5, bus fault # • PRI\_4 Priority of system handler 4, memory management fault # 10.20.9.2 System Handler Priority Register 2 The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |--------|----------|----|------|-------|----|----|----|--|--|--|--| | PRI_11 | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | Reserved | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | Rese | erved | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | Reserved | | | | | | | | | | | # • PRI\_11 Priority of system handler 11, SVCall # 10.20.9.3 System Handler Priority Register 3 The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | |----|----------|----|----|----|----|----|----|--|--|--|--|--| | | PRI_15 | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | PRI_14 | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | Reserved | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | Reserved | | | | | | | | | | | | # • PRI\_15 Priority of system handler 15, SysTick exception # • PRI\_14 Priority of system handler 14, PendSV # 10.20.10 System Handler Control and State Register The SHCSR enables the system handlers, and indicates: - the pending status of the bus fault, memory management fault, and SVC exceptions - the active status of the system handlers. See the register summary in Table 10-30 on page 153 for the SHCSR attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |------------------|--------------------|--------------------|--------------------|-------------|-------------|-------------|-------------|--|--|--|--| | | Reserved | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | Reserved | | USGFAULTENA | BUSFAULTENA | MEMFAULTENA | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | SVCALLPENDE<br>D | BUSFAULTPEND<br>ED | MEMFAULTPEN<br>DED | USGFAULTPEND<br>ED | SYSTICKACT | PENDSVACT | Reserved | MONITORACT | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | SVCALLAVCT | | Reserved | | USGFAULTACT | Reserved | BUSFAULTACT | MEMFAULTACT | | | | | #### USGFAULTENA Usage fault enable bit, set to 1 to enable (1) ### BUSFAULTENA Bus fault enable bit, set to 1 to enable (3) #### MEMFAULTENA Memory management fault enable bit, set to 1 to enable (3) ### SVCALLPENDED SVC call pending bit, reads as 1 if exception is pending (2) #### BUSFAULTPENDED Bus fault exception pending bit, reads as 1 if exception is pending (2) ### MEMFAULTPENDED Memory management fault exception pending bit, reads as 1 if exception is pending (2) ## USGFAULTPENDED Usage fault exception pending bit, reads as 1 if exception is pending (2) ### SYSTICKACT SysTick exception active bit, reads as 1 if exception is active (3) ### PENDSVACT PendSV exception active bit, reads as 1 if exception is active <sup>3.</sup> Active bits, read as 1 if the exception is active, or as 0 if it is not active. You can write to these bits to change the active status of the exceptions, but see the Caution in this section. <sup>1.</sup> Enable bits, set to 1 to enable the exception, or set to 0 to disable the exception. Pending bits, read as 1 if the exception is pending, or as 0 if it is not pending. You can write to these bits to change the pending status of the exceptions. ## MONITORACT Debug monitor active bit, reads as 1 if Debug monitor is active #### SVCALLACT SVC call active bit, reads as 1 if SVC call is active ## USGFAULTACT Usage fault exception active bit, reads as 1 if exception is active #### BUSFAULTACT Bus fault exception active bit, reads as 1 if exception is active ### MEMFAULTACT Memory management fault exception active bit, reads as 1 if exception is active If you disable a system handler and the corresponding fault occurs, the processor treats the fault as a hard fault. You can write to this register to change the pending or active status of system exceptions. An OS kernel can write to the active bits to perform a context switch that changes the current exception type. - Software that changes the value of an active bit in this register without correct adjustment to the stacked content can cause the processor to generate a fault exception. Ensure software that writes to this register retains and subsequently restores the current active status. - After you have enabled the system handlers, if you have to change the value of a bit in this register you must use a read-modify-write procedure to ensure that you change only the required bit. ## 10.20.11 Configurable Fault Status Register The CFSR indicates the cause of a memory management fault, bus fault, or usage fault. See the register summary in Table 10-30 on page 153 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|------------------------------------------------|----|----|----|----|----|----|--|--| | | Usage Fault Status Register: UFSR | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | Usage Fault Status Register: UFSR | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | Bus Fault Status Register: BFSR | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Memory Management Fault Status Register: MMFSR | | | | | | | | | The following subsections describe the subregisters that make up the CFSR: - "Memory Management Fault Status Register" on page 171 - "Bus Fault Status Register" on page 172 - "Usage Fault Status Register" on page 174. The CFSR is byte accessible. You can access the CFSR or its subregisters as follows: - access the complete CFSR with a word access to 0xE000ED28 - access the MMFSR with a byte access to 0xE000ED28 - access the MMFSR and BFSR with a halfword access to 0xE000ED28 - access the BFSR with a byte access to 0xE000ED29 - access the UFSR with a halfword access to 0xE000ED2A. ## 10.20.11.1 Memory Management Fault Status Register The flags in the MMFSR indicate the cause of memory access faults. The bit assignments are: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|----------|---|---------|-----------|----------|----------|----------| | MMARVALID | Reserved | | MSTKERR | MUNSTKERR | Reserved | DACCVIOL | IACCVIOL | ### MMARVALID Memory Management Fault Address Register (MMAR) valid flag: 0 = value in MMAR is not a valid fault address 1 = MMAR holds a valid fault address. If a memory management fault occurs and is escalated to a hard fault because of priority, the hard fault handler must set this bit to 0. This prevents problems on return to a stacked active memory management fault handler whose MMAR value has been overwritten. ### MSTKERR Memory manager fault on stacking for exception entry: 0 = no stacking fault 1 = stacking for an exception entry has caused one or more access violations. When this bit is 1, the SP is still adjusted but the values in the context area on the stack might be incorrect. The processor has not written a fault address to the MMAR. #### MUNSTKERR Memory manager fault on unstacking for a return from exception: 0 = no unstacking fault 1 = unstack for an exception return has caused one or more access violations. This fault is chained to the handler. This means that when this bit is 1, the original return stack is still present. The processor has not adjusted the SP from the failing return, and has not performed a new save. The processor has not written a fault address to the MMAR. ### DACCVIOL Data access violation flag: 0 = no data access violation fault 1 = the processor attempted a load or store at a location that does not permit the operation. When this bit is 1, the PC value stacked for the exception return points to the faulting instruction. The processor has loaded the MMAR with the address of the attempted access. #### IACCVIOL Instruction access violation flag: 0 = no instruction access violation fault 1 = the processor attempted an instruction fetch from a location that does not permit execution. This fault occurs on any access to an XN region, even when the MPU is disabled or not present. When this bit is 1, the PC value stacked for the exception return points to the faulting instruction. The processor has not written a fault address to the MMAR. ### 10.20.11.2 Bus Fault Status Register The flags in the BFSR indicate the cause of a bus access fault. The bit assignments are: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|---|--------|----------|-------------|-----------|---------| | BFRVALID | Reserved | | STKERR | UNSTKERR | IMPRECISERR | PRECISERR | IBUSERR | #### BFARVALID Bus Fault Address Register (BFAR) valid flag: 0 = value in BFAR is not a valid fault address 1 = BFAR holds a valid fault address. The processor sets this bit to 1 after a bus fault where the address is known. Other faults can set this bit to 0, such as a memory management fault occurring later. If a bus fault occurs and is escalated to a hard fault because of priority, the hard fault handler must set this bit to 0. This prevents problems if returning to a stacked active bus fault handler whose BFAR value has been overwritten. #### STKERR Bus fault on stacking for exception entry: 0 = no stacking fault 1 = stacking for an exception entry has caused one or more bus faults. When the processor sets this bit to 1, the SP is still adjusted but the values in the context area on the stack might be incorrect. The processor does not write a fault address to the BFAR. #### UNSTKERR Bus fault on unstacking for a return from exception: 0 = no unstacking fault 1 = unstack for an exception return has caused one or more bus faults. This fault is chained to the handler. This means that when the processor sets this bit to 1, the original return stack is still present. The processor does not adjust the SP from the failing return, does not performed a new save, and does not write a fault address to the BFAR. ### IMPRECISERR Imprecise data bus error: 0 = no imprecise data bus error 1 = a data bus error has occurred, but the return address in the stack frame is not related to the instruction that caused the error. When the processor sets this bit to 1, it does not write a fault address to the BFAR. This is an asynchronous fault. Therefore, if it is detected when the priority of the current process is higher than the bus fault priority, the bus fault becomes pending and becomes active only when the processor returns from all higher priority processes. If a precise fault occurs before the processor enters the handler for the imprecise bus fault, the handler detects both IMPRECISERR set to 1 and one of the precise fault status bits set to 1. ## • PRECISERR Precise data bus error: 0 = no precise data bus error 1 = a data bus error has occurred, and the PC value stacked for the exception return points to the instruction that caused the fault. When the processor sets this bit is 1, it writes the faulting address to the BFAR. ## • IBUSERR Instruction bus error: 0 = no instruction bus error 1 = instruction bus error. The processor detects the instruction bus error on prefetching an instruction, but it sets the IBUSERR flag to 1 only if it attempts to issue the faulting instruction. When the processor sets this bit is 1, it does not write a fault address to the BFAR. ### 10.20.11.3 Usage Fault Status Register The UFSR indicates the cause of a usage fault. The bit assignments are: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------|----------|----|------|-------|----------|------------|-----------| | | Reserved | | | | | | UNALIGNED | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Reserved | | | NOCP | INVPC | INVSTATE | UNDEFINSTR | | ### DIVBYZERO Divide by zero usage fault: 0 = no divide by zero fault, or divide by zero trapping not enabled 1 = the processor has executed an SDIV or UDIV instruction with a divisor of 0. When the processor sets this bit to 1, the PC value stacked for the exception return points to the instruction that performed the divide by zero. Enable trapping of divide by zero by setting the DIV\_0\_TRP bit in the CCR to 1, see "Configuration and Control Register" on page 163. #### UNALIGNED Unaligned access usage fault: 0 = no unaligned access fault, or unaligned access trapping not enabled 1 = the processor has made an unaligned memory access. Enable trapping of unaligned accesses by setting the UNALIGN\_TRP bit in the CCR to 1, see "Configuration and Control Register" on page 163. Unaligned LDM, STM, LDRD, and STRD instructions always fault irrespective of the setting of UNALIGN\_TRP. ### NOCP No coprocessor usage fault. The processor does not support coprocessor instructions: 0 = no usage fault caused by attempting to access a coprocessor 1 = the processor has attempted to access a coprocessor. ### INVPC Invalid PC load usage fault, caused by an invalid PC load by EXC RETURN: 0 = no invalid PC load usage fault 1 = the processor has attempted an illegal load of EXC\_RETURN to the PC, as a result of an invalid context, or an invalid EXC\_RETURN value. When this bit is set to 1, the PC value stacked for the exception return points to the instruction that tried to perform the illegal load of the PC. #### INVSTATE Invalid state usage fault: 0 = no invalid state usage fault 1 = the processor has attempted to execute an instruction that makes illegal use of the EPSR. When this bit is set to 1, the PC value stacked for the exception return points to the instruction that attempted the illegal use of the EPSR. This bit is not set to 1 if an undefined instruction uses the EPSR. ## • UNDEFINSTR Undefined instruction usage fault: 0 = no undefined instruction usage fault 1 = the processor has attempted to execute an undefined instruction. When this bit is set to 1, the PC value stacked for the exception return points to the undefined instruction. An undefined instruction is an instruction that the processor cannot decode. The UFSR bits are sticky. This means as one or more fault occurs, the associated bits are set to 1. A bit that is set to 1 is cleared to 0 only by writing 1 to that bit, or by a reset. ## 10.20.12 Hard Fault Status Register The HFSR gives information about events that activate the hard fault handler. See the register summary in Table 10-30 on page 153 for its attributes. This register is read, write to clear. This means that bits in the register read normally, but writing 1 to any bit clears that bit to 0. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |----------|----------|----|------|-------|-------|----|----------|--| | DEBUGEVT | FORCED | | | Rese | erved | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | Rese | erved | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Reserved | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Reserved | | | | | | Reserved | | ### DEBUGEVT Reserved for Debug use. When writing to the register you must write 0 to this bit, otherwise behavior is Unpredictable. ### FORCED Indicates a forced hard fault, generated by escalation of a fault with configurable priority that cannot be handles, either because of priority or because it is disabled: 0 = no forced hard fault 1 = forced hard fault. When this bit is set to 1, the hard fault handler must read the other fault status registers to find the cause of the fault. #### VECTTBL Indicates a bus fault on a vector table read during exception processing: 0 = no bus fault on vector table read 1 = bus fault on vector table read. This error is always handled by the hard fault handler. When this bit is set to 1, the PC value stacked for the exception return points to the instruction that was preempted by the exception. The HFSR bits are sticky. This means as one or more fault occurs, the associated bits are set to 1. A bit that is set to 1 is cleared to 0 only by writing 1 to that bit, or by a reset. ## 10.20.13 Memory Management Fault Address Register The MMFAR contains the address of the location that generated a memory management fault. See the register summary in Table 10-30 on page 153 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |----|---------|----|------|------|----|----|----|--| | | | | ADDI | RESS | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | ADDRESS | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | ADDRESS | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | ADDRESS | | | | | | | | ### ADDRESS When the MMARVALID bit of the MMFSR is set to 1, this field holds the address of the location that generated the memory management fault When an unaligned access faults, the address is the actual address that faulted. Because a single read or write instruction can be split into multiple aligned accesses, the fault address can be any address in the range of the requested access size. Flags in the MMFSR indicate the cause of the fault, and whether the value in the MMFAR is valid. See "Memory Management Fault Status Register" on page 171. # 10.20.14 Bus Fault Address Register The BFAR contains the address of the location that generated a bus fault. See the register summary in Table 10-30 on page 153 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|---------|----|------|------|----|----|----|--|--| | | | | ADDI | RESS | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | ADDI | RESS | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | ADDRESS | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ADDI | RESS | | | | | | ### • ADDRESS When the BFARVALID bit of the BFSR is set to 1, this field holds the address of the location that generated the bus fault When an unaligned access faults the address in the BFAR is the one requested by the instruction, even if it is not the address of the fault. Flags in the BFSR indicate the cause of the fault, and whether the value in the BFAR is valid. See "Bus Fault Status Register" on page 172. ## 10.20.15 System control block design hints and tips Ensure software uses aligned accesses of the correct size to access the system control block registers: - except for the CFSR and SHPR1-SHPR3, it must use aligned word accesses - for the CFSR and SHPR1-SHPR3 it can use byte or aligned halfword or word accesses. The processor does not support unaligned accesses to system control block registers. In a fault handler, to determine the true faulting address: - Read and save the MMFAR or BFAR value. - Read the MMARVALID bit in the MMFSR, or the BFARVALID bit in the BFSR. The MMFAR or BFAR address is valid only if this bit is 1. Software must follow this sequence because another higher priority exception might change the MMFAR or BFAR value. For example, if a higher priority handler preempts the current fault handler, the other fault might change the MMFAR or BFAR value. # 10.21 System timer, SysTick The processor has a 24-bit system timer, SysTick, that counts down from the reload value to zero, reloads (wraps to) the value in the LOAD register on the next clock edge, then counts down on subsequent clocks. When the processor is halted for debugging the counter does not decrement. The system timer registers are: Table 10-33. System timer registers summary | Address | Name | Туре | Required privilege | Reset<br>value | Description | |------------|-------|------|--------------------|--------------------------|---------------------------------------------------| | 0xE000E010 | CTRL | RW | Privileged | 0x00000004 | "SysTick Control and Status Register" on page 181 | | 0xE000E014 | LOAD | RW | Privileged | 0x00000000 | "SysTick Reload Value Register" on page 182 | | 0xE000E018 | VAL | RW | Privileged | 0x00000000 | "SysTick Current Value Register" on page 183 | | 0xE000E01C | CALIB | RO | Privileged | 0x0002904 <sup>(1)</sup> | "SysTick Calibration Value Register" on page 184 | <sup>1.</sup> SysTick calibration value. # 10.21.1 SysTick Control and Status Register The SysTick CTRL register enables the SysTick features. See the register summary in Table 10-33 on page 180 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----------|----------|-------|-----------|---------|-----------| | | | | Rese | erved | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | Reserved | | | | COUNTFLAG | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | Rese | erved | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | Reserved | _ | | CLKSOURCE | TICKINT | ENABLE | #### COUNTFLAG Returns 1 if timer counted to 0 since last time this was read. #### CLKSOURCE Indicates the clock source: 0 = MCK/8 1 = MCK #### TICKINT Enables SysTick exception request: 0 = counting down to zero does not assert the SysTick exception request 1 = counting down to zero to asserts the SysTick exception request. Software can use COUNTFLAG to determine if SysTick has ever counted to zero. # • ENABLE Enables the counter: 0 = counter disabled 1 = counter enabled. When ENABLE is set to 1, the counter loads the RELOAD value from the LOAD register and then counts down. On reaching 0, it sets the COUNTFLAG to 1 and optionally asserts the SysTick depending on the value of TICKINT. It then loads the RELOAD value again, and begins counting. # 10.21.2 SysTick Reload Value Register The LOAD register specifies the start value to load into the VAL register. See the register summary in Table 10-33 on page 180 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|---------|----|------|-------|----|----|----|--|--| | | | | Rese | erved | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | RELOAD | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | REL | .OAD | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | -RELOAD | | | | | | | | | #### RELOAD Value to load into the VAL register when the counter is enabled and when it reaches 0, see "Calculating the RELOAD value". # 10.21.2.1 Calculating the RELOAD value The RELOAD value can be any value in the range 0x00000001-0x00FFFFF. A start value of 0 is possible, but has no effect because the SysTick exception request and COUNTFLAG are activated when counting from 1 to 0. The RELOAD value is calculated according to its use: - To generate a multi-shot timer with a period of N processor clock cycles, use a RELOAD value of N-1. For example, if the SysTick interrupt is required every 100 clock pulses, set RELOAD to 99. - To deliver a single SysTick interrupt after a delay of N processor clock cycles, use a RELOAD of value N. For example, if a SysTick interrupt is required after 400 clock pulses, set RELOAD to 400. # 10.21.3 SysTick Current Value Register The VAL register contains the current value of the SysTick counter. See the register summary in Table 10-33 on page 180 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|---------|----|------|-------|----|----|----|--|--| | | | | Rese | erved | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | CURRENT | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | CURI | RENT | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | CURRENT | | | | | | | | | # • CURRENT Reads return the current value of the SysTick counter. A write of any value clears the field to 0, and also clears the SysTick CTRL.COUNTFLAG bit to 0. # 10.21.4 SysTick Calibration Value Register The CALIB register indicates the SysTick calibration properties. See the register summary in Table 10-33 on page 180 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |-------|-------|----|-----|------|-------|----|----|--| | NOREF | SKEW | | | Rese | erved | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | TENMS | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | TEN | NMS | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | TENMS | | | | | | | | #### NOREF Reads as zero. #### SKEW Reads as zero # • TENMS Read as 0x00001F40. The SysTick calibration value is fixed at 0x00001F40 (8000), which allows the generation of a time base of 1 ms with SysTick clock at 8 MHz (64/8 = 8 MHz) # 10.21.5 SysTick design hints and tips The SysTick counter runs on the processor clock. If this clock signal is stopped for low power mode, the SysTick counter stops. Ensure software uses aligned word accesses to access the SysTick registers. # 10.22 Memory protection unit This section describes the Memory protection unit (MPU). The MPU divides the memory map into a number of regions, and defines the location, size, access permissions, and memory attributes of each region. It supports: - independent attribute settings for each region - overlapping regions - export of memory attributes to the system. The memory attributes affect the behavior of memory accesses to the region. The Cortex-M3 MPU defines: - eight separate memory regions, 0-7 - a background region. When memory regions overlap, a memory access is affected by the attributes of the region with the highest number. For example, the attributes for region 7 take precedence over the attributes of any region that overlaps region 7. The background region has the same memory access attributes as the default memory map, but is accessible from privileged software only. The Cortex-M3 MPU memory map is unified. This means instruction accesses and data accesses have same region settings. If a program accesses a memory location that is prohibited by the MPU, the processor generates a memory management fault. This causes a fault exception, and might cause termination of the process in an OS environment. In an OS environment, the kernel can update the MPU region setting dynamically based on the process to be executed. Typically, an embedded OS uses the MPU for memory protection. Configuration of MPU regions is based on memory types, see "Memory regions, types and attributes" on page 50. Table 10-34 shows the possible MPU region attributes. These include Share ability and cache behavior attributes that are not relevant to most microcontroller implementations. See "MPU configuration for a microcontroller" on page 197 for guidelines for programming such an implementation. Table 10-34. Memory attributes summary | Memory type | Shareability | Other attributes | Description | |-------------------|--------------|------------------|------------------------------------------------------------------------------------------------------------------------| | Strongly- ordered | - | - | All accesses to Strongly-ordered memory occur in program order. All Strongly-ordered regions are assumed to be shared. | | Device | Shared | - | Memory-mapped peripherals that several processors share. | | | Non-shared | - | Memory-mapped peripherals that only a single processor uses. | | Normal | Shared | | Normal memory that is shared between several processors. | | | Non-shared | | Normal memory that only a single processor uses. | Use the MPU registers to define the MPU regions and their attributes. The MPU registers are: Table 10-35. MPU registers summary | Address | Name | Туре | Required privilege | Reset value | Description | |------------|---------|------|--------------------|-------------|-------------------------------------------------------------------------| | 0xE000ED90 | TYPE | RO | Privileged | 0x00000800 | "MPU Type Register" on page 187 | | 0xE000ED94 | CTRL | RW | Privileged | 0x00000000 | "MPU Control Register" on page 188 | | 0xE000ED98 | RNR | RW | Privileged | 0x00000000 | "MPU Region Number Register" on page 190 | | 0xE000ED9C | RBAR | RW | Privileged | 0x00000000 | "MPU Region Base Address Register" on page 191 | | 0xE000EDA0 | RASR | RW | Privileged | 0x00000000 | "MPU Region Attribute and Size Register" on page 192 | | 0xE000EDA4 | RBAR_A1 | RW | Privileged | 0x00000000 | Alias of RBAR, see "MPU Region Base Address<br>Register" on page 191 | | 0xE000EDA8 | RASR_A1 | RW | Privileged | 0x00000000 | Alias of RASR, see "MPU Region Attribute and Size Register" on page 192 | | 0xE000EDAC | RBAR_A2 | RW | Privileged | 0x00000000 | Alias of RBAR, see "MPU Region Base Address<br>Register" on page 191 | | 0xE000EDB0 | RASR_A2 | RW | Privileged | 0x00000000 | Alias of RASR, see "MPU Region Attribute and Size Register" on page 192 | | 0xE000EDB4 | RBAR_A3 | RW | Privileged | 0x00000000 | Alias of RBAR, see "MPU Region Base Address<br>Register" on page 191 | | 0xE000EDB8 | RASR_A3 | RW | Privileged | 0x00000000 | Alias of RASR, see "MPU Region Attribute and Size Register" on page 192 | # 10.22.1 MPU Type Register The TYPE register indicates whether the MPU is present, and if so, how many regions it supports. See the register summary in Table 10-35 on page 186 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |----|----------|----|-----|-------|----|----|----------|--| | | | | Res | erved | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | IREGION | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DRE | GION | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Reserved | | | | | | SEPARATE | | #### IREGION Indicates the number of supported MPU instruction regions. Always contains 0x00. The MPU memory map is unified and is described by the DREGION field. # DREGION Indicates the number of supported MPU data regions: 0x08 = Eight MPU regions. #### • SEPARATE Indicates support for unified or separate instruction and date memory maps: 0 = unified. # 10.22.2 MPU Control Register The MPU CTRL register: - enables the MPU - enables the default memory map background region - enables use of the MPU when in the hard fault, *Non-maskable Interrupt* (NMI), and FAULTMASK escalated handlers. See the register summary in Table 10-35 on page 186 for the MPU CTRL attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|----------|----------|------|-------|------------|----------|--------|--|--| | | | | Rese | erved | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | Reserved | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | Rese | erved | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | Reserved | | | PRIVDEFENA | HFNMIENA | ENABLE | | | #### PRIVDEFENA Enables privileged software access to the default memory map: 0 = If the MPU is enabled, disables use of the default memory map. Any memory access to a location not covered by any enabled region causes a fault. 1 = If the MPU is enabled, enables use of the default memory map as a background region for privileged software accesses. When enabled, the background region acts as if it is region number -1. Any region that is defined and enabled has priority over this default map. If the MPU is disabled, the processor ignores this bit. #### HFNMIENA Enables the operation of MPU during hard fault, NMI, and FAULTMASK handlers. When the MPU is enabled: 0 = MPU is disabled during hard fault, NMI, and FAULTMASK handlers, regardless of the value of the ENABLE bit 1 = the MPU is enabled during hard fault, NMI, and FAULTMASK handlers. When the MPU is disabled, if this bit is set to 1 the behavior is Unpredictable. # • **ENABLE** Enables the MPU: 0 = MPU disabled 1 = MPU enabled. When ENABLE and PRIVDEFENA are both set to 1: For privileged accesses, the *default memory map* is as described in "Memory model" on page 50. Any access by privileged software that does not address an enabled memory region behaves as defined by the default memory map. Any access by unprivileged software that does not address an enabled memory region causes a memory management fault. XN and Strongly-ordered rules always apply to the System Control Space regardless of the value of the ENABLE bit. When the ENABLE bit is set to 1, at least one region of the memory map must be enabled for the system to function unless the PRIVDEFENA bit is set to 1. If the PRIVDEFENA bit is set to 1 and no regions are enabled, then only privileged software can operate. When the ENABLE bit is set to 0, the system uses the default memory map. This has the same memory attributes as if the MPU is not implemented, see Table 10-34 on page 185. The default memory map applies to accesses from both privileged and unprivileged software. When the MPU is enabled, accesses to the System Control Space and vector table are always permitted. Other areas are accessible based on regions and whether PRIVDEFENA is set to 1. Unless HFNMIENA is set to 1, the MPU is not enabled when the processor is executing the handler for an exception with priority –1 or –2. These priorities are only possible when handling a hard fault or NMI exception, or when FAULTMASK is enabled. Setting the HFNMIENA bit to 1 enables the MPU when operating with these two priorities. # 10.22.3 MPU Region Number Register The RNR selects which memory region is referenced by the RBAR and RASR registers. See the register summary in Table 10-35 on page 186 for its attributes. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|----------|----|------|-------|----|----|----|--|--| | | | | Rese | erved | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | Reserved | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | Rese | erved | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | REGION | | | | | | | | | #### REGION Indicates the MPU region referenced by the RBAR and RASR registers. The MPU supports 8 memory regions, so the permitted values of this field are 0-7. Normally, you write the required region number to this register before accessing the RBAR or RASR. However you can change the region number by writing to the RBAR with the VALID bit set to 1, see "MPU Region Base Address Register" on page 191. This write updates the value of the REGION field. ### 10.22.4 MPU Region Base Address Register The RBAR defines the base address of the MPU region selected by the RNR, and can update the value of the RNR. See the register summary in Table 10-35 on page 186 for its attributes. Write RBAR with the VALID bit set to 1 to change the current region number and update the RNR. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |-----|----------|----|-------|------|-----|-----|----|--| | | | | ADD | OR | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | ADDR | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | N | | | | | | ADD | OR . | | | | | | N-1 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Reserved | | VALID | | REG | ION | | | #### ADDR Region base address field. The value of N depends on the region size. For more information see "The ADDR field". #### VALID MPU Region Number valid bit: Write: 0 = RNR not changed, and the processor: updates the base address for the region specified in the RNR ignores the value of the REGION field 1 = the processor: updates the value of the RNR to the value of the REGION field updates the base address for the region specified in the REGION field. Always reads as zero. #### REGION MPU region field: For the behavior on writes, see the description of the VALID field. On reads, returns the current region number, as specified by the RNR. #### 10.22.4.1 The ADDR field The ADDR field is bits[31:N] of the RBAR. The region size, as specified by the SIZE field in the RASR, defines the value of N: $N = Log_2(Region size in bytes),$ If the region size is configured to 4GB, in the RASR, there is no valid ADDR field. In this case, the region occupies the complete memory map, and the base address is 0x00000000. The base address is aligned to the size of the region. For example, a 64KB region must be aligned on a multiple of 64KB, for example, at 0x00010000 or 0x00020000. # 10.22.5 MPU Region Attribute and Size Register The RASR defines the region size and memory attributes of the MPU region specified by the RNR, and enables that region and any subregions. See the register summary in Table 10-35 on page 186 for its attributes. RASR is accessible using word or halfword accesses: - the most significant halfword holds the region attributes - the least significant halfword holds the region size and the region and subregion enable bits. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------|----------|----|-----|----------|----|----|--------| | | Reserved | | XN | Reserved | | AP | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Rese | erved | | TEX | | S | С | В | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | S | RD | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Rese | erved | | | SIZE | | | ENABLE | #### XN Instruction access disable bit: 0 = instruction fetches enabled 1 = instruction fetches disabled. #### • AP Access permission field, see Table 10-39 on page 194. # • TEX, C, B Memory access attributes, see Table 10-37 on page 193. # • S Shareable bit, see Table 10-36 on page 193. #### SRD Subregion disable bits. For each bit in this field: 0 = corresponding sub-region is enabled 1 = corresponding sub-region is disabled See "Subregions" on page 196 for more information. Region sizes of 128 bytes and less do not support subregions. When writing the attributes for such a region, write the SRD field as 0x00. #### SIZE Specifies the size of the MPU protection region. The minimum permitted value is 3 (b00010), see See "SIZE field values" on page 193 for more information. #### ENABLE Region enable bit. For information about access permission, see "MPU access permission attributes". # 10.22.5.1 SIZE field values The SIZE field defines the size of the MPU memory region specified by the RNR. as follows: ``` (Region size in bytes) = 2^{(SIZE+1)} ``` The smallest permitted region size is 32B, corresponding to a SIZE value of 4. Table 10-36 gives example SIZE values, with the corresponding region size and value of N in the RBAR. Table 10-36. Example SIZE field values | SIZE value | Region size | Value of N <sup>(1)</sup> | Note | |-------------|-------------|---------------------------|------------------------| | b00100 (4) | 32B | 5 | Minimum permitted size | | b01001 (9) | 1KB | 10 | - | | b10011 (19) | 1MB | 20 | - | | b11101 (29) | 1GB | 30 | - | | b11111 (31) | 4GB | b01100 | Maximum possible size | <sup>1.</sup> In the RBAR, see "MPU Region Base Address Register" on page 191. # 10.22.6 MPU access permission attributes This section describes the MPU access permission attributes. The access permission bits, TEX, C, B, S, AP, and XN, of the RASR, control access to the corresponding memory region. If an access is made to an area of memory without the required permissions, then the MPU generates a permission fault. Table 10-37 shows the encodings for the TEX, C, B, and S access permission bits. Table 10-37. TEX, C, B, and S encoding | TEX | С | В | S | Memory type | Shareability | Other attributes | |------|-----|--------------------------------------|------------------|------------------------------------|---------------|------------------------------------------------------| | | 0 | 0 | x <sup>(1)</sup> | Strongly-ordered | Shareable | - | | | | 1 | x <sup>(1)</sup> | Device | Shareable | - | | b000 | | 0 | 0 | Normal | Not shareable | Outer and inner write through Ne write allegate | | 0000 | 4 | | 1 | Normal | Shareable | Outer and inner write-through. No write allocate. | | | 1 | 1 | 0 | Normal | Not shareable | Outer and inner write heal. No write allegate | | | | 1 | 1 | Normal | Shareable | Outer and inner write-back. No write allocate. | | | 0 0 | | 0 | N. I | Not shareable | | | | | U | 1 | Normal | Shareable | | | b004 | | 1 x <sup>(1)</sup> Reserved encoding | | • | - | | | b001 | | 0 | x <sup>(1)</sup> | Implementation defined attributes. | | - | | | 1 | 1 | 0 | Normal | Not shareable | Outer and inner write-back. Write and read allocate. | | | | 1 | 1 | Normal | Shareable | Outer and inner write-back, write and read allocate. | | | 0 | 0 | x <sup>(1)</sup> | Device | Not shareable | Nonshared Device. | | b010 | 0 | 1 | x <sup>(1)</sup> | Reserved encoding | | - | | | 1 | x <sup>(1)</sup> | x <sup>(1)</sup> | Reserved encoding | | - | | b1BB | ^ | ^ | 0 | Normal | Not shareable | | | DIDD | Α | А | 1 | INUIIIIai | Shareable | | 1. The MPU ignores the value of this bit. Table 10-38 shows the cache policy for memory attribute encodings with a TEX value is in the range 4-7. Table 10-38. Cache policy for memory attribute encoding | Encoding, AA or BB | Corresponding cache policy | |--------------------|-------------------------------------| | 00 | Non-cacheable | | 01 | Write back, write and read allocate | | 10 | Write through, no write allocate | | 11 | Write back, no write allocate | Table 10-39 shows the AP encodings that define the access permissions for privileged and unprivileged software. Table 10-39. AP encoding | AP[2:0] | Privileged permissions | Unprivileged permissions | Description | |---------|------------------------|--------------------------|-------------------------------------------------------------| | 000 | No access | No access | All accesses generate a permission fault | | 001 | RW | No access | Access from privileged software only | | 010 | RW | RO | Writes by unprivileged software generate a permission fault | | 011 | RW | RW | Full access | | 100 | Unpredictable | Unpredictable | Reserved | | 101 | RO | No access | Reads by privileged software only | | 110 | RO | RO | Read only, by privileged or unprivileged software | | 111 | RO | RO | Read only, by privileged or unprivileged software | #### 10.22.7 MPU mismatch When an access violates the MPU permissions, the processor generates a memory management fault, see "Exceptions and interrupts" on page 49. The MMFSR indicates the cause of the fault. See "Memory Management Fault Status Register" on page 171 for more information. #### 10.22.8 Updating an MPU region To update the attributes for an MPU region, update the RNR, RBAR and RASR registers. You can program each register separately, or use a multiple-word write to program all of these registers. You can use the RBAR and RASR aliases to program up to four regions simultaneously using an STM instruction. # 10.22.8.1 Updating an MPU region using separate words Simple code to configure one region: Disable a region before writing new region settings to the MPU if you have previously enabled the region being changed. For example: Software must use memory barrier instructions: - before MPU setup if there might be outstanding memory transfers, such as buffered writes, that might be affected by the change in MPU settings - after MPU setup if it includes memory transfers that must use the new MPU settings. However, memory barrier instructions are not required if the MPU setup process starts by entering an exception handler, or is followed by an exception return, because the exception entry and exception return mechanism cause memory barrier behavior. Software does not need any memory barrier instructions during MPU setup, because it accesses the MPU through the PPB, which is a Strongly-Ordered memory region. For example, if you want all of the memory access behavior to take effect immediately after the programming sequence, use a DSB instruction and an ISB instruction. A DSB is required after changing MPU settings, such as at the end of context switch. An ISB is required if the code that programs the MPU region or regions is entered using a branch or call. If the programming sequence is entered using a return from exception, or by taking an exception, then you do not require an ISB. # 10.22.8.2 Updating an MPU region using multi-word writes You can program directly using multi-word writes, depending on how the information is divided. Consider the following reprogramming: ``` ; R1 = region number ; R2 = address ; R3 = size, attributes in one LDR R0, =MPU_RNR ; 0xE000ED98, MPU region number register STR R1, [R0, #0x0] ; Region Number STR R2, [R0, #0x4] ; Region Base Address STR R3, [R0, #0x8] ; Region Attribute, Size and Enable ``` Use an STM instruction to optimize this: You can do this in two words for pre-packed information. This means that the RBAR contains the required region number and had the VALID bit set to 1, see "MPU Region Base Address Register" on page 191. Use this when the data is statically packed, for example in a boot loader: ``` ; R1 = address and region number in one ; R2 = size and attributes in one LDR R0, =MPU RBAR ; 0xE000ED9C, MPU Region Base register ``` ``` STR R1, [R0, #0x0] ; Region base address and ; region number combined with VALID (bit 4) set to 1 STR R2, [R0, #0x4] ; Region Attribute, Size and Enable Use an STM instruction to optimize this: ; R1 = address and region number in one ; R2 = size and attributes in one LDR R0,=MPU_RBAR ; 0xE000ED9C, MPU Region Base register STM R0, {R1-R2} ; Region base address, region number and VALID bit, ; and Region Attribute, Size and Enable ``` #### 10.22.8.3 **Subregions** Regions of 256 bytes or more are divided into eight equal-sized subregions. Set the corresponding bit in the SRD field of the RASR to disable a subregion, see "MPU Region Attribute and Size Register" on page 192. The least significant bit of SRD controls the first subregion, and the most significant bit controls the last subregion. Disabling a subregion means another region overlapping the disabled range matches instead. If no other enabled region overlaps the disabled subregion the MPU issues a fault. Regions of 32, 64, and 128 bytes do not support subregions, With regions of these sizes, you must set the SRD field to 0x00, otherwise the MPU behavior is Unpredictable. #### 10.22.8.4 Example of SRD use Two regions with the same base address overlap. Region one is 128KB, and region two is 512KB. To ensure the attributes from region one apply to the first128KB region, set the SRD field for region two to b00000011 to disable the first two subregions, as Figure 10-9 shows Figure 10-9. SRD use #### 10.22.9 MPU design hints and tips To avoid unexpected behavior, disable the interrupts before updating the attributes of a region that the interrupt handlers might access. Ensure software uses aligned accesses of the correct size to access MPU registers: - except for the RASR, it must use aligned word accesses - for the RASR it can use byte or aligned halfword or word accesses. The processor does not support unaligned accesses to MPU registers. When setting up the MPU, and if the MPU has previously been programmed, disable unused regions to prevent any previous region settings from affecting the new MPU setup. # 10.22.9.1 MPU configuration for a microcontroller Usually, a microcontroller system has only a single processor and no caches. In such a system, program the MPU as follows: Table 10-40. Memory region attributes for a microcontroller | Memory region | TEX | С | В | S | Memory type and attributes | |---------------|------|---|---|---|------------------------------------------------------| | Flash memory | b000 | 1 | 0 | 0 | Normal memory, Non-shareable, write-through | | Internal SRAM | b000 | 1 | 0 | 1 | Normal memory, Shareable, write-through | | External SRAM | b000 | 1 | 1 | 1 | Normal memory, Shareable, write-back, write-allocate | | Peripherals | b000 | 0 | 1 | 1 | Device memory, Shareable | In most microcontroller implementations, the share ability and cache policy attributes do not affect the system behavior. However, using these settings for the MPU regions can make the application code more portable. The values given are for typical situations. In special systems, such as multiprocessor designs or designs with a separate DMA engine, the share ability attribute might be important. In these cases refer to the recommendations of the memory device manufacturer. # 10.23 Glossary This glossary describes some of the terms used in technical documents from ARM. #### Abort A mechanism that indicates to a processor that the value associated with a memory access is invalid. An abort can be caused by the external or internal memory system as a result of attempting to access invalid instruction or data memory. ### Aligned A data item stored at an address that is divisible by the number of bytes that defines the data size is said to be aligned. Aligned words and halfwords have addresses that are divisible by four and two respectively. The terms word-aligned and halfword-aligned therefore stipulate addresses that are divisible by four and two respectively. ### Banked register A register that has multiple physical copies, where the state of the processor determines which copy is used. The Stack Pointer, SP (R13) is a banked register. # Base register In instruction descriptions, a register specified by a load or store instruction that is used to hold the base value for the instruction's address calculation. Depending on the instruction and its addressing mode, an offset can be added to or subtracted from the base register value to form the address that is sent to memory. See also "Index register" ### **Breakpoint** A breakpoint is a mechanism provided by debuggers to identify an instruction at which program execution is to be halted. Breakpoints are inserted by the programmer to enable inspection of register contents, memory locations, variable values at fixed points in the program execution to test that the program is operating correctly. Breakpoints are removed after the program is successfully tested. #### Condition field A four-bit field in an instruction that specifies a condition under which the instruction can execute. #### Conditional execution If the condition code flags indicate that the corresponding condition is true when the instruction starts executing, it executes normally. Otherwise, the instruction does nothing. #### Context The environment that each process operates in for a multitasking operating system. In ARM processors, this is limited to mean the physical address range that it can access in memory and the associated memory access permissions. #### Coprocessor A processor that supplements the main processor. Cortex-M3 does not support any coprocessors. #### Debugger A debugging system that includes a program, used to detect, locate, and correct software faults, together with custom hardware that supports software debugging. #### Direct Memory Access (DMA) An operation that accesses main memory directly, without the processor performing any accesses to the data concerned. #### Doubleword A 64-bit data item. The contents are taken as being an unsigned integer unless otherwise stated. Doubleword-aligned A data item having a memory address that is divisible by eight. **Endianness** Byte ordering. The scheme that determines the order that successive bytes of a data word are stored in memory. An aspect of the system's memory mapping. See also "Little-endian (LE)" Exception An event that interrupts program execution. When an exception occurs, the processor suspends the normal program flow and starts execution at the address indicated by the corresponding exception vector. The indicated address contains the first instruction of the handler for the exception. An exception can be an interrupt request, a fault, or a software-generated system exception. Faults include attempting an invalid memory access, attempting to execute an instruction in an invalid processor state, and attempting to execute an undefined instruction. Exception service routine See "Interrupt handler". **Exception vector** See "Interrupt vector". Flat address mapping A system of organizing memory in which each physical address in the memory space is the same as the corresponding virtual address. Halfword A 16-bit data item. Illegal instruction An instruction that is architecturally Undefined. Implementation-defined The behavior is not architecturally defined, but is defined and documented by individual implementations. Implementation-specific The behavior is not architecturally defined, and does not have to be documented by individual implementations. Used when there are a number of implementation options available and the option chosen does not affect software compatibility. Index register In some load and store instruction descriptions, the value of this register is used as an offset to be added to or subtracted from the base register value to form the address that is sent to memory. Some addressing modes optionally enable the index register value to be shifted prior to the addition or subtraction. See also "Base register" Instruction cycle count The number of cycles that an instruction occupies the Execute stage of the pipeline. Interrupt handler A program that control of the processor is passed to when an interrupt occurs. Interrupt vector One of a number of fixed addresses in low memory, or in high memory if high vectors are configured, that contains the first instruction of the corresponding interrupt handler. Little-endian (LE) Byte ordering scheme in which bytes of increasing significance in a data word are stored at increasing addresses in memory. See also "Condition field", "Endianness". Little-endian memory Memory in which: a byte or halfword at a word-aligned address is the least significant byte or halfword within the word at that address a byte at a halfword-aligned address is the least significant byte within the halfword at that address. Load/store architecture A processor architecture where data-processing operations only operate on register contents, not directly on memory contents. Memory Protection Unit (MPU) Hardware that controls access permissions to blocks of memory. An MPU does not perform any address translation. Prefetching In pipelined processors, the process of fetching instructions from memory to fill up the pipeline before the preceding instructions have finished executing. Prefetching an instruction does not mean that the instruction has to be executed. Read Reads are defined as memory operations that have the semantics of a load. Reads include the Thumb instructions LDM, LDR, LDRSH, LDRSH, LDRSB, LDRB, and POP. Region A partition of memory space. Reserved A field in a control register or instruction format is reserved if the field is to be defined by the implementation, or produces Unpredictable results if the contents of the field are not zero. These fields are reserved for use in future extensions of the architecture or are implementation-specific. All reserved bits not used by the implementation must be written as 0 and read as 0. Should Be One (SBO) Write as 1, or all 1s for bit fields, by software. Writing as 0 produces Unpredictable results. Should Be Zero (SBZ) Write as 0, or all 0s for bit fields, by software. Writing as 1 produces Unpredictable results. Should Be Zero or Preserved (SBZP) Write as 0, or all 0s for bit fields, by software, or preserved by writing the same value back that has been previously read from the same field on the same processor. Thread-safe In a multi-tasking environment, thread-safe functions use safeguard mechanisms when accessing shared resources, to ensure correct operation without the risk of shared access conflicts. Thumb instruction One or two halfwords that specify an operation for a processor to perform. Thumb instructions must be halfword-aligned. Unaligned A data item stored at an address that is not divisible by the number of bytes that defines the data size is said to be unaligned. For example, a word stored at an address that is not divisible by four. Undefined Indicates an instruction that generates an Undefined instruction exception. Unpredictable (UNP) You cannot rely on the behavior. Unpredictable behavior must not represent security holes. Unpredictable behavior must not halt or hang the processor, or any parts of the system. Warm reset Also known as a core reset. Initializes the majority of the processor excluding the debug controller and debug logic. This type of reset is useful if you are using the debugging features of a processor. Word A 32-bit data item. Write Writes are defined as operations that have the semantics of a store. Writes include the Thumb instructions STM, STRH, STRB, and PUSH. # 11. Debug and Test Features # 11.1 Description The SAM3 Series Microcontrollers feature a number of complementary debug and test capabilities. The Serial Wire/JTAG Debug Port (SWJ-DP) combining a Serial Wire Debug Port (SW-DP) and JTAG Debug (JTAG-DP) port is used for standard debugging functions, such as downloading code and single-stepping through programs. It also embeds a serial wire trace. # 11.2 Embedded Characteristics - Debug access to all memory and registers in the system, including Cortex-M3 register bank when the core is running, halted, or held in reset. - Serial Wire Debug Port (SW-DP) and Serial Wire JTAG Debug Port (SWJ-DP) debug access - Flash Patch and Breakpoint (FPB) unit for implementing breakpoints and code patches - Data Watchpoint and Trace (DWT) unit for implementing watchpoints, data tracing, and system profiling - Instrumentation Trace Macrocell (ITM) for support of printf style debugging - IEEE1149.1 JTAG Boundary-can on All Digital Pins Figure 11-1. Debug and Test Block Diagram # 11.3 Application Examples # 11.3.1 Debug Environment Figure 11-2 shows a complete debug environment example. The SWJ-DP interface is used for standard debugging functions, such as downloading code and single-stepping through the program and viewing core and peripheral registers. Figure 11-2. Application Debug Environment Example #### 11.3.2 Test Environment Figure 11-3 shows a test environment example (JTAG Boundary scan). Test vectors are sent and interpreted by the tester. In this example, the "board in test" is designed using a number of JTAG-compliant devices. These devices can be connected to form a single scan chain. Figure 11-3. Application Test Environment Example # 11.4 Debug and Test Pin Description Table 11-1. Debug and Test Signal List | Signal Name | Function | Туре | Active Level | |--------------|-------------------------------------------|-----------------------|--------------| | | Reset/Test | • | | | NRST | Microcontroller Reset | Input/Output | Low | | TST | Test Select | Input | | | | SWD/JTAG | • | | | TCK/SWCLK | Test Clock/Serial Wire Clock | Input | | | TDI | Test Data In | Input | | | TDO/TRACESWO | Test Data Out/Trace Asynchronous Data Out | Output <sup>(1)</sup> | | | TMS/SWDIO | Test Mode Select/Serial Wire Input/Output | Input | | | JTAGSEL | JTAG Selection | Input | High | Note: 1. TDO pin is set in input mode when the Cortex-M3 Core is not in debug mode. Thus the internal pull-up corresponding to this PIO line must be enabled to avoid current consumption due to floating input. # 11.5 Functional Description #### 11.5.1 Test Pin One dedicated pin, TST, is used to define the device operating mode. When this pin is at low level during power-up, the device is in normal operating mode. When at high level, the device is in test mode or FFPI mode. The TST pin integrates a permanent pull-down resistor of about 15 k $\Omega$ , so that it can be left unconnected for normal operation. Note that when setting the TST pin to low or high level at power up, it must remain in the same state during the duration of the whole operation. ### 11.5.2 Debug Architecture Figure 11-4 shows the Debug Architecture used in the SAM3. The Cortex-M3 embeds four functional units for debug: - SWJ-DP (Serial Wire/JTAG Debug Port) - FPB (Flash Patch Breakpoint) - DWT (Data Watchpoint and Trace) - ITM (Instrumentation Trace Macrocell) - TPIU (Trace Port Interface Unit) The debug architecture information that follows is mainly dedicated to developers of SWJ-DP Emulators/Probes and debugging tool vendors for Cortex M3-based microcontrollers. For further details on SWJ-DP see the Cortex M3 technical reference manual. Figure 11-4. Debug Architecture # 11.5.3 Serial Wire/JTAG Debug Port (SWJ-DP) The Cortex-M3 embeds a SWJ-DP Debug port which is the standard CoreSight<sup>™</sup> debug port. It combines Serial Wire Debug Port (SW-DP), from 2 to 3 pins and JTAG debug Port (JTAG-DP), 5 pins. By default, the JTAG Debug Port is active. If the host debugger wants to switch to the Serial Wire Debug Port, it must provide a dedicated JTAG sequence on TMS/SWDIO and TCK/SWCLK which disables JTAG-DP and enables SW-DP. When the Serial Wire Debug Port is active, TDO/TRACESWO can be used for trace. The asynchronous TRACE output (TRACESWO) is multiplexed with TDO. The asynchronous trace can only be used with SW-DP, not JTAG-DP. Table 11-2. SWJ-DP Pin List | Pin Name | JTAG Port | Serial Wire Debug Port | |--------------|-----------|----------------------------| | TMS/SWDIO | TMS | SWDIO | | TCK/SWCLK | TCK | SWCLK | | TDI | TDI | - | | TDO/TRACESWO | TDO | TRACESWO (optional: trace) | SW-DP or JTAG-DP mode is selected when JTAGSEL is low. It is not possible to switch directly between SWJ-DP and JTAG boundary scan operations. A chip reset must be performed after JTAGSEL is changed. #### 11.5.3.1 SW-DP and JTAG-DP Selection Mechanism Debug port selection mechanism is done by sending specific **SWDIOTMS** sequence. The JTAG-DP is selected by default after reset. - Switch from JTAG-DP to SW-DP. The sequence is: - Send more than 50 SWCLKTCK cycles with SWDIOTMS = 1 - Send the 16-bit sequence on SWDIOTMS = 0111100111100111 (0x79E7 MSB first) - Send more than 50 SWCLKTCK cycles with SWDIOTMS = 1 - Switch from SWD to JTAG. The sequence is: - Send more than 50 SWCLKTCK cycles with SWDIOTMS = 1 - Send the 16-bit sequence on SWDIOTMS = 00111100111 (0x3CE7 MSB first) - Send more than 50 SWCLKTCK cycles with SWDIOTMS = 1 #### 11.5.4 FPB (Flash Patch Breakpoint) ### The FPB: - Implements hardware breakpoints - Patches code and data from code space to system space. #### The FPB unit contains: - Two literal comparators for matching against literal loads from Code space, and remapping to a corresponding area in System space. - Six instruction comparators for matching against instruction fetches from Code space and remapping to a corresponding area in System space. - Alternatively, comparators can also be configured to generate a Breakpoint instruction to the processor core on a match. # 11.5.5 DWT (Data Watchpoint and Trace) The DWT contains four comparators which can be configured to generate the following: - PC sampling packets at set intervals - PC or Data watchpoint packets - Watchpoint event to halt core The DWT contains counters for the items that follow: - Clock cycle (CYCCNT) - Folded instructions - Load Store Unit (LSU) operations - Sleep Cycles - CPI (all instruction cycles except for the first cycle) - Interrupt overhead ### 11.5.6 ITM (Instrumentation Trace Macrocell) The ITM is an application driven trace source that supports printf style debugging to trace Operating System (OS) and application events, and emits diagnostic system information. The ITM emits trace information as packets which can be generated by three different sources with several priority levels: - **Software trace**: Software can write directly to ITM stimulus registers. This can be done thanks to the "printf" function. For more information, refer to Section 11.5.6.1 "How to Configure the ITM". - Hardware trace: The ITM emits packets generated by the DWT. - **Time stamping**: Timestamps are emitted relative to packets. The ITM contains a 21-bit counter to generate the timestamp. #### 11.5.6.1 How to Configure the ITM The following example describes how to output trace data in asynchronous trace mode. - Configure the TPIU for asynchronous trace mode (refer to Section 11.5.6.3 "5.4.3. How to Configure the TPIU") - Enable the write accesses into the ITM registers by writing "0xC5ACCE55" into the Lock Access Register (Address: 0xE0000FB0) - Write 0x00010015 into the Trace Control Register: - Enable ITM - Enable Synchronization packets - Enable SWO behavior - Fix the ATB ID to 1 - Write 0x1 into the Trace Enable Register: - Enable the Stimulus port 0 - Write 0x1 into the Trace Privilege Register: - Stimulus port 0 only accessed in privileged mode (Clearing a bit in this register will result in the corresponding stimulus port being accessible in user mode.) - Write into the Stimulus port 0 register: TPIU (Trace Port Interface Unit) The TPIU acts as a bridge between the on-chip trace data and the Instruction Trace Macrocell (ITM). The TPIU formats and transmits trace data off-chip at frequencies asynchronous to the core. #### 11.5.6.2 Asynchronous Mode The TPIU is configured in asynchronous mode, trace data are output using the single TRACESWO pin. The TRACESWO signal is multiplexed with the TDO signal of the JTAG Debug Port. As a consequence, asynchronous trace mode is only available when the Serial Wire Debug mode is selected since TDO signal is used in JTAG debug mode. Two encoding formats are available for the single pin output: - Manchester encoded stream. This is the reset value. - NRZ\_based UART byte structure #### 11.5.6.3 5.4.3. How to Configure the TPIU This example only concerns the asynchronous trace mode. - Set the TRCENA bit to 1 into the Debug Exception and Monitor Register (0xE000EDFC) to enable the use of trace and debug blocks. - Write 0x2 into the Selected Pin Protocol Register - Select the Serial Wire Output NRZ - Write 0x100 into the Formatter and Flush Control Register - Set the suitable clock prescaler value into the Async Clock Prescaler Register to scale the baud rate of the asynchronous output (this can be done automatically by the debugging tool). # 11.5.7 IEEE® 1149.1 JTAG Boundary Scan IEEE 1149.1 JTAG Boundary Scan allows pin-level access independent of the device packaging technology. IEEE 1149.1 JTAG Boundary Scan is enabled when TST is tied to low, while JTAGSEL is high during power-up, and must be kept in this state during the whole boundary scan operation. The SAMPLE, EXTEST and BYPASS functions are implemented. In SWD/JTAG debug mode, the ARM processor responds with a non-JTAG chip ID that identifies the processor. This is not IEEE 1149.1 JTAG-compliant. It is not possible to switch directly between JTAG Boundary Scan and SWJ Debug Port operations. A chip reset must be performed after JTAGSEL is changed. A Boundary-scan Descriptor Language (BSDL) file is provided on Atmel's web site to set up the test. # 11.5.7.1 JTAG Boundary-scan Register The Boundary-scan Register (BSR) contains a number of bits which correspond to active pins and associated control signals. Each SAM3 input/output pin corresponds to a 3-bit register in the BSR. The OUTPUT bit contains data that can be forced on the pad. The INPUT bit facilitates the observability of data applied to the pad. The CONTROL bit selects the direction of the pad. For more information, please refer to BDSL files available for the SAM3 Series. # 11.5.8 ID Code Register Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |----|-----------------------|-------|----|-------------|------------|--------------|----|--| | | VER | SION | | PART NUMBER | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | PART NUMBER | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | PART N | UMBER | | | MANUFACTUR | RER IDENTITY | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MANUFACTURER IDENTITY | | | | | | | | # • VERSION[31:28]: Product Version Number Set to 0x0. # • PART NUMBER[27:12]: Product Part Number | Chip Name | Chip ID | |-----------|---------| | SAM3S8 | 0x05B2D | # • MANUFACTURER IDENTITY[11:1] Set to 0x01F. # • Bit[0] Required by IEEE Std. 1149.1 Set to 0x1. | Chip Name | JTAG ID Code | | | |-----------|--------------|--|--| | SAM3S8 | 0x05B2D03F | | | # 12. Reset Controller (RSTC) # 12.1 Description The Reset Controller (RSTC), based on power-on reset cells, handles all the resets of the system without any external components. It reports which reset occurred last. The Reset Controller also drives independently or simultaneously the external reset and the peripheral and processor resets. # 12.2 Embedded Characteristics - Manages all resets of the system, Including - External devices through the NRST pin - Processor reset - Peripheral set reset - Based on embedded power-on cell - Reset source status - Status of the last reset - Either software reset, user reset, watchdog reset - External reset signal shaping # 12.3 Block Diagram Figure 12-1. Reset Controller Block Diagram # 12.4 Functional Description #### 12.4.1 Reset Controller Overview The Reset Controller is made up of an NRST Manager and a Reset State Manager. It runs at Slow Clock and generates the following reset signals: - proc\_nreset: Processor reset line. It also resets the Watchdog Timer. - periph\_nreset: Affects the whole set of embedded peripherals. - nrst\_out: Drives the NRST pin. These reset signals are asserted by the Reset Controller, either on external events or on software action. The Reset State Manager controls the generation of reset signals and provides a signal to the NRST Manager when an assertion of the NRST pin is required. The NRST Manager shapes the NRST assertion during a programmable time, thus controlling external device resets. The Reset Controller Mode Register (RSTC\_MR), allowing the configuration of the Reset Controller, is powered with VDDIO, so that its configuration is saved as long as VDDIO is on. ### 12.4.2 NRST Manager After power-up, NRST is an output during the ERSTL time period defined in the RSTC\_MR. When ERSTL has elapsed, the pin behaves as an input and all the system is held in reset if NRST is tied to GND by an external signal. The NRST Manager samples the NRST input pin and drives this pin low when required by the Reset State Manager. Figure 12-2 shows the block diagram of the NRST Manager. Figure 12-2. NRST Manager #### 12.4.2.1 NRST Signal or Interrupt The NRST Manager samples the NRST pin at Slow Clock speed. When the line is detected low, a User Reset is reported to the Reset State Manager. However, the NRST Manager can be programmed to not trigger a reset when an assertion of NRST occurs. Writing the bit URSTEN at 0 in RSTC\_MR disables the User Reset trigger. The level of the pin NRST can be read at any time in the bit NRSTL (NRST level) in RSTC\_SR. As soon as the pin NRST is asserted, the bit URSTS in RSTC\_SR is set. This bit clears only when RSTC\_SR is read. The Reset Controller can also be programmed to generate an interrupt instead of generating a reset. To do so, the bit URSTIEN in RSTC MR must be written at 1. #### 12.4.2.2 NRST External Reset Control The Reset State Manager asserts the signal ext\_nreset to assert the NRST pin. When this occurs, the "nrst\_out" signal is driven low by the NRST Manager for a time programmed by the field ERSTL in RSTC\_MR. This assertion duration, named EXTERNAL\_RESET\_LENGTH, lasts $2^{(ERSTL+1)}$ Slow Clock cycles. This gives the approximate duration of an assertion between 60 $\mu$ s and 2 seconds. Note that ERSTL at 0 defines a two-cycle duration for the NRST pulse. This feature allows the Reset Controller to shape the NRST pin level, and thus to guarantee that the NRST line is driven low for a time compliant with potential external devices connected on the system reset. As the ERSTL field is within RSTC\_MR register, which is backed-up, it can be used to shape the system power-up reset for devices requiring a longer startup time than the Slow Clock Oscillator. ### 12.4.3 Brownout Manager The Brownout manager is embedded within the Supply Controller, please refer to the product Supply Controller section for a detailed description. #### 12.4.4 Reset States The Reset State Manager handles the different reset sources and generates the internal reset signals. It reports the reset status in the field RSTTYP of the Status Register (RSTC\_SR). The update of the field RSTTYP is performed when the processor reset is released. #### 12.4.4.1 General Reset A general reset occurs when a Power-on-reset is detected, a Brownout or a Voltage regulation loss is detected by the Supply controller. The vddcore\_nreset signal is asserted by the Supply Controller when a general reset occurs. All the reset signals are released and the field RSTTYP in RSTC\_SR reports a General Reset. As the RSTC\_MR is reset, the NRST line rises 2 cycles after the vddcore\_nreset, as ERSTL defaults at value 0x0. Figure 12-3 shows how the General Reset affects the reset signals. Figure 12-3. General Reset State ### 12.4.4.2 Backup Reset A Backup reset occurs when the chip returns from Backup mode. The core\_backup\_reset signal is asserted by the Supply Controller when a Backup reset occurs. The field RSTTYP in RSTC\_SR is updated to report a Backup Reset. #### 12.4.4.3 User Reset The User Reset is entered when a low level is detected on the NRST pin and the bit URSTEN in RSTC\_MR is at 1. The NRST input signal is resynchronized with SLCK to insure proper behavior of the system. The User Reset is entered as soon as a low level is detected on NRST. The Processor Reset and the Peripheral Reset are asserted. The User Reset is left when NRST rises, after a two-cycle resynchronization time and a 3-cycle processor startup. The processor clock is re-enabled as soon as NRST is confirmed high. When the processor reset signal is released, the RSTTYP field of the Status Register (RSTC\_SR) is loaded with the value 0x4, indicating a User Reset. The NRST Manager guarantees that the NRST line is asserted for EXTERNAL\_RESET\_LENGTH Slow Clock cycles, as programmed in the field ERSTL. However, if NRST does not rise after EXTERNAL\_RESET\_LENGTH because it is driven low externally, the internal reset lines remain asserted until NRST actually rises. Figure 12-4. User Reset State # 12.4.4.4 Software Reset The Reset Controller offers several commands used to assert the different reset signals. These commands are performed by writing the Control Register (RSTC CR) with the following bits at 1: - PROCRST: Writing PROCRST at 1 resets the processor and the watchdog timer. - PERRST: Writing PERRST at 1 resets all the embedded peripherals, including the memory system, and, in particular, the Remap Command. The Peripheral Reset is generally used for debug purposes. Except for debug purposes, PERRST must always be used in conjunction with PROCRST (PERRST and PROCRST set both at 1 simultaneously). - EXTRST: Writing EXTRST at 1 asserts low the NRST pin during a time defined by the field ERSTL in the Mode Register (RSTC\_MR). The software reset is entered if at least one of these bits is set by the software. All these commands can be performed independently or simultaneously. The software reset lasts 3 Slow Clock cycles. The internal reset signals are asserted as soon as the register write is performed. This is detected on the Master Clock (MCK). They are released when the software reset is left, i.e.; synchronously to SLCK. If EXTRST is set, the nrst\_out signal is asserted depending on the programming of the field ERSTL. However, the resulting falling edge on NRST does not lead to a User Reset. If and only if the PROCRST bit is set, the Reset Controller reports the software status in the field RSTTYP of the Status Register (RSTC\_SR). Other Software Resets are not reported in RSTTYP. As soon as a software operation is detected, the bit SRCMP (Software Reset Command in Progress) is set in the Status Register (RSTC\_SR). It is cleared as soon as the software reset is left. No other software reset can be performed while the SRCMP bit is set, and writing any value in RSTC\_CR has no effect. Figure 12-5. Software Reset ### 12.4.4.5 Watchdog Reset The Watchdog Reset is entered when a watchdog fault occurs. This state lasts 3 Slow Clock cycles. When in Watchdog Reset, assertion of the reset signals depends on the WDRPROC bit in WDT\_MR: - If WDRPROC is 0, the Processor Reset and the Peripheral Reset are asserted. The NRST line is also asserted, depending on the programming of the field ERSTL. However, the resulting low level on NRST does not result in a User Reset state. - If WDRPROC = 1, only the processor reset is asserted. The Watchdog Timer is reset by the proc\_nreset signal. As the watchdog fault always causes a processor reset if WDRSTEN is set, the Watchdog Timer is always reset after a Watchdog Reset, and the Watchdog is enabled by default and with a period set to a maximum. When the WDRSTEN in WDT\_MR bit is reset, the watchdog fault has no impact on the reset controller. Figure 12-6. Watchdog Reset ## 12.4.5 Reset State Priorities The Reset State Manager manages the following priorities between the different reset sources, given in descending order: - General Reset - Backup Reset - Watchdog Reset - Software Reset - User Reset Particular cases are listed below: - When in User Reset: - A watchdog event is impossible because the Watchdog Timer is being reset by the proc\_nreset signal. - A software reset is impossible, since the processor reset is being activated. - When in Software Reset: - A watchdog event has priority over the current state. - The NRST has no effect. - When in Watchdog Reset: - The processor reset is active and so a Software Reset cannot be programmed. - A User Reset cannot be entered. ## 12.4.6 Reset Controller Status Register The Reset Controller status register (RSTC\_SR) provides several status fields: - RSTTYP field: This field gives the type of the last reset, as explained in previous sections. - SRCMP bit: This field indicates that a Software Reset Command is in progress and that no further software reset should be performed until the end of the current one. This bit is automatically cleared at the end of the current software reset. - NRSTL bit: The NRSTL bit of the Status Register gives the level of the NRST pin sampled on each MCK rising edge. - URSTS bit: A high-to-low transition of the NRST pin sets the URSTS bit of the RSTC\_SR register. This transition is also detected on the Master Clock (MCK) rising edge (see Figure 12-7). If the User Reset is disabled (URSTEN = 0) and if the interruption is enabled by the URSTIEN bit in the RSTC\_MR register, the URSTS bit triggers an interrupt. Reading the RSTC\_SR status register resets the URSTS bit and clears the interrupt. Figure 12-7. Reset Controller Status and Interrupt # 12.5 Reset Controller (RSTC) User Interface Table 12-1. Register Mapping | Offset | Register | Name | Access | Reset | |--------|------------------|---------|------------|-------------| | 0x00 | Control Register | RSTC_CR | Write-only | - | | 0x04 | Status Register | RSTC_SR | Read-only | 0x0000_0000 | | 0x08 | Mode Register | RSTC_MR | Read-write | 0x0000 0001 | # 12.5.1 Reset Controller Control Register Name: RSTC\_CR Address: 0x400E1400 Access: Write-only | ACCESS. | vviile-only | | | | | | | |---------|-------------|----|----|--------|--------|----|---------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | KI | ΞY | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | _ | 1 | _ | 1 | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | _ | _ | ı | ı | | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | EXTRST | PERRST | _ | PROCRST | | | | | | | | | | #### • PROCRST: Processor Reset 0 = No effect. 1 = If KEY is correct, resets the processor. # • PERRST: Peripheral Reset 0 = No effect. 1 = If KEY is correct, resets the peripherals. #### • EXTRST: External Reset 0 = No effect. 1 = If KEY is correct, asserts the NRST pin. ### KEY: Password Should be written at value 0xA5. Writing any other value in this field aborts the write operation. # 12.5.2 Reset Controller Status Register Name: RSTC\_SR Address: 0x400E1404 | Access: | Read-only | | | |---------|-----------|----|--| | 31 | 30 | 29 | | | | • | | | | | | | |----|--------------|----|----|----|----|--------|--------------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | - | _ | ı | _ | | | - | | | | | | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | - | _ | SRCMP | NRSTL | | | <del>-</del> | - | - | - | • | | <del>-</del> | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | | RSTTYP | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | _ | _ | _ | _ | _ | URSTS | | | | | | | | | | #### · URSTS: User Reset Status 0 = No high-to-low edge on NRST happened since the last read of RSTC\_SR. 1 = At least one high-to-low transition of NRST has been detected since the last read of RSTC\_SR. # • RSTTYP: Reset Type Reports the cause of the last processor reset. Reading this RSTC\_SR does not reset this field. | | RSTTYP Reset Type | | Reset Type | Comments | | | | |---|-------------------|---|----------------|------------------------------------------|--|--|--| | 0 | 0 | 0 | General Reset | First power-up Reset | | | | | 0 | 0 | 1 | Backup Reset | Return from Backup mode | | | | | 0 | 1 | 0 | Watchdog Reset | Watchdog fault occurred | | | | | 0 | 1 | 1 | Software Reset | Processor reset required by the software | | | | | 1 | 0 | 0 | User Reset | NRST pin detected low | | | | #### • NRSTL: NRST Pin Level Registers the NRST Pin Level at Master Clock (MCK). # • SRCMP: Software Reset Command in Progress 0 = No software command is being performed by the reset controller. The reset controller is ready for a software command. 1 = A software reset command is being performed by the reset controller. The reset controller is busy. # 12.5.3 Reset Controller Mode Register Name: RSTC\_MR Address: 0x400E1408 Access: Read-write | Access: | Read-write | | | | | | | |---------|------------|------|--------------|----|-----------|-----|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | KE | ΞY | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | _ | - | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | | ER | STL | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | | URSTIEN | _ | _ | _ | URSTEN | | _ | 14 – | 13 - | 12<br>-<br>4 | 11 | 10<br>ERS | _ | 8 | #### • URSTEN: User Reset Enable 0 = The detection of a low level on the pin NRST does not generate a User Reset. 1 = The detection of a low level on the pin NRST triggers a User Reset. # • URSTIEN: User Reset Interrupt Enable 0 = USRTS bit in RSTC\_SR at 1 has no effect on rstc\_irq. 1 = USRTS bit in RSTC\_SR at 1 asserts rstc\_irq if URSTEN = 0. ## • ERSTL: External Reset Length This field defines the external reset length. The external reset is asserted during a time of 2<sup>(ERSTL+1)</sup> Slow Clock cycles. This allows assertion duration to be programmed between 60 µs and 2 seconds. #### . KEY: Password Should be written at value 0xA5. Writing any other value in this field aborts the write operation. # 13. Real-time Timer (RTT) # 13.1 Description The Real-time Timer is built around a 32-bit counter used to count roll-over events of the programmable 16-bit prescaler which enables counting elapsed seconds from a 32 kHz slow clock source. It generates a periodic interrupt and/or triggers an alarm on a programmed value. ## 13.2 Embedded Characteristics - 32-bit Free-running back-up counter - Integrates a 16-bit programmable prescaler running on slow clock - Alarm Register capable to generate a wake-up of the system through the Shut Down Controller # 13.3 Block Diagram Figure 13-1. Real-time Timer # 13.4 Functional Description The Real-time Timer can be used to count elapsed seconds. It is built around a 32-bit counter fed by Slow Clock divided by a programmable 16-bit value. The value can be programmed in the field RTPRES of the Real-time Mode Register (RTT\_MR). Programming RTPRES at 0x00008000 corresponds to feeding the real-time counter with a 1 Hz signal (if the Slow Clock is 32.768 kHz). The 32-bit counter can count up to 2<sup>32</sup> seconds, corresponding to more than 136 years, then roll over to 0. The Real-time Timer can also be used as a free-running timer with a lower time-base. The best accuracy is achieved by writing RTPRES to 3. Programming RTPRES to 1 or 2 is possible, but may result in losing status events because the status register is cleared two Slow Clock cycles after read. Thus if the RTT is configured to trigger an interrupt, the interrupt occurs during 2 Slow Clock cycles after reading RTT\_SR. To prevent several executions of the interrupt handler, the interrupt must be disabled in the interrupt handler and re-enabled when the status register is clear. The Real-time Timer value (CRTV) can be read at any time in the register RTT\_VR (Real-time Value Register). As this value can be updated asynchronously from the Master Clock, it is advisable to read this register twice at the same value to improve accuracy of the returned value. The current value of the counter is compared with the value written in the alarm register RTT\_AR (Real-time Alarm Register). If the counter value matches the alarm, the bit ALMS in RTT\_SR is set. The alarm register is set to its maximum value, corresponding to 0xFFFF\_FFFF, after a reset. The bit RTTINC in RTT\_SR is set each time the Real-time Timer counter is incremented. This bit can be used to start a periodic interrupt, the period being one second when the RTPRES is programmed with 0x8000 and Slow Clock equal to 32.768 Hz. Reading the RTT\_SR status register resets the RTTINC and ALMS fields. Writing the bit RTTRST in RTT\_MR immediately reloads and restarts the clock divider with the new programmed value. This also resets the 32-bit counter. Note: Because of the asynchronism between the Slow Clock (SCLK) and the System Clock (MCK): - 1) The restart of the counter and the reset of the RTT\_VR current value register is effective only 2 slow clock cycles after the write of the RTTRST bit in the RTT\_MR register. - 2) The status register flags reset is taken into account only 2 slow clock cycles after the read of the RTT\_SR (Status Register). Figure 13-2. RTT Counting # 13.5 Real-time Timer (RTT) User Interface Table 13-1. Register Mapping | Offset | Register | Name | Access | Reset | |--------|-----------------|--------|------------|-------------| | 0x00 | Mode Register | RTT_MR | Read-write | 0x0000_8000 | | 0x04 | Alarm Register | RTT_AR | Read-write | 0xFFFF_FFFF | | 0x08 | Value Register | RTT_VR | Read-only | 0x0000_0000 | | 0x0C | Status Register | RTT_SR | Read-only | 0x0000_0000 | # 13.5.1 Real-time Timer Mode Register Name: RTT\_MR Address: 0x400E1430 Access: Read-write | Access: | Read-write | | | | | | | |---------|------------|----|-----|-----|--------|-----------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | - | - | - | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | - | - | RTTRST | RTTINCIEN | ALMIEN | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | RTP | RES | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | RTP | RES | | | | #### RTPRES: Real-time Timer Prescaler Value Defines the number of SLCK periods required to increment the Real-time timer. RTPRES is defined as follows: RTPRES = 0: The prescaler period is equal to $2^{16}$ \* SCLK period. RTPRES ≠ 0: The prescaler period is equal to RTPRES \* SCLK period. ### • ALMIEN: Alarm Interrupt Enable 0 = The bit ALMS in RTT\_SR has no effect on interrupt. 1 = The bit ALMS in RTT\_SR asserts interrupt. ## • RTTINCIEN: Real-time Timer Increment Interrupt Enable 0 = The bit RTTINC in RTT\_SR has no effect on interrupt. 1 = The bit RTTINC in RTT\_SR asserts interrupt. #### • RTTRST: Real-time Timer Restart 0 = No effect. 1 = Reloads and restarts the clock divider with the new programmed value. This also resets the 32-bit counter. # 13.5.2 Real-time Timer Alarm Register Name: RTT\_AR Address: 0x400E1434 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|----| | | | | AL | MV | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | AL | MV | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | AL | MV | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | AL | MV | | | | # • ALMV: Alarm Value Defines the alarm value (ALMV+1) compared with the Real-time Timer. # 13.5.3 Real-time Timer Value Register Name: RTT\_VR Address: 0x400E1438 Access: Read-only | | • | | | | | | | |----|----|----|----|-----|----|----|----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | CR | RTV | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | CR | RTV | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | CR | RTV | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | CR | RTV | | | | # • CRTV: Current Real-time Value Returns the current value of the Real-time Timer. # 13.5.4 Real-time Timer Status Register Name: RTT\_SR Address: 0x400E143C Access: Read-only | Access: | Read-only | | | | | | | |---------|-----------|----|----|----|----|--------|------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | - | _ | _ | _ | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | - | _ | - | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | RTTINC | ALMS | #### • ALMS: Real-time Alarm Status 0 = The Real-time Alarm has not occurred since the last read of RTT\_SR. 1 = The Real-time Alarm occurred since the last read of RTT\_SR. ## • RTTINC: Real-time Timer Increment 0 = The Real-time Timer has not been incremented since the last read of the RTT\_SR. 1 = The Real-time Timer has been incremented since the last read of the RTT\_SR. # 14. Real Time Clock (RTC) # 14.1 Description The Real-time Clock (RTC) peripheral is designed for very low power consumption. It combines a complete time-of-day clock with alarm and a two-hundred-year Gregorian or Persian calendar, complemented by a programmable periodic interrupt. The alarm and calendar registers are accessed by a 32-bit data bus. The time and calendar values are coded in binary-coded decimal (BCD) format. The time format can be 24-hour mode or 12-hour mode with an AM/PM indicator. Updating time and calendar fields and configuring the alarm fields are performed by a parallel capture on the 32-bit data bus. An entry control is performed to avoid loading registers with incompatible BCD format data or with an incompatible date according to the current month/year/century. A clock divider calibration circuitry enables to compensate crystal oscillator frequency inaccuracy. An RTC output can be programmed to generate several waveforms, including a prescaled clock derived from 32.768 kHz. # 14.2 Block Diagram Figure 14-1. RTC Block Diagram ## 14.3 Product Dependencies ### 14.3.1 Power Management The Real-time Clock is continuously clocked at 32768 Hz. The Power Management Controller has no effect on RTC behavior. #### 14.3.2 Interrupt RTC interrupt line is connected on one of the internal sources of the interrupt controller. RTC interrupt requires the interrupt controller to be programmed first. # 14.4 Functional Description The RTC provides a full binary-coded decimal (BCD) clock that includes century (19/20), year (with leap years), month, date, day, hours, minutes and seconds. The valid year range is 1900 to 2099 in Gregorian mode, a two-hundred-year calendar. (Or 1300 to 1499 in Persian mode.) The RTC can operate in 24-hour mode or in 12-hour mode with an AM/PM indicator. Corrections for leap years are included (all years divisible by 4 being leap years). This is correct up to the year 2099. #### 14.4.1 Reference Clock The reference clock is Slow Clock (SLCK). It can be driven internally or by an external 32.768 kHz crystal. During low power modes of the processor, the oscillator runs and power consumption is critical. The crystal selection has to take into account the current consumption for power saving and the frequency drift due to temperature effect on the circuit for time accuracy. ### 14.4.2 Timing The RTC is updated in real time at one-second intervals in normal mode for the counters of seconds, at one-minute intervals for the counter of minutes and so on. Due to the asynchronous operation of the RTC with respect to the rest of the chip, to be certain that the value read in the RTC registers (century, year, month, date, day, hours, minutes, seconds) are valid and stable, it is necessary to read these registers twice. If the data is the same both times, then it is valid. Therefore, a minimum of two and a maximum of three accesses are required. #### 14.4.3 Alarm The RTC has five programmable fields: month, date, hours, minutes and seconds. Each of these fields can be enabled or disabled to match the alarm condition: - If all the fields are enabled, an alarm flag is generated (the corresponding flag is asserted and an interrupt generated if enabled) at a given month, date, hour/minute/second. - If only the "seconds" field is enabled, then an alarm is generated every minute. Depending on the combination of fields enabled, a large number of possibilities are available to the user ranging from minutes to 365/366 days. ## 14.4.4 Error Checking Verification on user interface data is performed when accessing the century, year, month, date, day, hours, minutes, seconds and alarms. A check is performed on illegal BCD entries such as illegal date of the month with regard to the year and century configured. If one of the time fields is not correct, the data is not loaded into the register/counter and a flag is set in the validity register. The user can not reset this flag. It is reset as soon as an acceptable value is programmed. This avoids any further side effects in the hardware. The same procedure is done for the alarm. The following checks are performed: - 1. Century (check if it is in range 19 20 or 13-14 in Persian mode) - 2. Year (BCD entry check) - 3. Date (check range 01 31) - 4. Month (check if it is in BCD range 01 12, check validity regarding "date") - 5. Day (check range 1 7) - 6. Hour (BCD checks: in 24-hour mode, check range 00 23 and check that AM/PM flag is not set if RTC is set in 24-hour mode; in 12-hour mode check range 01 12) - 7. Minute (check BCD and range 00 59) - 8. Second (check BCD and range 00 59) Note: If the 12-hour mode is selected by means of the RTC\_MODE register, a 12-hour value can be programmed and the returned value on RTC\_TIME will be the corresponding 24-hour value. The entry control checks the value of the AM/PM indicator (bit 22 of RTC\_TIME register) to determine the range to be checked. ## 14.4.5 Updating Time/Calendar To update any of the time/calendar fields, the user must first stop the RTC by setting the corresponding field in the Control Register. Bit UPDTIM must be set to update time fields (hour, minute, second) and bit UPDCAL must be set to update calendar fields (century, year, month, date, day). Then the user must poll or wait for the interrupt (if enabled) of bit ACKUPD in the Status Register. Once the bit reads 1, it is mandatory to clear this flag by writing the corresponding bit in RTC\_SCCR. The user can now write to the appropriate Time and Calendar register. Once the update is finished, the user must reset (0) UPDTIM and/or UPDCAL in the Control When entering programming mode of the calendar fields, the time fields remain enabled. When entering the programming mode of the time fields, both time and calendar fields are stopped. This is due to the location of the calendar logic circuity (downstream for low-power considerations). It is highly recommended to prepare all the fields to be updated before entering programming mode. In successive update operations, the user must wait at least one second after resetting the UPDTIM/UPDCAL bit in the RTC\_CR (Control Register) before setting these bits again. This is done by waiting for the SEC flag in the Status Register before setting UPDTIM/UPDCAL bit. After resetting UPDTIM/UPDCAL, the SEC flag must also be cleared. Figure 14-2. Update Sequence ## 14.4.6 RTC Accurate Clock Calibration The crystal oscillator that drives the RTC may not be as accurate as expected mainly due to temperature variation. The RTC is equipped with circuitry able to correct slow clock crystal drift. To compensate for possible temperature variations over time, this accurate clock calibration circuitry can be programmed on-the-fly and also programmed during application manufacturing, in order to correct the crystal frequency accuracy at room temperature (20-25°C). The typical clock drift range at room temperature is ±20 ppm. In a temperature range of -40°C to +85°C, the 32.768 KHz crystal oscillator clock inaccuracy can be up to -200 ppm. The RTC clock calibration circuitry allows positive or negative correction in a range of 1.5 ppm to 1950 ppm. After correction, the remaining crystal drift will be as follows: below 1 ppm, for an initial crystal drift between 1.5 ppm up to 90 ppm, below 2 ppm, for an initial crystal drift between 90 ppm up to 130 ppm, below 5 ppm, for an initial crystal drift between 130 ppm up to 200 ppm. The calibration circuitry acts by slightly modifying the 1 Hz clock period from time to time. When the period is modified, depending on the sign of the correction, the 1 Hz clock period increases or reduces by around 4 ms. The period interval between 2 correction events is programmable in order to cover the possible crystal oscillator clock variations. The inaccuracy of a crystal oscillator at typical room temperature (±20 ppm at 20-25 degrees Celsius) can be compensated if a reference clock/signal is used to measure such inaccuracy. This kind of calibration operation can be set up during the final product manufacturing by means of measurement equipment embedding such a reference clock. The correcting value must be programmed into the RTC Mode Register (RTC\_MR) and this value will be kept as long as the circuitry is powered (backup area). Removing the backup power supply cancels this calibration. This room temperature calibration can be further processed by means of the networking capability of the target application. To ease the comparison of the inherent crystal accuracy with the reference clock/signal during manufacturing, an internal prescaled 32.768KHz clock derivative signal can be assigned to drive RTCOUT0, RTCOUT1 outputs. To accommodate the measure, several clock frequencies can be selected among 1 Hz, 32 Hz, 64 Hz, 512 Hz. In any event, this adjustment does not take into account the temperature variation. The frequency drift (up to -200 ppm) due to temperature variation can be compensated using a reference time if the application can access such a reference. If a reference time cannot be used, a temperature sensor can be placed close to the crystal oscillator in order to get the operating temperature of the crystal oscillator. Once obtained, the temperature may be converted using a lookup table (describing the accuracy/temperature curve of the crystal oscillator used) and RTC\_MR configured accordingly. The calibration can be performed on-the-fly. This adjustment method is not based on a measurement of the crystal frequency/drift and therefore can be improved by means of the networking capability of the target application. If no crystal frequency adjustment has been done during manufacturing, it is still possible to do. In the case where a reference time of day can be obtained through LAN/WAN network, it is possible to calculate the drift of the application crystal oscillator by comparing the values read on RTC Time Register (RTC\_TIMR) and programming the HIGHPPM and CORRECTION bitfields on RTC\_MR according to the difference measured between the reference time and those of RTC\_TIMR. #### 14.4.7 Waveform Generation Up to 2 waveforms can be generated at a time from the RTC in order to take advantage of the RTC inherent prescalers while the RTC is the only powered circuitry (low power mode of operation, backup mode) or in any active modes. Going into backup or low power operating modes does not affect the waveform generation outputs. Both outputs (RTCOUT0, RTCOUT1) can have a source driver selected among 7 possibilities. RTCOUT0 and RTCOUT1 have independent source selection registers. For each output: The first selection choice sticks the associated output at 0. (This is the reset value and it can be used at anytime to disable the waveform generation.) Selection choices 1 to 4 respectively select 1Hz, 32Hz, 64Hz and 512Hz. 32Hz or 64Hz can drive, for example, a TN LCD backplane signal while 1Hz can be used to drive a blinking character like ":" for basic time display (hour, minute) on TN LCDs. Selection choice 5 provides a toggling signal when the RTC alarm is reached. Selection choice 6 provides a copy of the alarm flag, so the associated output is set high (logical 1) when an alarm occurs and immediately cleared when software clears the alarm interrupt source. Selection choice 7 provides a 1Hz periodic high pulse of 15 µs duration that can be used to drive external devices for power consumption reduction or any other purpose. The PIO lines associated to RTCOUT0, RTCOUT1 are automatically selecting these waveforms as soon as RTC\_MR register fields OUT0 and OUT1 differ from 0. Figure 14-3. Waveform Generation # 14.5 Real Time Clock (RTC) User Interface Table 14-1. Register Mapping | Offset | Register | Name | Access | Reset | |-----------|-------------------------------|------------|------------|------------| | 0x00 | Control Register | RTC_CR | Read-write | 0x0 | | 0x04 | Mode Register | RTC_MR | Read-write | 0x0 | | 0x08 | Time Register | RTC_TIMR | Read-write | 0x0 | | 0x0C | Calendar Register | RTC_CALR | Read-write | 0x01810720 | | 0x10 | Time Alarm Register | RTC_TIMALR | Read-write | 0x0 | | 0x14 | Calendar Alarm Register | RTC_CALALR | Read-write | 0x01010000 | | 0x18 | Status Register | RTC_SR | Read-only | 0x0 | | 0x1C | Status Clear Command Register | RTC_SCCR | Write-only | _ | | 0x20 | Interrupt Enable Register | RTC_IER | Write-only | _ | | 0x24 | Interrupt Disable Register | RTC_IDR | Write-only | _ | | 0x28 | Interrupt Mask Register | RTC_IMR | Read-only | 0x0 | | 0x2C | Valid Entry Register | RTC_VER | Read-only | 0x0 | | 0x30-0xF8 | Reserved Register | - | _ | _ | | 0xFC | Reserved Register | _ | _ | _ | Note: if an offset is not listed in the table it must be considered as reserved. # 14.5.1 RTC Control Register Name: RTC\_CR Address: 0x400E1460 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----------|--------| | _ | _ | _ | - | - | | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | ı | 1 | - | CALEVSEL | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | ı | ı | ı | TIMEVSEL | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | UPDCAL | UPDTIM | ## • UPDTIM: Update Request Time Register 0 = No effect. 1 = Stops the RTC time counting. Time counting consists of second, minute and hour counters. Time counters can be programmed once this bit is set and acknowledged by the bit ACKUPD of the Status Register. # • UPDCAL: Update Request Calendar Register 0 = No effect. 1 = Stops the RTC calendar counting. Calendar counting consists of day, date, month, year and century counters. Calendar counters can be programmed once this bit is set. ## • TIMEVSEL: Time Event Selection The event that generates the flag TIMEV in RTC\_SR (Status Register) depends on the value of TIMEVSEL. | Value | Name | Description | | | | |-------|----------|-----------------------|--|--|--| | 0 | MINUTE | Minute change | | | | | 1 | HOUR | Hour change | | | | | 2 | MIDNIGHT | Every day at midnight | | | | | 3 | NOON | Every day at noon | | | | ## • CALEVSEL: Calendar Event Selection The event that generates the flag CALEV in RTC\_SR depends on the value of CALEVSEL | Value | Name | Description | |-------|-------|--------------------------------------------------------| | 0 | WEEK | Week change (every Monday at time 00:00:00) | | 1 | MONTH | Month change (every 01 of each month at time 00:00:00) | | 2 | YEAR | Year change (every January 1 at time 00:00:00) | | 3 | _ | | ## 14.5.2 RTC Mode Register Name: RTC\_MR Address: 0x400E1464 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |---------|------------|------|--------|----|-------|---------|-------|--| | _ | - | TPE | RIOD | _ | THIGH | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | _ | | OUT1 | | _ | | OUT0 | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | HIGHPPM | CORRECTION | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | NEGPPM | _ | _ | PERSIAN | HRMOD | | #### HRMOD: 12-/24-hour Mode 0 = 24-hour mode is selected. 1 = 12-hour mode is selected. #### PERSIAN: PERSIAN Calendar 0 = Gregorian Calendar. 1 = Persian Calendar. ## • NEGPPM: NEGative PPM Correction 0 = positive correction (the divider will be slightly lower than 32768). 1 = negative correction (the divider will be slightly higher than 32768). Refer to CORRECTION and HIGHPPM field descriptions. #### CORRECTION: 0 = No correction 1..127 = The slow clock will be corrected according to the formula given below in HIGHPPM description. ### • HIGHPPM: HIGH PPM Correction 0 = lower range ppm correction with accurate correction. 1 = higher range ppm correction with accurate correction. If the absolute value of the correction to be applied is lower than 30ppm, it is recommended to clear HIGHPPM. HIGHPPM set to 1 is recommended for 30 ppm correction and above. #### Formula: If HIGHPPM = 0, then the clock frequency correction range is from 1.5 ppm up to 98 ppm. The RTC accuracy will be less than 1 ppm for a range correction from 1.5 ppm up to 30 ppm. The correction field must be programmed according to the required correction in ppm, the formula is as follows: $$CORRECTION = \frac{3906}{20 \times ppm} - 1$$ The value obtained must be rounded to the nearest integer prior to being programmed into CORRECTION field. If HIGHPPM = 1, then the clock frequency correction range is from 30.5 ppm up to 1950 ppm. The RTC accuracy will be less than 1 ppm for a range correction from 30.5 ppm up to 90 ppm. The correction field must be programmed according to the required correction in ppm, the formula is as follows: $$CORRECTION = \frac{3906}{ppm} - 1$$ $CORRECTION = \frac{3906}{ppm} - 1$ The value obtained must be rounded to the nearest integer prior to be programmed into CORRECTION field. If NEGPPM is set to 1, the ppm correction is negative. ## • OUT0: RTCOUT0 Output Source Selection | Value | Name | Description | | | | |-------|--------------|--------------------------------------|--|--|--| | 0 | NO_WAVE | no waveform, stuck at '0' | | | | | 1 | FREQ1HZ | 1 Hz square wave | | | | | 2 | FREQ32HZ | 32 Hz square wave | | | | | 3 | FREQ64HZ | 64 Hz square wave | | | | | 4 | FREQ512HZ | 512 Hz square wave | | | | | 5 | ALARM_TOGGLE | output toggles when alarm flag rises | | | | | 6 | ALARM_FLAG | output is a copy of the alarm flag | | | | | 7 | PROG_PULSE | duty cycle programmable pulse | | | | # OUT1: RTCOUT1 Output Source Selection | COTT. KTOCOTT Cutput Course Celebrion | | | | | | | |---------------------------------------|--------------|--------------------------------------|--|--|--|--| | Value | Name | Description | | | | | | 0 | NO_WAVE | no waveform, stuck at '0' | | | | | | 1 | FREQ1HZ | 1 Hz square wave | | | | | | 2 | FREQ32HZ | 32 Hz square wave | | | | | | 3 | FREQ64HZ | 64 Hz square wave | | | | | | 4 | FREQ512HZ | 512 Hz square wave | | | | | | 5 | ALARM_TOGGLE | output toggles when alarm flag rises | | | | | | 6 | ALARM_FLAG | output is a copy of the alarm flag | | | | | | 7 | PROG_PULSE | duty cycle programmable pulse | | | | | #### . THIGH: High Duration of the Output Pulse | Value | Name | Description | |-------|---------|-------------| | 0 | H_31MS | 31.2 ms | | 1 | H_16MS | 15.6 ms | | 2 | H_4MS | 3.91 ms | | 3 | H_967US | 967 μs | | 4 | H_488US | 488 μs | | 5 | H_122US | 122 µs | | 6 | H_30US | 30.5 μs | | 7 | H_15US | 15.2 μs | # • TPERIOD: Period of the Output Pulse | Value | Name | Description | |-------|---------|-------------| | 0 | P_1S | 1 second | | 1 | P_500MS | 500 ms | | 2 | P_250MS | 250 ms | | 3 | P_125MS | 125 ms | # 14.5.3 RTC Time Register Name: RTC\_TIMR Address: 0x400E1468 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|------|----|------|-----|----|----|----|--|--| | _ | _ | _ | | _ | _ | - | _ | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | _ | AMPM | | HOUR | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | _ | | | MIN | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | | | _ | SEC | | _ | | | | ## • SEC: Current Second The range that can be set is 0 - 59 (BCD). The lowest four bits encode the units. The higher bits encode the tens. #### • MIN: Current Minute The range that can be set is 0 - 59 (BCD). The lowest four bits encode the units. The higher bits encode the tens. # • HOUR: Current Hour The range that can be set is 1 - 12 (BCD) in 12-hour mode or 0 - 23 (BCD) in 24-hour mode. #### • AMPM: Ante Meridiem Post Meridiem Indicator This bit is the AM/PM indicator in 12-hour mode. 0 = AM. 1 = PM. All non-significant bits read zero. # 14.5.4 RTC Calendar Register Name: RTC\_CALR Address: 0x400E146C Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|------|----|-------|----|-----|----|----|--|--| | _ | _ | | | DA | ATE | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | DAY | | MONTH | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | YEAR | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | CENT | | | | | | | | | ## • CENT: Current Century The range that can be set is 19 - 20 (BCD). The lowest four bits encode the units. The higher bits encode the tens. #### • YEAR: Current Year The range that can be set is 00 - 99 (BCD). The lowest four bits encode the units. The higher bits encode the tens. ## • MONTH: Current Month The range that can be set is 01 - 12 (BCD). The lowest four bits encode the units. The higher bits encode the tens. ## DAY: Current Day in Current Week The range that can be set is 1 - 7 (BCD). The coding of the number (which number represents which day) is user-defined as it has no effect on the date counter. ## • DATE: Current Day in Current Month The range that can be set is 01 - 31 (BCD). The lowest four bits encode the units. The higher bits encode the tens. All non-significant bits read zero. # 14.5.5 RTC Time Alarm Register Name: RTC\_TIMALR Address: 0x400E1470 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|------|-----|------|-----|----|----|----|--|--| | _ | 1 | 1 | _ | | 1 | _ | _ | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | HOUREN | AMPM | | HOUR | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | MINEN | | MIN | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | SECEN | | | | SEC | | | | | | #### SEC: Second Alarm This field is the alarm field corresponding to the BCD-coded second counter. ## • SECEN: Second Alarm Enable 0 = The second-matching alarm is disabled. 1 = The second-matching alarm is enabled. #### MIN: Minute Alarm This field is the alarm field corresponding to the BCD-coded minute counter. #### • MINEN: Minute Alarm Enable 0 = The minute-matching alarm is disabled. 1 = The minute-matching alarm is enabled. #### • HOUR: Hour Alarm This field is the alarm field corresponding to the BCD-coded hour counter. ## • AMPM: AM/PM Indicator This field is the alarm field corresponding to the BCD-coded hour counter. # • HOUREN: Hour Alarm Enable 0 = The hour-matching alarm is disabled. 1 = The hour-matching alarm is enabled. # 14.5.6 RTC Calendar Alarm Register Name: RTC\_CALALR Address: 0x400E1474 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|----|----|-------|----|----|----|----|--| | DATEEN | _ | | | DA | ΤE | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | MTHEN | _ | ı | MONTH | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | _ | _ | ı | ı | _ | - | ı | _ | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | _ | | #### • MONTH: Month Alarm This field is the alarm field corresponding to the BCD-coded month counter. ## • MTHEN: Month Alarm Enable 0 = The month-matching alarm is disabled. 1 = The month-matching alarm is enabled. #### DATE: Date Alarm This field is the alarm field corresponding to the BCD-coded date counter. ## • DATEEN: Date Alarm Enable 0 = The date-matching alarm is disabled. 1 = The date-matching alarm is enabled. # 14.5.7 RTC Status Register Name: RTC\_SR Address: 0x400E1478 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|-------|-------|-----|-------|--------| | _ | _ | 1 | _ | | 1 | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | ı | _ | | - | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | Ι | _ | _ | _ | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | | CALEV | TIMEV | SEC | ALARM | ACKUPD | ## · ACKUPD: Acknowledge for Update 0 = Time and calendar registers cannot be updated. 1 = Time and calendar registers can be updated. #### ALARM: Alarm Flag 0 = No alarm matching condition occurred. 1 = An alarm matching condition has occurred. #### • SEC: Second Event 0 = No second event has occurred since the last clear. 1 = At least one second event has occurred since the last clear. #### • TIMEV: Time Event 0 = No time event has occurred since the last clear. 1 = At least one time event has occurred since the last clear. The time event is selected in the TIMEVSEL field in RTC\_CR (Control Register) and can be any one of the following events: minute change, hour change, noon, midnight (day change). #### CALEV: Calendar Event 0 = No calendar event has occurred since the last clear. 1 = At least one calendar event has occurred since the last clear. The calendar event is selected in the CALEVSEL field in RTC\_CR and can be any one of the following events: week change, month change and year change. # 14.5.8 RTC Status Clear Command Register Name: RTC\_SCCR Address: 0x400E147C Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|--------|--------|--------|--------|--------| | _ | _ | - | - | - | _ | | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | | _ | _ | _ | | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | ı | ı | ı | - | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | CALCLR | TIMCLR | SECCLR | ALRCLR | ACKCLR | # • ACKCLR: Acknowledge Clear 0 = No effect. 1 = Clears corresponding status flag in the Status Register (RTC\_SR). #### • ALRCLR: Alarm Clear 0 = No effect. 1 = Clears corresponding status flag in the Status Register (RTC\_SR). ## • SECCLR: Second Clear 0 = No effect. 1 = Clears corresponding status flag in the Status Register (RTC\_SR). # • TIMCLR: Time Clear 0 = No effect. 1 = Clears corresponding status flag in the Status Register (RTC\_SR). #### • CALCLR: Calendar Clear 0 = No effect. 1 = Clears corresponding status flag in the Status Register (RTC\_SR). # 14.5.9 RTC Interrupt Enable Register Name: RTC\_IER Address: 0x400E1480 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|-------|-------|-------|-------|-------| | _ | | - | _ | | | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | | - | _ | | | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | | | _ | | | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | 1 | ı | CALEN | TIMEN | SECEN | ALREN | ACKEN | # • ACKEN: Acknowledge Update Interrupt Enable 0 = No effect. 1 = The acknowledge for update interrupt is enabled. ## • ALREN: Alarm Interrupt Enable 0 = No effect. 1 = The alarm interrupt is enabled. # • SECEN: Second Event Interrupt Enable 0 = No effect. 1 = The second periodic interrupt is enabled. # • TIMEN: Time Event Interrupt Enable 0 = No effect. 1 = The selected time event interrupt is enabled. #### • CALEN: Calendar Event Interrupt Enable 0 = No effect. • 1 = The selected calendar event interrupt is enabled. # 14.5.10 RTC Interrupt Disable Register Name: RTC\_IDR Address: 0x400E1484 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|--------|--------|--------|--------|--------| | _ | _ | - | _ | _ | - | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | _ | - | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | ı | _ | _ | ı | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | CALDIS | TIMDIS | SECDIS | ALRDIS | ACKDIS | # ACKDIS: Acknowledge Update Interrupt Disable 0 = No effect. 1 = The acknowledge for update interrupt is disabled. ## • ALRDIS: Alarm Interrupt Disable 0 = No effect. 1 = The alarm interrupt is disabled. # • SECDIS: Second Event Interrupt Disable 0 = No effect. 1 = The second periodic interrupt is disabled. ## • TIMDIS: Time Event Interrupt Disable 0 = No effect. 1 = The selected time event interrupt is disabled. #### • CALDIS: Calendar Event Interrupt Disable 0 = No effect. 1 = The selected calendar event interrupt is disabled. # 14.5.11 RTC Interrupt Mask Register Name: RTC\_IMR Address: 0x400E1488 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|-----|-----|-----|-----|-----| | _ | _ | _ | _ | _ | | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | | ı | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | CAL | TIM | SEC | ALR | ACK | # ACK: Acknowledge Update Interrupt Mask 0 = The acknowledge for update interrupt is disabled. 1 = The acknowledge for update interrupt is enabled. #### • ALR: Alarm Interrupt Mask 0 = The alarm interrupt is disabled. 1 = The alarm interrupt is enabled. # • SEC: Second Event Interrupt Mask 0 = The second periodic interrupt is disabled. 1 = The second periodic interrupt is enabled. ## • TIM: Time Event Interrupt Mask 0 = The selected time event interrupt is disabled. 1 = The selected time event interrupt is enabled. #### CAL: Calendar Event Interrupt Mask 0 = The selected calendar event interrupt is disabled. 1 = The selected calendar event interrupt is enabled. # 14.5.12 RTC Valid Entry Register Name: RTC\_VER Address: 0x400E148C Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|-----------|------------|---------|---------| | _ | _ | _ | _ | _ | _ | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | 1 | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | NIVCALALD | NI/TIMAL P | NI\/CAI | NI\/TIM | #### NVTIM: Non-valid Time 0 = No invalid data has been detected in RTC\_TIMR (Time Register). 1 = RTC\_TIMR has contained invalid data since it was last programmed. #### NVCAL: Non-valid Calendar 0 = No invalid data has been detected in RTC\_CALR (Calendar Register). 1 = RTC\_CALR has contained invalid data since it was last programmed. ## • NVTIMALR: Non-valid Time Alarm 0 = No invalid data has been detected in RTC\_TIMALR (Time Alarm Register). 1 = RTC\_TIMALR has contained invalid data since it was last programmed. ### • NVCALALR: Non-valid Calendar Alarm 0 = No invalid data has been detected in RTC\_CALALR (Calendar Alarm Register). 1 = RTC\_CALALR has contained invalid data since it was last programmed. ## 15. Watchdog Timer (WDT) ## 15.1 Description The Watchdog Timer can be used to prevent system lock-up if the software becomes trapped in a deadlock. It features a 12-bit down counter that allows a watchdog period of up to 16 seconds (slow clock at 32.768 kHz). It can generate a general reset or a processor reset only. In addition, it can be stopped while the processor is in debug mode or idle mode. #### 15.2 Embedded Characteristics - 16-bit key-protected only-once-Programmable Counter - Windowed, prevents the processor to be in a dead-lock on the watchdog access. ## 15.3 Block Diagram Figure 15-1. Watchdog Timer Block Diagram ## 15.4 Functional Description The Watchdog Timer can be used to prevent system lock-up if the software becomes trapped in a deadlock. It is supplied with VDDCORE. It restarts with initial values on processor reset. The Watchdog is built around a 12-bit down counter, which is loaded with the value defined in the field WDV of the Mode Register (WDT\_MR). The Watchdog Timer uses the Slow Clock divided by 128 to establish the maximum Watchdog period to be 16 seconds (with a typical Slow Clock of 32.768 kHz). After a Processor Reset, the value of WDV is 0xFFF, corresponding to the maximum value of the counter with the external reset generation enabled (field WDRSTEN at 1 after a Backup Reset). This means that a default Watchdog is running at reset, i.e., at power-up. The user must either disable it (by setting the WDDIS bit in WDT\_MR) if he does not expect to use it or must reprogram it to meet the maximum Watchdog period the application requires. The Watchdog Mode Register (WDT\_MR) can be written only once. Only a processor reset resets it. Writing the WDT\_MR register reloads the timer with the newly programmed mode parameters. In normal operation, the user reloads the Watchdog at regular intervals before the timer underflow occurs, by writing the Control Register (WDT\_CR) with the bit WDRSTT to 1. The Watchdog counter is then immediately reloaded from WDT\_MR and restarted, and the Slow Clock 128 divider is reset and restarted. The WDT\_CR register is write-protected. As a result, writing WDT\_CR without the correct hard-coded key has no effect. If an underflow does occur, the "wdt\_fault" signal to the Reset Controller is asserted if the bit WDRSTEN is set in the Mode Register (WDT\_MR). Moreover, the bit WDUNF is set in the Watchdog Status Register (WDT\_SR). To prevent a software deadlock that continuously triggers the Watchdog, the reload of the Watchdog must occur while the Watchdog counter is within a window between 0 and WDD, WDD is defined in the WatchDog Mode Register WDT\_MR. Any attempt to restart the Watchdog while the Watchdog counter is between WDV and WDD results in a Watchdog error, even if the Watchdog is disabled. The bit WDERR is updated in the WDT\_SR and the "wdt\_fault" signal to the Reset Controller is asserted. Note that this feature can be disabled by programming a WDD value greater than or equal to the WDV value. In such a configuration, restarting the Watchdog Timer is permitted in the whole range [0; WDV] and does not generate an error. This is the default configuration on reset (the WDD and WDV values are equal). The status bits WDUNF (Watchdog Underflow) and WDERR (Watchdog Error) trigger an interrupt, provided the bit WDFIEN is set in the mode register. The signal "wdt\_fault" to the reset controller causes a Watchdog reset if the WDRSTEN bit is set as already explained in the reset controller programmer Datasheet. In that case, the processor and the Watchdog Timer are reset, and the WDERR and WDUNF flags are reset. If a reset is generated or if WDT\_SR is read, the status bits are reset, the interrupt is cleared, and the "wdt\_fault" signal to the reset controller is deasserted. Writing the WDT MR reloads and restarts the down counter. While the processor is in debug state or in idle mode, the counter may be stopped depending on the value programmed for the bits WDIDLEHLT and WDDBGHLT in the WDT\_MR. Figure 15-2. Watchdog Behavior # 15.5 Watchdog Timer (WDT) User Interface Table 15-1. Register Mapping | Offset | Register | Name | Access | Reset | |--------|------------------|--------|-----------------|-------------| | 0x00 | Control Register | WDT_CR | Write-only | - | | 0x04 | Mode Register | WDT_MR | Read-write Once | 0x3FFF_2FFF | | 0x08 | Status Register | WDT_SR | Read-only | 0x0000_0000 | ## 15.5.1 Watchdog Timer Control Register Name: WDT\_CR Address: 0x400E1440 Access: Write-only | Access: | write-only | | | | | | | |---------|------------|----|----|----|----|----|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | KI | ΞY | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | ı | _ | _ | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | _ | WDRSTT | | | | | | | | | | ## • WDRSTT: Watchdog Restart 0: No effect. 1: Restarts the Watchdog. #### KEY: Password Should be written at value 0xA5. Writing any other value in this field aborts the write operation. ### 15.5.2 Watchdog Timer Mode Register Name: WDT\_MR Address: 0x400E1444 Access: Read-write Once | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |-------|---------|-----------|----------|----|----|----|----|--|--|--| | | | WDIDLEHLT | WDDBGHLT | | WI | OD | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | WDD | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | WDDIS | WDRPROC | WDRSTEN | WDFIEN | | WI | OV | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | WDV | | | | | | | | | | ## • WDV: Watchdog Counter Value Defines the value loaded in the 12-bit Watchdog Counter. #### WDFIEN: Watchdog Fault Interrupt Enable 0: A Watchdog fault (underflow or error) has no effect on interrupt. 1: A Watchdog fault (underflow or error) asserts interrupt. #### WDRSTEN: Watchdog Reset Enable 0: A Watchdog fault (underflow or error) has no effect on the resets. 1: A Watchdog fault (underflow or error) triggers a Watchdog reset. #### WDRPROC: Watchdog Reset Processor 0: If WDRSTEN is 1, a Watchdog fault (underflow or error) activates all resets. 1: If WDRSTEN is 1, a Watchdog fault (underflow or error) activates the processor reset. #### WDD: Watchdog Delta Value Defines the permitted range for reloading the Watchdog Timer. If the Watchdog Timer value is less than or equal to WDD, writing WDT\_CR with WDRSTT = 1 restarts the timer. If the Watchdog Timer value is greater than WDD, writing WDT\_CR with WDRSTT = 1 causes a Watchdog error. #### • WDDBGHLT: Watchdog Debug Halt 0: The Watchdog runs when the processor is in debug state. 1: The Watchdog stops when the processor is in debug state. #### WDIDLEHLT: Watchdog Idle Halt 0: The Watchdog runs when the system is in idle mode. 1: The Watchdog stops when the system is in idle state. - WDDIS: Watchdog Disable - 0: Enables the Watchdog Timer. - 1: Disables the Watchdog Timer. ## 15.5.3 Watchdog Timer Status Register Name: WDT\_SR Address: 0x400E1448 | Access: | Read-only | | | | | | | |---------|-----------|----|----|----|----|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | - | - | - | - | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | - | - | - | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | WDERR | WDUNF | ## • WDUNF: Watchdog Underflow 0: No Watchdog underflow occurred since the last read of WDT\_SR. 1: At least one Watchdog underflow occurred since the last read of WDT\_SR. ## • WDERR: Watchdog Error 0: No Watchdog error occurred since the last read of WDT\_SR. 1: At least one Watchdog error occurred since the last read of WDT\_SR. ## 16. SAM3 Supply Controller (SUPC) ## 16.1 Description The Supply Controller (SUPC) controls the supply voltage of the Core of the system and manages the Backup Low Power Mode. In this mode, the current consumption is reduced to a few microamps for Backup power retention. Exit from this mode is possible on multiple wake-up sources including events on WKUP pins, or a Clock alarm. The SUPC also generates the Slow Clock by selecting either the Low Power RC oscillator or the Low Power Crystal oscillator. #### 16.2 Embedded Characteristics - Manages the Core Power Supply VDDCORE and the Backup Low Power Mode by Controlling the Embedded Voltage Regulator - Generates the Slow Clock SLCK, by Selecting Either the 22-42 kHz Low Power RC Oscillator or the 32 kHz Low Power Crystal Oscillator - Supports Multiple Wake Up Sources, for Exit from Backup Low Power Mode - Force Wake Up Pin, with Programmable Debouncing - 16 Wake Up Inputs, with Programmable Debouncing - Real Time Clock Alarm - Real Time Timer Alarm - Supply Monitor Detection on VDDIO, with Programmable Scan Period and Voltage Threshold - A Supply Monitor Detection on VDDIO or a Brownout Detection on VDDCORE can Trigger a Core Reset - Embeds: - One 22 to 42 kHz Low Power RC Oscillator - One 32 kHz Low Power Crystal Oscillator - One Zero-Power Power-On Reset Cell - One Software Programmable Supply Monitor, on VDDIO Located in Backup Section - One Brownout Detector on VDDCORE Located in the Core ## 16.3 Block Diagram Figure 16-1. Supply Controller Block Diagram ${\sf FSTT0-FSTT15} \ are possible \ {\sf Fast Startup Sources}, \ generated \ by \ WKUP0-WKUP15 \ Pins, but are not physical pins.$ ## 16.4 Supply Controller Functional Description #### 16.4.1 Supply Controller Overview The device can be divided into two power supply areas: - The VDDIO Power Supply: including the Supply Controller, a part of the Reset Controller, the Slow Clock switch, the General Purpose Backup Registers, the Supply Monitor and the Clock which includes the Real Time Timer and the Real Time Clock - The Core Power Supply: including the other part of the Reset Controller, the Brownout Detector, the Processor, the SRAM memory, the FLASH memory and the Peripherals The Supply Controller (SUPC) controls the supply voltage of the core power supply. The SUPC intervenes when the VDDIO power supply rises (when the system is starting) or when the Backup Low Power Mode is entered. The SUPC also integrates the Slow Clock generator which is based on a 32 kHz crystal oscillator and an embedded 32 kHz RC oscillator. The Slow Clock defaults to the RC oscillator, but the software can enable the crystal oscillator and select it as the Slow Clock source. The Supply Controller and the VDDIO power supply have a reset circuitry based on a zero-power power-on reset cell. The zero-power power-on reset allows the SUPC to start properly as soon as the VDDIO voltage becomes valid. At startup of the system, once the voltage VDDIO is valid and the embedded 32 kHz RC oscillator is stabilized, the SUPC starts up the core by sequentially enabling the internal Voltage Regulator, waiting that the core voltage VDDCORE is valid, then releasing the reset signal of the core "vddcore\_nreset" signal. Once the system has started, the user can program a supply monitor and/or a brownout detector. If the supply monitor detects a voltage on VDDIO that is too low, the SUPC can assert the reset signal of the core "vddcore\_nreset" signal until VDDIO is valid. Likewise, if the brownout detector detects a core voltage VDDCORE that is too low, the SUPC can assert the reset signal "vddcore\_nreset" until VDDCORE is valid. When the Backup Low Power Mode is entered, the SUPC sequentially asserts the reset signal of the core power supply "vddcore\_nreset" and disables the voltage regulator, in order to supply only the VDDIO power supply. In this mode the current consumption is reduced to a few microamps for Backup part retention. Exit from this mode is possible on multiple wake-up sources including an event on WKUP pins, or a Clock alarm. To exit this mode, the SUPC operates in the same way as system startup. #### 16.4.2 Slow Clock Generator The Supply Controller embeds a slow clock generator that is supplied with the VDDIO power supply. As soon as the VDDIO is supplied, both the crystal oscillator and the embedded RC oscillator are powered up, but only the embedded RC oscillator is enabled. This allows the slow clock to be valid in a short time (about 100 µs). The user can select the crystal oscillator to be the source of the slow clock, as it provides a more accurate frequency. The command is made by writing the Supply Controller Control Register (SUPC\_CR) with the XTALSEL bit at 1. This results in a sequence which first configures the PIO lines multiplexed with XIN32 and XOUT32 to be driven by the oscillator, then enables the crystal oscillator, then waits for 32,768 slow clock cycles, then switches the slow clock on the output of the crystal oscillator and then disables the RC oscillator to save power. The switch of the slow clock source is glitch free. The OSCSEL bit of the Supply Controller Status Register (SUPC\_SR) allows knowing when the switch sequence is done. Coming back on the RC oscillator is only possible by shutting down the VDDIO power supply. If the user does not need the crystal oscillator, the XIN32 and XOUT32 pins should be left unconnected. The user can also set the crystal oscillator in bypass mode instead of connecting a crystal. In this case, the user has to provide the external clock signal on XIN32. The input characteristics of the XIN32 pin are given in the product electrical characteristics section. In order to set the bypass mode, the OSCBYPASS bit of the Supply Controller Mode Register (SUPC\_MR) needs to be set at 1. #### 16.4.3 Voltage Regulator Control/Backup Low Power Mode The Supply Controller can be used to control the embedded 1.8V voltage regulator. The voltage regulator automatically adapts its quiescent current depending on the required load current. Please refer to the electrical characteristics section. The programmer can switch off the voltage regulator, and thus put the device in Backup mode, by writing the Supply Controller Control Register (SUPC\_CR) with the VROFF bit at 1. This can be done also by using WFE (Wait for Event) Cortex-M processor instruction with the deep mode bit set to 1. The Backup mode can also be entered by executing the WFI (Wait for Interrupt) or WFE (Wait for Event) Cortex-M Processir instructions. To select the Backup mode entry mechanism, two options are available, depending on the SLEEPONEXIT bit in the Cortex-M processor System Control register: - Sleep-now: if the SLEEPONEXIT bit is cleared, the device enters Backup mode as soon as the WFI or WFE instruction is executed. - Sleep-on-exit: if the SLEEPONEXIT bit is set when the WFI instruction is executed, the device enters Backup mode as soon as it exits the lowest priority ISR. This asserts the vddcore\_nreset signal after the write resynchronization time which lasts, in the worse case, two slow clock cycles. Once the vddcore\_nreset signal is asserted, the processor and the peripherals are stopped one slow clock cycle before the core power supply shuts off. When the user does not use the internal voltage regulator and wants to supply VDDCORE by an external supply, it is possible to disable the voltage regulator. Note that it is different from the Backup mode. Depending on the application, disabling the voltage regulator can reduce power consumption as the voltage regulator input (VDDIN) is shared with the ADC and DAC. This is done through ONREG bit in SUPC MR. #### 16.4.4 Supply Monitor The Supply Controller embeds a supply monitor which is located in the VDDIO Power Supply and which monitors VDDIO power supply. The supply monitor can be used to prevent the processor from falling into an unpredictable state if the Main power supply drops below a certain level. The threshold of the supply monitor is programmable. It can be selected from 1.9V to 3.4V by steps of 100 mV. This threshold is programmed in the SMTH field of the Supply Controller Supply Monitor Mode Register (SUPC\_SMMR). The supply monitor can also be enabled during one slow clock period on every one of either 32, 256 or 2048 slow clock periods, according to the choice of the user. This can be configured by programming the SMSMPL field in SUPC SMMR. Enabling the supply monitor for such reduced times allows to divide the typical supply monitor power consumption respectively by factors of 32, 256 or 2048, if the user does not need a continuous monitoring of the VDDIO power supply. A supply monitor detection can either generate a reset of the core power supply or a wake up of the core power supply. Generating a core reset when a supply monitor detection occurs is enabled by writing the SMRSTEN bit to 1 in SUPC SMMR. Waking up the core power supply when a supply monitor detection occurs can be enabled by programming the SMEN bit to 1 in the Supply Controller Wake Up Mode Register (SUPC\_WUMR). The Supply Controller provides two status bits in the Supply Controller Status Register for the supply monitor which allows to determine whether the last wake up was due to the supply monitor: - The SMOS bit provides real time information, which is updated at each measurement cycle or updated at each Slow Clock cycle, if the measurement is continuous. - The SMS bit provides saved information and shows a supply monitor detection has occurred since the last read of SUPC SR. The SMS bit can generate an interrupt if the SMIEN bit is set to 1 in the Supply Controller Supply Monitor Mode Register (SUPC\_SMMR). ## 16.4.5 Power Supply Reset #### 16.4.5.1 Raising the Power Supply As soon as the voltage VDDIO rises, the RC oscillator is powered up and the zero-power power-on reset cell maintains its output low as long as VDDIO has not reached its target voltage. During this time, the Supply Controller is entirely reset. When the VDDIO voltage becomes valid and zero-power power-on reset signal is released, a counter is started for 5 slow clock cycles. This is the time it takes for the 32 kHz RC oscillator to stabilize. After this time, the voltage regulator is enabled. The core power supply rises and the brownout detector provides the bodcore\_in signal as soon as the core voltage VDDCORE is valid. This results in releasing the vddcore\_nreset signal to the Reset Controller after the bodcore\_in signal has been confirmed as being valid for at least one slow clock cycle. Figure 16-3. Raising the VDDIO Power Supply Note: After "proc\_nreset" rising, the core starts feething instructions from Flash at 4 MHz. #### 16.4.6 Core Reset The Supply Controller manages the vddcore\_nreset signal to the Reset Controller, as described previously in Section 16.4.3. The vddcore\_nreset signal is normally asserted before shutting down the core power supply and released as soon as the core power supply is correctly regulated. There are two additional sources which can be programmed to activate vddcore\_nreset: - a supply monitor detection - a brownout detection #### 16.4.6.1 Supply Monitor Reset The supply monitor is capable of generating a reset of the system. This can be enabled by setting the SMRSTEN bit in the Supply Controller Supply Monitor Mode Register (SUPC\_SMMR). If SMRSTEN is set and if a supply monitor detection occurs, the vddcore\_nreset signal is immediately activated for a minimum of 1 slow clock cycle. #### 16.4.6.2 Brownout Detector Reset The brownout detector provides the bodcore\_in signal to the SUPC which indicates that the voltage regulation is operating as programmed. If this signal is lost for longer than 1 slow clock period while the voltage regulator is enabled, the Supply Controller can assert vddcore\_nreset. This feature is enabled by writing the bit, BODRSTEN (Brownout Detector Reset Enable) to 1 in the Supply Controller Mode Register (SUPC\_MR). If BODRSTEN is set and the voltage regulation is lost (output voltage of the regulator too low), the vddcore\_nreset signal is asserted for a minimum of 1 slow clock cycle and then released if bodcore\_in has been reactivated. The BODRSTS bit is set in the Supply Controller Status Register (SUPC\_SR) so that the user can know the source of the last reset. Until bodcore\_in is deactivated, the vddcore\_nreset signal remains active. #### 16.4.7 Wake Up Sources The wake up events allow the device to exit backup mode. When a wake up event is detected, the Supply Controller performs a sequence which automatically reenables the core power supply. Figure 16-4. Wake Up Sources ### 16.4.7.1 Wake Up Inputs The wake up inputs, WKUP0 to WKUP15, can be programmed to perform a wake up of the core power supply. Each input can be enabled by writing to 1 the corresponding bit, WKUPEN0 to WKUPEN 15, in the Wake Up Inputs Register (SUPC\_WUIR). The wake up level can be selected with the corresponding polarity bit, WKUPPL0 to WKUPPL15, also located in SUPC\_WUIR. All the resulting signals are wired-ORed to trigger a debounce counter, which can be programmed with the WKUPDBC field in the Supply Controller Wake Up Mode Register (SUPC\_WUMR). The WKUPDBC field can select a debouncing period of 3, 32, 512, 4,096 or 32,768 slow clock cycles. This corresponds respectively to about 100 µs, about 1 ms, about 16 ms, about 128 ms and about 1 second (for a typical slow clock frequency of 32 kHz). Programming WKUPDBC to 0x0 selects an immediate wake up, i.e., an enabled WKUP pin must be active according to its polarity during a minimum of one slow clock period to wake up the core power supply. If an enabled WKUP pin is asserted for a time longer than the debouncing period, a wake up of the core power supply is started and the signals, WKUP0 to WKUP15 as shown in Figure 16-4, are latched in the Supply Controller Status Register (SUPC\_SR). This allows the user to identify the source of the wake up, however, if a new wake up condition occurs, the primary information is lost. No new wake up can be detected since the primary wake up condition has disappeared. #### 16.4.7.2 Low Power Debouncer Inputs It is possible to generate a waveform (RTCOUT0 and RTCOUT1) in all modes (including backup mode). It can be useful to control an external sensor and/or tampering function without waking up the processor. Please refer to the RTC section. Two separate debouncers are embedded for WKUP0 and WKUP1 inputs. The WKUP0 and/or WKUP1 inputs can be programmed to perform a wake up of the core power supply with a debouncing done by RTCOUT0. This can be enabled by setting LPDBC0 bit and/or LPDBC1 bit in SUPC\_WUMR. In this mode of operation, WKUP0 and/or WKUP1 must not be configured to also act as debouncing source for the WKUPDBC counter (WKUPEN0 and/or WKUPEN1 must be cleared in SUPC\_WUIR). Refer to Figure 16-5. This mode of operation requires the RTC Output (RTCOUT0) to be configured to generate a square waveform (i.e. OUT0 = 0x1, 0x2, 0x3, 0x4 in RTC\_MR) in order to create the sampling points of both debouncers. The sampling point is the falling edge of the RTCOUT0 waveform. Figure 16-5 shows an example of an application where two tamper switches are used. RTCOUTO0 powers the external pullup used by the tampers. Figure 16-5. Low Power Debouncer (Push-to-Make switch, pull-up resistors) Figure 16-6. Low Power Debouncer (Push-to-Break switch, pull-down resistors) The debouncing parameters can be adjusted and are shared (except the wake up input polarity) by both debouncers. The number of successive identical samples to wake up the core can be configured from 2 up to 8 in the LPDBC field of SUPC\_WUMR. The period of time between 2 samples can be configured by programming the TPERIOD field in the RTC\_MR register. Power parameters can be adjusted by modifying the period of time in the THIGH field in RTC\_MR. The wake up polarity of the inputs can be independently configured by writing WKUPT0 and WKUPT1 fields in SUPC\_WUMR. In order to determine which wake up pin triggers the core wake up or simply which debouncer triggers an event, a status flag is associated for each low power debouncer. These 2 flags can be read in the SUPC\_SR. A debounce event can perform an immediate clear (0 delay) on first half the general purpose backup registers (GPBR). The LPDBCCLR bit must be set to 1 in SUPC\_MR. #### 16.4.7.3 Clock Alarms The RTC and the RTT alarms can generate a wake up of the core power supply. This can be enabled by writing respectively, the bits RTCEN and RTTEN to 1 in the Supply Controller Wake Up Mode Register (SUPC\_WUMR). The Supply Controller does not provide any status as the information is available in the User Interface of either the Real Time Timer or the Real Time Clock. ### 16.4.7.4 Supply Monitor Detection The supply monitor can generate a wakeup of the core power supply. See Section 16.4.4 "Supply Monitor". ## 16.5 Supply Controller (SUPC) User Interface The User Interface of the Supply Controller is part of the System Controller User Interface. ## 16.5.1 System Controller (SYSC) User Interface Table 16-1. System Controller Registers | Offset | System Controller Peripheral | Name | |-----------|---------------------------------|------| | 0x00-0x0c | Reset Controller | RSTC | | 0x10-0x2C | Supply Controller | SUPC | | 0x30-0x3C | Real Time Timer | RTT | | 0x50-0x5C | Watchdog Tiler | WDT | | 0x60-0x7C | Real Time Clock | RTC | | 0x90-0xDC | General Purpose Backup Register | GPBR | ## 16.5.2 Supply Controller (SUPC) User Interface Table 16-2. Register Mapping | Offset | Register | Name | Access | Reset | |--------|------------------------------------------------|-----------|------------|-------------| | 0x00 | Supply Controller Control Register | SUPC_CR | Write-only | N/A | | 0x04 | Supply Controller Supply Monitor Mode Register | SUPC_SMMR | Read-write | 0x0000_0000 | | 0x08 | Supply Controller Mode Register | SUPC_MR | Read-write | 0x0000_5A00 | | 0x0C | Supply Controller Wake Up Mode Register | SUPC_WUMR | Read-write | 0x0000_0000 | | 0x10 | Supply Controller Wake Up Inputs Register | SUPC_WUIR | Read-write | 0x0000_0000 | | 0x14 | Supply Controller Status Register | SUPC_SR | Read-only | 0x0000_0800 | | 0x18 | Reserved | | | | ## 16.5.3 Supply Controller Control Register Name: SUPC\_CR Address: 0x400E1410 Access: Write-only | 7100000. | vviito omy | | | | | | | |----------|------------|----|----|---------|-------|----|----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | K | EY | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | - | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | - | _ | _ | | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | - | XTALSEL | VROFF | _ | _ | ## • VROFF: Voltage Regulator Off $0 (NO\_EFFECT) = no effect.$ 1 (STOP\_VREG) = if KEY is correct, asserts vddcore\_nreset and stops the voltage regulator. ## • XTALSEL: Crystal Oscillator Select $0 (NO\_EFFECT) = no effect.$ 1 (CRYSTAL\_SEL) = if KEY is correct, switches the slow clock on the crystal oscillator output. #### KEY: Password Should be written to value 0xA5. Writing any other value in this field aborts the write operation. ## 16.5.4 Supply Controller Supply Monitor Mode Register Name: SUPC\_SMMR Address: 0x400E1414 Access: Read-write | Access: | Read-write | | | | | | | |---------|------------|-------|---------|----|----|--------|----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | SMIEN | SMRSTEN | _ | | SMSMPL | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | _ | _ | | SM | ITH | | | | | | · | · | · | | | ## • SMTH: Supply Monitor Threshold | Value | Name | Description | | |-------|------|-------------|---| | 0x0 | 1_9V | 1.9 V | | | 0x1 | 2_0V | 2.0 V | | | 0x2 | 2_1V | 2.1 V | | | 0x3 | 2_2V | 2.2 V | | | 0x4 | 2_3V | 2.3 V | | | 0x5 | 2_4V | 2.4 V | | | 0x6 | 2_5V | 2.5 V | | | 0x7 | 2_6V | 2.6 V | | | 0x8 | 2_7V | 2.7 V | | | 0x9 | 2_8V | 2.8 V | | | 0xA | 2_9V | 2.9 V | | | 0xB | 3_0V | 3.0 V | | | 0xC | 3_1V | 3.1 V | | | 0xD | 3_2V | 3.2 V | | | 0xE | 3_3V | 3.3 V | | | 0xF | 3_4V | 3.4 V | _ | ## • SMSMPL: Supply Monitor Sampling Period | Value | Name | Description | |---------|----------|-----------------------------------------------------------------| | 0x0 | SMD | Supply Monitor disabled | | 0x1 | CSM | Continuous Supply Monitor | | 0x2 | 32SLCK | Supply Monitor enabled one SLCK period every 32 SLCK periods | | 0x3 | 256SLCK | Supply Monitor enabled one SLCK period every 256 SLCK periods | | 0x4 | 2048SLCK | Supply Monitor enabled one SLCK period every 2,048 SLCK periods | | 0x5-0x7 | Reserved | Reserved | ## • SMRSTEN: Supply Monitor Reset Enable - 0 (NOT\_ENABLE) = the core reset signal "vddcore\_nreset" is not affected when a supply monitor detection occurs. - 1 (ENABLE) = the core reset signal, vddcore\_nreset is asserted when a supply monitor detection occurs. ## • SMIEN: Supply Monitor Interrupt Enable - 0 (NOT\_ENABLE) = the SUPC interrupt signal is not affected when a supply monitor detection occurs. - 1 (ENABLE) = the SUPC interrupt signal is asserted when a supply monitor detection occurs. ## 16.5.5 Supply Controller Mode Register Name: SUPC\_MR Address: 0x400E1418 Access: Read-write | ricad write | | | | | | | | | | | |-------------|------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | KEY | | | | | | | | | | | | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | _ | _ | OSCBYPASS | _ | _ | - | _ | | | | | | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | ONREG | BODDIS | BODRSTEN | _ | _ | _ | _ | | | | | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | _ | _ | _ | _ | _ | _ | _ | | | | | | | 30<br>22<br>-<br>14<br>ONREG | 30 29 22 21 14 13 ONREG BODDIS | 30 29 28 KE 22 21 20 - - OSCBYPASS 14 13 12 ONREG BODDIS BODRSTEN | 30 29 28 27 KEY 22 21 20 19 - - OSCBYPASS - 14 13 12 11 ONREG BODDIS BODRSTEN - | 30 29 28 27 26 KEY 22 21 20 19 18 - - OSCBYPASS - - 14 13 12 11 10 ONREG BODDIS BODRSTEN - - | 30 29 28 27 26 25 KEY 22 21 20 19 18 17 - - - - - 14 13 12 11 10 9 ONREG BODDIS BODRSTEN - - - | | | | | #### BODRSTEN: Brownout Detector Reset Enable 0 (NOT\_ENABLE) = the core reset signal "vddcore\_nreset" is not affected when a brownout detection occurs. 1 (ENABLE) = the core reset signal, vddcore\_nreset is asserted when a brownout detection occurs. #### • BODDIS: Brownout Detector Disable 0 (ENABLE) = the core brownout detector is enabled. 1 (DISABLE) = the core brownout detector is disabled. #### ONREG: Voltage Regulator enable 0 (ONREG\_UNUSED) = Voltage Regulator is not used 1 (ONREG\_USED) = Voltage Regulator is used ### OSCBYPASS: Oscillator Bypass 0 (NO\_EFFECT) = no effect. Clock selection depends on XTALSEL value. 1 (BYPASS) = the 32-KHz XTAL oscillator is selected and is put in bypass mode. ## KEY: Password Key Should be written to value 0xA5. Writing any other value in this field aborts the write operation. ### 16.5.6 Supply Controller Wake Up Mode Register Name: SUPC\_WUMR Address: 0x400E141C Access: Read-write | Access: | Read-write | | | | | | | |----------|------------|----------|----|-------|-------|-------|----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | - | - | - | - | - | - | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | - | - | | LPDBC | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | | WKUPDBC | | - | - | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | LPDBCCLR | LPDBCEN1 | LPDBCEN0 | _ | RTCEN | RTTEN | SMEN | _ | ### • SMEN: Supply Monitor Wake Up Enable 0 (NOT\_ENABLE) = the supply monitor detection has no wake up effect. 1 (ENABLE) = the supply monitor detection forces the wake up of the core power supply. #### • RTTEN: Real Time Timer Wake Up Enable 0 (NOT\_ENABLE) = the RTT alarm signal has no wake up effect. 1 (ENABLE) = the RTT alarm signal forces the wake up of the core power supply. #### RTCEN: Real Time Clock Wake Up Enable 0 (NOT\_ENABLE) = the RTC alarm signal has no wake up effect. 1 (ENABLE) = the RTC alarm signal forces the wake up of the core power supply. ### • LPDBCEN0: Low power Debouncer ENable WKUP0 0 (NOT ENABLE) = the WKUP0 input pin is not connected with low power debouncer. 1 (ENABLE) = the WKUP0 input pin is connected with low power debouncer and can force a core wake up. ## • LPDBCEN1: Low power Debouncer ENable WKUP1 0 (NOT\_ENABLE) = the WKUP1input pin is not connected with low power debouncer. 1 (ENABLE) = the WKUP1 input pin is connected with low power debouncer and can force a core wake up. #### • LPDBCCLR: Low power Debouncer Clear 0 (NOT\_ENABLE) = a low power debounce event does not create an immediate clear on first half GPBR registers. 1 (ENABLE) = a low power debounce event on WKUP0 or WKUP1 generates an immediate clear on first half GPBR registers. ## • WKUPDBC: Wake Up Inputs Debouncer Period | Value | Name | Description | |-------|------------|----------------------------------------------------------------------------| | 0 | IMMEDIATE | Immediate, no debouncing, detected active at least on one Slow Clock edge. | | 1 | 3_SCLK | WKUPx shall be in its active state for at least 3 SLCK periods | | 2 | 32_SCLK | WKUPx shall be in its active state for at least 32 SLCK periods | | 3 | 512_SCLK | WKUPx shall be in its active state for at least 512 SLCK periods | | 4 | 4096_SCLK | WKUPx shall be in its active state for at least 4,096 SLCK periods | | 5 | 32768_SCLK | WKUPx shall be in its active state for at least 32,768 SLCK periods | | 6 | Reserved | Reserved | | 7 | Reserved | Reserved | ## • LPDBC: Low Power DeBounCer Period | Value | Name | Description | |-------|-----------|------------------------------------------------------------| | 0 | DISABLE | Disable the low power debouncer. | | 1 | 2_RTCOUT0 | WKUP0/1 in its active state for at least 2 RTCOUT0 periods | | 2 | 3_RTCOUT0 | WKUP0/1 in its active state for at least 3 RTCOUT0 periods | | 3 | 4_RTCOUT0 | WKUP0/1 in its active state for at least 4 RTCOUT0 periods | | 4 | 5_RTCOUT0 | WKUP0/1 in its active state for at least 5 RTCOUT0 periods | | 5 | 6_RTCOUT0 | WKUP0/1 in its active state for at least 6 RTCOUT0 periods | | 6 | 7_RTCOUT0 | WKUP0/1 in its active state for at least 7 RTCOUT0 periods | | 7 | 8_RTCOUT0 | WKUP0/1 in its active state for at least 8 RTCOUT0 periods | ## 16.5.7 System Controller Wake Up Inputs Register Name: SUPC\_WUIR Address: 0x400E1420 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----------|----------|----------|----------|----------|----------|---------|---------| | WKUPT15 | WKUPT14 | WKUPT13 | WKUPT12 | WKUPT11 | WKUPT10 | WKUPT9 | WKUPT8 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | WKUPT7 | WKUPT6 | WKUPT5 | WKUPT4 | WKUPT3 | WKUPT2 | WKUPT1 | WKUPT0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | WKUPEN15 | WKUPEN14 | WKUPEN13 | WKUPEN12 | WKUPEN11 | WKUPEN10 | WKUPEN9 | WKUPEN8 | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | WKUPEN7 | WKUPEN6 | WKUPEN5 | WKUPEN4 | WKUPEN3 | WKUPEN2 | WKUPEN1 | WKUPEN0 | ### • WKUPEN0 - WKUPEN15: Wake Up Input Enable 0 to 15 0 (DISABLE) = the corresponding wake-up input has no wake up effect. ## • WKUPT0 - WKUPT15: Wake Up Input Type 0 to 15 0 (LOW) = a low level for a period defined by WKUPDBC on the corresponding wake-up input forces the wake up of the core power supply. 1 (HIGH) = a high levelfor a period defined by WKUPDBC on the corresponding wake-up input forces the wake up of the core power supply. <sup>1 (</sup>ENABLE) = the corresponding wake-up input forces the wake up of the core power supply. ### 16.5.8 Supply Controller Status Register Name: SUPC\_SR Address: 0x400E1424 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----------|----------|----------|----------|----------|---------|---------| | WKUPIS15 | WKUPIS14 | WKUPIS13 | WKUPIS12 | WKUPIS11 | WKUPIS10 | WKUPIS9 | WKUPIS8 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | WKUPIS7 | WKUPIS6 | WKUPIS5 | WKUPIS4 | WKUPIS3 | WKUPIS2 | WKUPIS1 | WKUPIS0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | LPDBCS1 | LPDBCS0 | - | - | _ | - | _ | | <del></del> | - | | 4 | - | - | 4 | - | | / | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OSCSEL | SMOS | SMS | SMRSTS | BODRSTS | SMWS | WKUPS | _ | Note: Because of the asynchronism between the Slow Clock (SCLK) and the System Clock (MCK), the status register flag reset is taken into account only 2 slow clock cycles after the read of the SUPC\_SR. ### WKUPS: WKUP Wake Up Status 0 (NO) = no wake up due to the assertion of the WKUP pins has occurred since the last read of SUPC\_SR. 1 (PRESENT) = at least one wake up due to the assertion of the WKUP pins has occurred since the last read of SUPC\_SR. #### SMWS: Supply Monitor Detection Wake Up Status 0 (NO) = no wake up due to a supply monitor detection has occurred since the last read of SUPC\_SR. 1 (PRESENT) = at least one wake up due to a supply monitor detection has occurred since the last read of SUPC\_SR. #### BODRSTS: Brownout Detector Reset Status 0 (NO) = no core brownout rising edge event has been detected since the last read of the SUPC SR. 1 (PRESENT) = at least one brownout output rising edge event has been detected since the last read of the SUPC\_SR. When the voltage remains below the defined threshold, there is no rising edge event at the output of the brownout detection cell. The rising edge event occurs only when there is a voltage transition below the threshold. #### • SMRSTS: Supply Monitor Reset Status 0 (NO) = no supply monitor detection has generated a core reset since the last read of the SUPC\_SR. 1 (PRESENT) = at least one supply monitor detection has generated a core reset since the last read of the SUPC SR. #### · SMS: Supply Monitor Status 0 (NO) = no supply monitor detection since the last read of SUPC\_SR. 1 (PRESENT) = at least one supply monitor detection since the last read of SUPC\_SR. #### SMOS: Supply Monitor Output Status 0 (HIGH) = the supply monitor detected VDDIO higher than its threshold at its last measurement. 1 (LOW) = the supply monitor detected VDDIO lower than its threshold at its last measurement. #### • OSCSEL: 32-kHz Oscillator Selection Status 0 (RC) = the slow clock, SLCK is generated by the embedded 32-kHz RC oscillator. 1 (CRYST) = the slow clock, SLCK is generated by the 32-kHz crystal oscillator. #### LPDBCS0: Low Power Debouncer Wake Up Status on WKUP0 0 (NO) = no wake up due to the assertion of the WKUP0 pin has occurred since the last read of SUPC\_SR. 1 (PRESENT) = at least one wake up due to the assertion of the WKUP0 pin has occurred since the last read of SUPC\_SR. #### LPDBCS1: Low Power Debouncer Wake Up Status on WKUP1 0 (NO) = no wake up due to the assertion of the WKUP1 pin has occurred since the last read of SUPC\_SR. 1 (PRESENT) = at least one wake up due to the assertion of the WKUP1 pin has occurred since the last read of SUPC\_SR. ### • WKUPIS0-WKUPIS15: WKUP Input Status 0 to 15 0 (DIS) = the corresponding wake-up input is disabled, or was inactive at the time the debouncer triggered a wake up event. 1 (EN) = the corresponding wake-up input was active at the time the debouncer triggered a wake up event. # 17. General Purpose Backup Registers (GPBR) ## 17.1 Description The System Controller embeds Eight general-purpose backup registers. ## 17.2 Embedded Characteristics • Eight 32-bit backup general-purpose registers ## 17.3 General Purpose Backup Registers (GPBR) User Interface ## Table 17-1. Register Mapping | Offset | Register | Name | Access | Reset | |--------|-----------------------------------|-----------|------------|-------| | 0x0 | General Purpose Backup Register 0 | SYS_GPBR0 | Read-write | - | | | | | | | | 0x1C | General Purpose Backup Register 7 | SYS_GPBR7 | Read-write | _ | ## 17.3.1 General Purpose Backup Register x Name: SYS\_GPBRx Address: 0x400E1490 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |----|------------|----|----|----|----|----|----|--| | | GPBR_VALUE | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | GPBR_VALUE | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | GPBR_VALUE | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | GPBR_VALUE | | | | | | | | <sup>•</sup> GPBR\_VALUE: Value of GPBR x # 18. Enhanced Embedded Flash Controller (EEFC) ## 18.1 Description The Enhanced Embedded Flash Controller (EEFC) ensures the interface of the Flash block with the 32-bit internal bus. Its 128-bit or 64-bit wide memory interface increases performance. It also manages the programming, erasing, locking and unlocking sequences of the Flash using a full set of commands. One of the commands returns the embedded Flash descriptor definition that informs the system about the Flash organization, thus making the software generic. #### 18.2 Embedded Characteristics - Interface of the Flash Block with the 32-bit Internal Bus - Increases Performance in Thumb2 Mode with 128-bit or -64 bit Wide Memory Interface up to 24 MHz - 16 Lock Bits, Each Protecting a Lock Region - GPNVMx General-purpose GPNVM Bits - One-by-one Lock Bit Programming - Commands Protected by a Keyword - Erases the Entire Flash - Erases by Plane - Possibility of Erasing before Programming - Locking and Unlocking Operations - Consecutive Programming and Locking Operations ## 18.3 Product Dependencies #### 18.3.1 Power Management The Enhanced Embedded Flash Controller (EEFC) is continuously clocked. The Power Management Controller has no effect on its behavior. #### 18.3.2 Interrupt Sources The Enhanced Embedded Flash Controller (EEFC) interrupt line is connected to the Nested Vectored Interrupt Controller (NVIC). Using the Enhanced Embedded Flash Controller (EEFC) interrupt requires the NVIC to be programmed first. The EEFC interrupt is generated only on FRDY bit rising. Table 18-1. Peripheral IDs | Instance | ID | | | |----------|----|--|--| | EFC | 6 | | | ## 18.4 Functional Description #### 18.4.1 Embedded Flash Organization The embedded Flash interfaces directly with the 32-bit internal bus. The embedded Flash is composed of: - One memory plane organized in several pages of the same size. - Two memory planes organized in several pages of the same size (only for SAM3SD8). - Two 128-bit or 64-bit read buffers used for code read optimization. - One 128-bit or 64-bit read buffer used for data read optimization. - One write buffer that manages page programming. The write buffer size is equal to the page size. This buffer is write-only and accessible all along the 1 MByte address space, so that each word can be written to its final address. - Several lock bits used to protect write/erase operation on several pages (lock region). A lock bit is associated with a lock region composed of several pages in the memory plane. - Several bits that may be set and cleared through the Enhanced Embedded Flash Controller (EEFC) interface, called General Purpose Non Volatile Memory bits (GPNVM bits). The embedded Flash size, the page size, the lock regions organization and GPNVM bits definition are described in the product definition section. The Enhanced Embedded Flash Controller (EEFC) returns a descriptor of the Flash controlled after a get descriptor command issued by the application (see "Getting Embedded Flash Descriptor" on page 291). Figure 18-1. Embedded Flash Organization Figure 18-2. Embedded Flash Organization (only for SAM3SD8) ### 18.4.2 Read Operations An optimized controller manages embedded Flash reads, thus increasing performance when the processor is running in Thumb2 mode by means of the 128- or 64- bit wide memory interface. The Flash memory is accessible through 8-, 16- and 32-bit reads. As the Flash block size is smaller than the address space reserved for the internal memory area, the embedded Flash wraps around the address space and appears to be repeated within it. The read operations can be performed with or without wait states. Wait states must be programmed in the field FWS (Flash Read Wait State) in the Flash Mode Register (EEFC\_FMR). Defining FWS to be 0 enables the single-cycle access of the embedded Flash. Refer to the Electrical Characteristics for more details. #### 18.4.2.1 128-bit or 64-bit Access Mode By default the read accesses of the Flash are performed through a 128-bit wide memory interface. It enables better system performance especially when 2 or 3 wait state needed. For systems requiring only 1 wait state, or to privilege current consumption rather than performance, the user can select a 64-bit wide memory access via the FAM bit in the Flash Mode Register (EEFC\_FMR) Please refer to the electrical characteristics section of the product datasheet for more details. #### 18.4.2.2 Code Read Optimization A system of 2 x 128-bit or 2 x 64-bit buffers is added in order to optimize sequential Code Fetch. Note: Immediate consecutive code read accesses are not mandatory to benefit from this optimization. The sequential code read optimization is enabled by default. If the bit SCODIS in Flash Mode Register (EEFC\_FMR) is set to 1, these buffers are disabled and the sequential code read is not optimized anymore. Note: When FWS is equal to 0, all the accesses are performed in a single-cycle access. Figure 18-4. Code Read Optimization for FWS = 3 Note: When FWS is included between 1 and 3, in case of sequential reads, the first access takes (FWS+1) cycles, the other ones only 1 cycle. ### 18.4.2.3 Data Read Optimization The organization of the Flash in 128 bits (or 64 bits) is associated with two 128-bit (or 64-bit) prefetch buffers and one 128-bit (or 64-bit) data read buffer, thus providing maximum system performance. This buffer is added in order to store the requested data plus all the data contained in the 128-bit (64-bit) aligned data. This speeds up sequential data reads if, for example, FWS is equal to 1 (see Figure 18-5). The data read optimization is enabled by default. If the bit SCODIS in Flash Mode Register (EEFC\_FMR) is set to 1, this buffer is disabled and the data read is not optimized anymore. Note: No consecutive data read accesses are mandatory to benefit from this optimization. Figure 18-5. Data Read Optimization for FWS = 1 #### 18.4.3 Flash Commands The Enhanced Embedded Flash Controller (EEFC) offers a set of commands such as programming the memory Flash, locking and unlocking lock regions, consecutive programming and locking and full Flash erasing, etc. Commands and read operations can be performed in parallel only on different memory planes. Code can be fetched from one memory plane while a write or an erase operation is performed on another (only for SAM3SD8). Table 18-2. Set of Commands | Command | Value | Mnemonic | |-------------------------------------|-------|----------| | Get Flash Descriptor | 0x00 | GETD | | Write page | 0x01 | WP | | Write page and lock | 0x02 | WPL | | Erase page and write page | 0x03 | EWP | | Erase page and write page then lock | 0x04 | EWPL | | Erase all | 0x05 | EA | | Erase plane | 0x06 | EPL | | Set Lock Bit | 0x08 | SLB | | Clear Lock Bit | 0x09 | CLB | | Get Lock Bit | 0x0A | GLB | | Set GPNVM Bit | 0x0B | SGPB | | Clear GPNVM Bit | 0x0C | CGPB | | Get GPNVM Bit | 0x0D | GGPB | | Start Read Unique Identifier | 0x0E | STUI | | Stop Read Unique Identifier | 0x0F | SPUI | In order to perform one of these commands, the Flash Command Register (EEFC\_FCR) has to be written with the correct command using the FCMD field. As soon as the EEFC\_FCR register is written, the FRDY flag and the FVALUE field in the EEFC\_FRR register are automatically cleared. Once the current command is achieved, then the FRDY flag is automatically set. If an interrupt has been enabled by setting the FRDY bit in EEFC\_FMR, the corresponding interrupt line of the NVIC is activated. (Note that this is true for all commands except for the STUI Command. The FRDY flag is not set when the STUI command is achieved.) All the commands are protected by the same keyword, which has to be written in the 8 highest bits of the EEFC\_FCR register. Writing EEFC\_FCR with data that does not contain the correct key and/or with an invalid command has no effect on the whole memory plane, but the FCMDE flag is set in the EEFC\_FSR register. This flag is automatically cleared by a read access to the EEFC\_FSR register. When the current command writes or erases a page in a locked region, the command has no effect on the whole memory plane, but the FLOCKE flag is set in the EEFC\_FSR register. This flag is automatically cleared by a read access to the EEFC\_FSR register. Figure 18-6. Command State Chart ### 18.4.3.1 Getting Embedded Flash Descriptor This command allows the system to learn about the Flash organization. The system can take full advantage of this information. For instance, a device could be replaced by one with more Flash capacity, and so the software is able to adapt itself to the new configuration. To get the embedded Flash descriptor, the application writes the GETD command in the EEFC\_FCR register. The first word of the descriptor can be read by the software application in the EEFC\_FRR register as soon as the FRDY flag in the EEFC\_FSR register rises. The next reads of the EEFC\_FRR register provide the following word of the descriptor. If extra read operations to the EEFC\_FRR register are done after the last word of the descriptor has been returned, then the EEFC\_FRR register value is 0 until the next valid command. Table 18-3. Flash Descriptor Definition | Symbol | Word Index | Description | |-------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------| | FL_ID | 0 | Flash Interface Description | | FL_SIZE | 1 | Flash size in bytes | | FL_PAGE_SIZE | 2 | Page size in bytes | | FL_NB_PLANE | 3 | Number of planes. A plane can be erased or written while read operations are performed on another plane (only for SAM3SD8). | | FL_PLANE[0] | 4 | Number of bytes in the first plane. | | | | | | FL_PLANE[FL_NB_PLANE-1] | 4 + FL_NB_PLANE - 1 | Number of bytes in the last plane. | | FL_NB_LOCK | 4 + FL_NB_PLANE | Number of lock bits. A bit is associated with a lock region. A lock bit is used to prevent write or erase operations in the lock region. | | FL_LOCK[0] | 4 + FL_NB_PLANE + 1 | Number of bytes in the first lock region. | | | | | #### 18.4.3.2 Write Commands Several commands can be used to program the Flash. Flash technology requires that an erase be done before programming. The full memory plane can be erased at the same time, or several pages can be erased at the same time (refer to Figure 18-7, "Example of Partial Page Programming", and the paragraph below the figure.). Also, a page erase can be automatically done before a page write using EWP or EWPL commands. After programming, the page (the whole lock region) can be locked to prevent miscellaneous write or erase sequences. The lock bit can be automatically set after page programming using WPL or EWPL commands. Data to be written are stored in an internal latch buffer. The size of the latch buffer corresponds to the page size. The latch buffer wraps around within the internal memory area address space and is repeated as many times as the number of pages within this address space. Note: Writing of 8-bit and 16-bit data is not allowed and may lead to unpredictable data corruption. Write operations are performed in a number of wait states equal to the number of wait states for read operations. Data are written to the latch buffer before the programming command is written to the Flash Command Register EEFC\_FCR. The sequence is as follows: - Write the full page, at any page address, within the internal memory area address space. - Programming starts as soon as the page number and the programming command are written to the Flash Command Register. The FRDY bit in the Flash Programming Status Register (EEFC\_FSR) is automatically cleared. - When programming is completed, the FRDY bit in the Flash Programming Status Register (EEFC\_FSR) rises. If an interrupt has been enabled by setting the bit FRDY in EEFC\_FMR, the corresponding interrupt line of the NVIC is activated. Two errors can be detected in the EEFC\_FSR register after a programming sequence: - Command Error: a bad keyword has been written in the EEFC\_FCR register. - Lock Error: the page to be programmed belongs to a locked region. A command must be previously run to unlock the corresponding region. By using the WP command, a page can be programmed in several steps if it has been erased before (see Figure 18-7 below). Figure 18-7. Example of Partial Page Programming The Partial Programming mode works only with 128-bit (or higher) boundaries. It cannot be used with boundaries lower than 128 bits (8, 16 or 32-bit for example). #### 18.4.3.3 Erase Commands Erase commands are allowed only on unlocked regions. Depending on the Flash memory, several commands can be used to erase the Flash: - Erase all memory (EA): all memory is erased. The processor must not fetch code from the Flash memory. - Erase a memory plane (EPL): all pages in the memory plane are erased in parallel. The processor must not fetch code from the erased Flash memory plane (only for SAM3SD8). The erase sequence is: - Erase starts as soon as one of the erase commands and the FARG field are written in the Flash Command Register. - When the programming completes, the FRDY bit in the Flash Programming Status Register (EEFC\_FSR) rises. If an interrupt has been enabled by setting the FRDY bit in EEFC\_FMR, the interrupt line of the NVIC is activated. Two errors can be detected in the EEFC FSR register after a programming sequence: - Command Error: a bad keyword has been written in the EEFC FCR register. - Lock Error: at least one page to be erased belongs to a locked region. The erase command has been refused, no page has been erased. A command must be run previously to unlock the corresponding region. #### 18.4.3.4 Lock Bit Protection Lock bits are associated with several pages in the embedded Flash memory plane. This defines lock regions in the embedded Flash memory plane. They prevent writing/erasing protected pages. The lock sequence is: The Set Lock command (SLB) and a page number to be protected are written in the Flash Command Register. - When the locking completes, the FRDY bit in the Flash Programming Status Register (EEFC\_FSR) rises. If an interrupt has been enabled by setting the FRDY bit in EEFC\_FMR, the interrupt line of the NVIC is activated. - If the lock bit number is greater than the total number of lock bits, then the command has no effect. The result of the SLB command can be checked running a GLB (Get Lock Bit) command. One error can be detected in the EEFC\_FSR register after a programming sequence: Command Error: a bad keyword has been written in the EEFC\_FCR register. It is possible to clear lock bits previously set. Then the locked region can be erased or programmed. The unlock sequence is: - The Clear Lock command (CLB) and a page number to be unprotected are written in the Flash Command Register. - When the unlock completes, the FRDY bit in the Flash Programming Status Register (EEFC\_FSR) rises. If an interrupt has been enabled by setting the FRDY bit in EEFC\_FMR, the interrupt line of the NVIC is activated. - If the lock bit number is greater than the total number of lock bits, then the command has no effect. One error can be detected in the EEFC\_FSR register after a programming sequence: Command Error: a bad keyword has been written in the EEFC\_FCR register. The status of lock bits can be returned by the Enhanced Embedded Flash Controller (EEFC). The Get Lock Bit status sequence is: - The Get Lock Bit command (GLB) is written in the Flash Command Register, FARG field is meaningless. - Lock bits can be read by the software application in the EEFC\_FRR register. The first word read corresponds to the 32 first lock bits, next reads providing the next 32 lock bits as long as it is meaningful. Extra reads to the EEFC\_FRR register return 0. For example, if the third bit of the first word read in the EEFC\_FRR is set, then the third lock region is locked. One error can be detected in the EEFC\_FSR register after a programming sequence: Command Error: a bad keyword has been written in the EEFC FCR register. Note: Access to the Flash in read is permitted when a set, clear or get lock bit command is performed. #### 18.4.3.5 GPNVM Bit GPNVM bits do not interfere with the embedded Flash memory plane. Refer to the product definition section for information on the GPNVM Bit Action. The set GPNVM bit sequence is: - Start the Set GPNVM Bit command (SGPB) by writing the Flash Command Register with the SGPB command and the number of the GPNVM bit to be set. - When the GPVNM bit is set, the bit FRDY in the Flash Programming Status Register (EEFC\_FSR) rises. If an interrupt was enabled by setting the FRDY bit in EEFC\_FMR, the interrupt line of the NVIC is activated. - If the GPNVM bit number is greater than the total number of GPNVM bits, then the command has no effect. The result of the SGPB command can be checked by running a GGPB (Get GPNVM Bit) command. One error can be detected in the EEFC FSR register after a programming sequence: Command Error: a bad keyword has been written in the EEFC\_FCR register. It is possible to clear GPNVM bits previously set. The clear GPNVM bit sequence is: - Start the Clear GPNVM Bit command (CGPB) by writing the Flash Command Register with CGPB and the number of the GPNVM bit to be cleared. - When the clear completes, the FRDY bit in the Flash Programming Status Register (EEFC\_FSR) rises. If an interrupt has been enabled by setting the FRDY bit in EEFC\_FMR, the interrupt line of the NVIC is activated. - If the GPNVM bit number is greater than the total number of GPNVM bits, then the command has no effect. One error can be detected in the EEFC\_FSR register after a programming sequence: Command Error: a bad keyword has been written in the EEFC\_FCR register. The status of GPNVM bits can be returned by the Enhanced Embedded Flash Controller (EEFC). The sequence is: - Start the Get GPNVM bit command by writing the Flash Command Register with GGPB. The FARG field is meaningless. - GPNVM bits can be read by the software application in the EEFC\_FRR register. The first word read corresponds to the 32 first GPNVM bits, following reads provide the next 32 GPNVM bits as long as it is meaningful. Extra reads to the EEFC\_FRR register return 0. For example, if the third bit of the first word read in the EEFC\_FRR is set, then the third GPNVM bit is active. One error can be detected in the EEFC\_FSR register after a programming sequence: Command Error: a bad keyword has been written in the EEFC\_FCR register. Note: Access to the Flash in read is permitted when a set, clear or get GPNVM bit command is performed. #### 18.4.3.6 Security Bit Protection When the security is enabled, access to the Flash, either through the JTAG/SWD interface or through the Fast Flash Programming Interface, is forbidden. This ensures the confidentiality of the code programmed in the Flash. The security bit is GPNVM0. Disabling the security bit can only be achieved by asserting the ERASE pin at 1, and after a full Flash erase is performed. When the security bit is deactivated, all accesses to the Flash are permitted. #### 18.4.3.7 Unique Identifier Each part is programmed with a 128-bit Unique Identifier. It can be used to generate keys for example. For the SAM3SD8, the unique ID is accessible on both memory planes. To read the Unique Identifier the sequence is: - Send the Start Read unique Identifier command (STUI) by writing the Flash Command Register with the STUI command. - When the Unique Identifier is ready to be read, the FRDY bit in the Flash Programming Status Register (EEFC FSR) falls. - The Unique Identifier is located in the first 128 bits of the Flash memory mapping, thus, at the address 0x40000-0x4000F. - To stop the Unique Identifier mode, the user needs to send the Stop Read unique Identifier command (SPUI) by writing the Flash Command Register with the SPUI command. - When the Stop read Unique Identifier command (SPUI) has been performed, the FRDY bit in the Flash Programming Status Register (EEFC\_FSR) rises. If an interrupt was enabled by setting the FRDY bit in EEFC\_FMR, the interrupt line of the NVIC is activated. Note that during the sequence, the software can not run out of Flash (or the second plane in case of dual plane). # 18.5 Enhanced Embedded Flash Controller (EEFC) User Interface The User Interface of the Enhanced Embedded Flash Controller (EEFC) is integrated within the System Controller with base address 0x400E0800. Table 18-4. Register Mapping | Offset | Register | Name | Access | Reset State | |--------|-----------------------------|----------|------------|-------------| | 0x00 | EEFC Flash Mode Register | EEFC_FMR | Read-write | 0x0 | | 0x04 | EEFC Flash Command Register | EEFC_FCR | Write-only | _ | | 0x08 | EEFC Flash Status Register | EEFC_FSR | Read-only | 0x0000001 | | 0x0C | EEFC Flash Result Register | EEFC_FRR | Read-only | 0x0 | | 0x10 | Reserved | _ | _ | _ | ## 18.5.1 EEFC Flash Mode Register Name: EEFC\_FMR Address: 0x400E0A00 Access: Read-write Offset: 0x00 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|------| | _ | _ | _ | _ | _ | _ | _ | FAM | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | - | _ | - | ı | ı | SCOD | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | ı | ı | - | | F\ | WS | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | | - | _ | _ | - | ı | FRDY | #### FRDY: Ready Interrupt Enable 0: Flash Ready does not generate an interrupt. 1: Flash Ready (to accept a new command) generates an interrupt. ## • FWS: Flash Wait State This field defines the number of wait states for read and write operations: Number of cycles for Read/Write operations = FWS+1 ### • SCOD: Sequential Code Optimization Disable 0: The sequential code optimization is enabled. 1: The sequential code optimization is disabled. No Flash read should be done during change of this register. #### • FAM: Flash Access Mode 0: 128-bit access in read Mode only, to enhance access speed. 1: 64-bit access in read Mode only, to enhance power consumption. No Flash read should be done during change of this register. ## 18.5.2 EEFC Flash Command Register Name: EEFC\_FCR Address: 0x400E0A04 Access: Write-only Offset: 0x04 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|------|----|----|----|----|----|----| | | | | FK | EY | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | FARG | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | FARG | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | FCMD | | | | | | | ### • FCMD: Flash Command This field defines the Flash commands. Refer to "Flash Commands" on page 290. ## • FARG: Flash Command Argument | Erase all command | Field is meaningless. | |---------------------|-------------------------------------------------------------------------------| | Erase plane command | FARG must be set with a page number that is in the memory plane to be erased. | | Programming command | FARG defines the page number to be programmed. | | Lock command | FARG defines the page number to be locked. | | GPNVM command | FARG defines the GPNVM number. | ## • FKEY: Flash Writing Protection Key This field should be written with the value 0x5A to enable the command defined by the bits of the register. If the field is written with a different value, the write is not performed and no action is started. ### 18.5.3 EEFC Flash Status Register Name: EEFC\_FSR Address: 0x400E0A08 Access: Read-only Offset: 0x08 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|--------|-------|------| | _ | _ | - | - | - | - | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | - | - | _ | ı | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | | ı | | ı | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | ı | _ | FLOCKE | FCMDE | FRDY | #### FRDY: Flash Ready Status 0: The Enhanced Embedded Flash Controller (EEFC) is busy. 1: The Enhanced Embedded Flash Controller (EEFC) is ready to start a new command. When it is set, this flags triggers an interrupt if the FRDY flag is set in the EEFC\_FMR register. This flag is automatically cleared when the Enhanced Embedded Flash Controller (EEFC) is busy. ### • FCMDE: Flash Command Error Status 0: No invalid commands and no bad keywords were written in the Flash Mode Register EEFC\_FMR. 1: An invalid command and/or a bad keyword was/were written in the Flash Mode Register EEFC\_FMR. This flag is automatically cleared when EEFC\_FSR is read or EEFC\_FCR is written. #### • FLOCKE: Flash Lock Error Status 0: No programming/erase of at least one locked region has happened since the last read of EEFC\_FSR. 1: Programming/erase of at least one locked region has happened since the last read of EEFC\_FSR. This flag is automatically cleared when EEFC\_FSR is read or EEFC\_FCR is written. ## 18.5.4 EEFC Flash Result Register Name: EEFC\_FRR Address: 0x400E0A0C Access: Read-only Offset: 0x0C | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|--------|----|-----|-----|----|----|----| | | | | FVA | LUE | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | FVALUE | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | FVALUE | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | FVALUE | | | | | | | ## • FVALUE: Flash Result Value The result of a Flash command is returned in this register. If the size of the result is greater than 32 bits, then the next resulting value is accessible at the next register read. # 19. Fast Flash Programming Interface (FFPI) ## 19.1 Description The Fast Flash Programming Interface provides parallel high-volume programming using a standard gang programmer. The parallel interface is fully handshaked and the device is considered to be a standard EEPROM. Additionally, the parallel protocol offers an optimized access to all the embedded Flash functionalities. Although the Fast Flash Programming Mode is a dedicated mode for high volume programming, this mode is not designed for in-situ programming. ## 19.2 Embedded Characteristics - Programming Mode for High-volume Flash Programming Using Gang Programmer - Offers Read and Write Access to the Flash Memory Plane - Enables Control of Lock Bits and General-purpose NVM Bits - Enables Security Bit Activation - Disabled Once Security Bit is Set - Offers Two Interfaces - Parallel Fast Flash Programming Interface - Provides an 16-bit Parallel Interface to Program the Embedded Flash - Full Handshake Protocol - Serial Fast Flash Programming Interface - Provides JTAG Interface to Program the Embedded Flash - Access to All Embedded Flash Standard Commands # 19.3 Parallel Fast Flash Programming ## 19.3.1 Device Configuration In Fast Flash Programming Mode, the device is in a specific test mode. Only a certain set of pins is significant. The rest of the PIOs are used as inputs with a pull-up. The crystal oscillator is in bypass mode. Other pins must be left unconnected. Figure 19-1. Parallel Programming Interface Table 19-1. Signal Description List | Signal Name | Function | Туре | Active<br>Level | Comments | |-------------|------------------------|--------|-----------------|----------------------------| | | | Power | | | | VDDIO | I/O Lines Power Supply | Power | | | | VDDCORE | Core Power Supply | Power | | | | VDDPLL | PLL Power Supply | Power | | | | GND | Ground | Ground | | | | | | Clocks | | | | XIN | Main Clock Input. | Input | | 32 KHz to 50 MHz | | | | Test | | | | TST | Test Mode Select | Input | High | Must be connected to VDDIO | | PGMEN0 | Test Mode Select | Input | High | Must be connected to VDDIO | | PGMEN1 | Test Mode Select | Input | High | Must be connected to VDDIO | | PGMEN2 | Test Mode Select | Input | Low | Must be connected to GND | Table 19-1. Signal Description List (Continued) | Signal Name | Function | Туре | Active<br>Level | Comments | |-------------|----------------------------------------------------------------|--------------|-----------------|--------------------------| | | Pl | 0 | | | | PGMNCMD | Valid command available | Input | Low | Pulled-up input at reset | | PGMRDY | Device is busy Device is ready for a new command | Output | High | Pulled-up input at reset | | PGMNOE | Output Enable (active high) | Input | Low | Pulled-up input at reset | | PGMNVALID | 0: DATA[15:0] is in input mode 1: DATA[15:0] is in output mode | Output | Low | Pulled-up input at reset | | PGMM[3:0] | Specifies DATA type (See Table 19-2) | Input | | Pulled-up input at reset | | PGMD[15:0] | Bi-directional data bus | Input/Output | | Pulled-up input at reset | ## 19.3.2 Signal Names Depending on the MODE settings, DATA is latched in different internal registers. Table 19-2. Mode Coding | MODE[3:0] | Symbol | Data | |-----------|--------|-----------------------| | 0000 | CMDE | Command Register | | 0001 | ADDR0 | Address Register LSBs | | 0010 | ADDR1 | | | 0011 | ADDR2 | | | 0100 | ADDR3 | Address Register MSBs | | 0101 | DATA | Data Register | | Default | IDLE | No register | When MODE is equal to CMDE, then a new command (strobed on DATA[15:0] signals) is stored in the command register. Table 19-3. Command Bit Coding | DATA[15:0] | Symbol | Command Executed | |------------|--------|-------------------------------------| | 0x0011 | READ | Read Flash | | 0x0012 | WP | Write Page Flash | | 0x0022 | WPL | Write Page and Lock Flash | | 0x0032 | EWP | Erase Page and Write Page | | 0x0042 | EWPL | Erase Page and Write Page then Lock | | 0x0013 | EA | Erase All | | 0x0014 | SLB | Set Lock Bit | | 0x0024 | CLB | Clear Lock Bit | | 0x0015 | GLB | Get Lock Bit | | 0x0034 | SGPB | Set General Purpose NVM bit | | 0x0044 | CGPB | Clear General Purpose NVM bit | Table 19-3. Command Bit Coding (Continued) | DATA[15:0] | Symbol | Command Executed | | |------------|--------|-----------------------------|--| | 0x0025 | GGPB | Get General Purpose NVM bit | | | 0x0054 | SSE | Set Security Bit | | | 0x0035 | GSE | Get Security Bit | | | 0x001F | WRAM | Write Memory | | | 0x001E | GVE | Get Version | | ### 19.3.3 Entering Programming Mode The following algorithm puts the device in Parallel Programming Mode: - Apply GND, VDDIO, VDDCORE and VDDPLL. - Apply XIN clock within T<sub>POR RESET</sub> if an external clock is available. - Wait for T<sub>POR RESET</sub> - Start a read or write handshaking. Note: After reset, the device is clocked by the internal RC oscillator. Before clearing RDY signal, if an external clock (> 32 kHz) is connected to XIN, then the device switches on the external clock. Else, XIN input is not considered. A higher frequency on XIN speeds up the programmer handshake. ### 19.3.4 Programmer Handshaking An handshake is defined for read and write operations. When the device is ready to start a new operation (RDY signal set), the programmer starts the handshake by clearing the NCMD signal. The handshaking is achieved once NCMD signal is high and RDY is high. ## 19.3.4.1 Write Handshaking For details on the write handshaking sequence, refer to Figure 19-2 and Table 19-4. Figure 19-2. Parallel Programming Timing, Write Sequence Table 19-4. Write Handshake | Step | Programmer Action | Device Action | Data I/O | |------|--------------------------------|--------------------------------------|----------| | 1 | Sets MODE and DATA signals | Waits for NCMD low | Input | | 2 | Clears NCMD signal | Latches MODE and DATA | Input | | 3 | Waits for RDY low | Clears RDY signal | Input | | 4 | Releases MODE and DATA signals | Executes command and polls NCMD high | Input | | 5 | Sets NCMD signal | Executes command and polls NCMD high | Input | | 6 | Waits for RDY high | Sets RDY | Input | ## 19.3.4.2 Read Handshaking For details on the read handshaking sequence, refer to Figure 19-3 and Table 19-5. Figure 19-3. Parallel Programming Timing, Read Sequence Table 19-5. Read Handshake | Step | Programmer Action | Device Action | DATA I/O | |------|------------------------------|--------------------------------------------------------------|----------| | 1 | Sets MODE and DATA signals | Waits for NCMD low | Input | | 2 | Clears NCMD signal | Latch MODE and DATA | Input | | 3 | Waits for RDY low | Clears RDY signal | Input | | 4 | Sets DATA signal in tristate | Waits for NOE Low | Input | | 5 | Clears NOE signal | | Tristate | | 6 | Waits for NVALID low | Sets DATA bus in output mode and outputs the flash contents. | Output | | 7 | | Clears NVALID signal | Output | | 8 | Reads value on DATA Bus | Waits for NOE high | Output | | 9 | Sets NOE signal | | Output | | 10 | Waits for NVALID high | Sets DATA bus in input mode | Х | | 11 | Sets DATA in output mode | Sets NVALID signal | Input | | 12 | Sets NCMD signal | Waits for NCMD high | Input | | 13 | Waits for RDY high | Sets RDY signal | Input | ## 19.3.5 Device Operations Several commands on the Flash memory are available. These commands are summarized in Table 19-3 on page 303. Each command is driven by the programmer through the parallel interface running several read/write handshaking sequences. When a new command is executed, the previous one is automatically achieved. Thus, chaining a read command after a write automatically flushes the load buffer in the Flash. #### 19.3.5.1 Flash Read Command This command is used to read the contents of the Flash memory. The read command can start at any valid address in the memory plane and is optimized for consecutive reads. Read handshaking can be chained; an internal address buffer is automatically increased. Table 19-6. Read Command | Step | Handshake Sequence | MODE[3:0] | DATA[15:0] | |------|--------------------|-----------|--------------------| | 1 | Write handshaking | CMDE | READ | | 2 | Write handshaking | ADDR0 | Memory Address LSB | | 3 | Write handshaking | ADDR1 | Memory Address | | 4 | Read handshaking | DATA | *Memory Address++ | | 5 | Read handshaking | DATA | *Memory Address++ | | | | | | | n | Write handshaking | ADDR0 | Memory Address LSB | | n+1 | Write handshaking | ADDR1 | Memory Address | | n+2 | Read handshaking | DATA | *Memory Address++ | | n+3 | Read handshaking | DATA | *Memory Address++ | | | | | | #### 19.3.5.2 Flash Write Command This command is used to write the Flash contents. The Flash memory plane is organized into several pages. Data to be written are stored in a load buffer that corresponds to a Flash memory page. The load buffer is automatically flushed to the Flash: - before access to any page other than the current one - when a new command is validated (MODE = CMDE) The **Write Page** command **(WP)** is optimized for consecutive writes. Write handshaking can be chained; an internal address buffer is automatically increased. Table 19-7. Write Command | Step | Handshake Sequence | MODE[3:0] | DATA[15:0] | |------|--------------------|-----------|--------------------------| | 1 | Write handshaking | CMDE | WP or WPL or EWP or EWPL | | 2 | Write handshaking | ADDR0 | Memory Address LSB | | 3 | Write handshaking | ADDR1 | Memory Address | | 4 | Write handshaking | DATA | *Memory Address++ | | 5 | Write handshaking | DATA | *Memory Address++ | | | | | | | n | Write handshaking | ADDR0 | Memory Address LSB | | n+1 | Write handshaking | ADDR1 | Memory Address | | n+2 | Write handshaking | DATA | *Memory Address++ | | n+3 | Write handshaking | DATA | *Memory Address++ | | | | | | The Flash command **Write Page and Lock (WPL)** is equivalent to the Flash Write Command. However, the lock bit is automatically set at the end of the Flash write operation. As a lock region is composed of several pages, the programmer writes to the first pages of the lock region using Flash write commands and writes to the last page of the lock region using a Flash write and lock command. The Flash command **Erase Page and Write (EWP)** is equivalent to the Flash Write Command. However, before programming the load buffer, the page is erased. The Flash command Erase Page and Write the Lock (EWPL) combines EWP and WPL commands. #### 19.3.5.3 Flash Full Erase Command This command is used to erase the Flash memory planes. All lock regions must be unlocked before the Full Erase command by using the CLB command. Otherwise, the erase command is aborted and no page is erased. Table 19-8. Full Erase Command | Step | Handshake Sequence | MODE[3:0] | DATA[15:0] | |------|--------------------|-----------|------------| | 1 | Write handshaking | CMDE | EA | | 2 | Write handshaking | DATA | 0 | ### 19.3.5.4 Flash Lock Commands Lock bits can be set using WPL or EWPL commands. They can also be set by using the Set Lock command (SLB). With this command, several lock bits can be activated. A Bit Mask is provided as argument to the command. When bit 0 of the bit mask is set, then the first lock bit is activated. Likewise, the Clear Lock command (CLB) is used to clear lock bits. Table 19-9. Set and Clear Lock Bit Command | Step | Handshake Sequence | MODE[3:0] | DATA[15:0] | |------|--------------------|-----------|------------| | 1 | Write handshaking | CMDE | SLB or CLB | | 2 | Write handshaking | DATA | Bit Mask | Lock bits can be read using **Get Lock Bit** command **(GLB)**. The n<sup>th</sup> lock bit is active when the bit n of the bit mask is set.. Table 19-10. Get Lock Bit Command | Step | Handshake Sequence | MODE[3:0] | DATA[15:0] | |------|--------------------|-----------|-------------------------| | 1 | Write handshaking | CMDE | GLB | | | | | Lock Bit Mask Status | | 2 | Read handshaking | DATA | 0 = Lock bit is cleared | | | | | 1 = Lock bit is set | #### 19.3.5.5 Flash General-purpose NVM Commands General-purpose NVM bits (GP NVM bits) can be set using the Set GPNVM command (SGPB). This command also activates GP NVM bits. A bit mask is provided as argument to the command. When bit 0 of the bit mask is set, then the first GP NVM bit is activated. In the same way, the Clear GPNVM command (CGPB) is used to clear general-purpose NVM bits. The general-purpose NVM bit is deactivated when the corresponding bit in the pattern value is set to 1. Table 19-11. Set/Clear GP NVM Command | Step | Handshake Sequence | MODE[3:0] | DATA[15:0] | |------|--------------------|-----------|--------------------------| | 1 | Write handshaking | CMDE | SGPB or CGPB | | 2 | Write handshaking | DATA | GP NVM bit pattern value | General-purpose NVM bits can be read using the **Get GPNVM Bit** command **(GGPB)**. The n<sup>th</sup> GP NVM bit is active when bit n of the bit mask is set.. Table 19-12. Get GP NVM Bit Command | Step | Handshake Sequence | MODE[3:0] | DATA[15:0] | |------|--------------------|-----------|---------------------------| | 1 | Write handshaking | CMDE | GGPB | | | | | GP NVM Bit Mask Status | | 2 | Read handshaking | DATA | 0 = GP NVM bit is cleared | | | | | 1 = GP NVM bit is set | ### 19.3.5.6 Flash Security Bit Command A security bit can be set using the Set Security Bit command (SSE). Once the security bit is active, the Fast Flash programming is disabled. No other command can be run. An event on the Erase pin can erase the security bit once the contents of the Flash have been erased. Table 19-13. Set Security Bit Command | Step | Handshake Sequence | MODE[3:0] | DATA[15:0] | |------|--------------------|-----------|------------| | 1 | Write handshaking | CMDE | SSE | | 2 | Write handshaking | DATA | 0 | Once the security bit is set, it is not possible to access FFPI. The only way to erase the security bit is to erase the Flash In order to erase the Flash, the user must perform the following: - Power-off the chip - Power-on the chip with TST = 0 - Assert Erase during a period of more than 220 ms - Power-off the chip Then it is possible to return to FFPI mode and check that Flash is erased. #### 19.3.5.7 Memory Write Command This command is used to perform a write access to any memory location. The Memory Write command (WRAM) is optimized for consecutive writes. Write handshaking can be chained; an internal address buffer is automatically increased. Table 19-14. Write Command | Step | Handshake Sequence | MODE[3:0] | DATA[15:0] | |------|--------------------|-----------|--------------------| | 1 | Write handshaking | CMDE | WRAM | | 2 | Write handshaking | ADDR0 | Memory Address LSB | | 3 | Write handshaking | ADDR1 | Memory Address | | 4 | Write handshaking | DATA | *Memory Address++ | | 5 | Write handshaking | DATA | *Memory Address++ | | | | | | | n | Write handshaking | ADDR0 | Memory Address LSB | | n+1 | Write handshaking | ADDR1 | Memory Address | | n+2 | Write handshaking | DATA | *Memory Address++ | | n+3 | Write handshaking | DATA | *Memory Address++ | | | | | | #### 19.3.5.8 Get Version Command The Get Version (GVE) command retrieves the version of the FFPI interface. Table 19-15. Get Version Command | Step | Handshake Sequence | MODE[3:0] | DATA[15:0] | |------|--------------------|-----------|------------| | 1 | Write handshaking | CMDE | GVE | | 2 | Write handshaking | DATA | Version | Figure 19-4. Serial Programming Table 19-16. Signal Description List | Table 19-16. Signal Description List | | | | | | | | | | | | |--------------------------------------|---------------------------------------------------------------------------------------------------|--------|-----------------|----------------------------|--|--|--|--|--|--|--| | Signal Name | Function | Туре | Active<br>Level | Comments | | | | | | | | | Power | | | | | | | | | | | | | VDDIO | I/O Lines Power Supply | Power | | | | | | | | | | | VDDCORE | Core Power Supply | Power | | | | | | | | | | | VDDPLL | PLL Power Supply | Power | | | | | | | | | | | GND | Ground | Ground | | | | | | | | | | | | Clock | s | | | | | | | | | | | | Main Clock Input. | | | | | | | | | | | | XIN | This input can be tied to GND. In this case, the device is clocked by the internal RC oscillator. | Input | | 32 kHz to 50 MHz | | | | | | | | | | Test | | | | | | | | | | | | TST | Test Mode Select | Input | High | Must be connected to VDDIO | | | | | | | | | PGMEN0 | Test Mode Select | Input | High | Must be connected to VDDIO | | | | | | | | | PGMEN1 | Test Mode Select | Input | High | Must be connected to VDDIO | | | | | | | | | PGMEN2 | Test Mode Select | Input | Low | Must be connected to GND | | | | | | | | | | JTAG | i | | | | | | | | | | | тск | JTAG TCK | Input | - | Pulled-up input at reset | | | | | | | | | TDI | JTAG Test Data In | Input | - | Pulled-up input at reset | | | | | | | | | TDO | JTAG Test Data Out | Output | - | | | | | | | | | | TMS | JTAG Test Mode Select | Input | - | Pulled-up input at reset | | | | | | | | # 20. Cyclic Redundancy Check Calculation Unit (CRCCU) ## 20.1 Description The Cyclic Redundancy Check Calculation Unit (CRCCU) has its own DMA which functions as a Master with the Bus Matrix. ### 20.2 Embedded Characteristics - 32-bit cyclic redundancy check automatic calculation - CRC calculation between two addresses of the memory ## 20.3 CRCCU Block Diagram Figure 20-1. Block Diagram # 20.4 Product Dependencies ## 20.4.1 Power Management The CRCCU is clocked through the Power Management Controller (PMC), the programmer must first configure the CRCCU in the PMC to enable the CRCCU clock. ### 20.4.2 Interrupt Source The CRCCU has an interrupt line connected to the Interrupt Controller. Handling the CRCCU interrupt requires programming the Interrupt Controller before configuring the CRCCU. ## 20.5 CRCCU Functional Description ### 20.5.1 CRC Calculation Unit description The CRCCU integrates a dedicated Cyclic Redundancy Check (CRC) engine. When configured and activated, this CRC engine performs a checksum computation on a Memory Area. CRC computation is performed from the LSB to MSB bit. Three different polynomials are available CCITT802.3, CASTAGNOLI and CCITT16, see the bitfield description, "PTYPE: Primitive Polynomial" on page 330, for details. ### 20.5.2 CRC Calculation Unit Operation The CRCCU has a DMA controller that supports programmable CRC memory checks. When enabled, the DMA channel reads a programmable amount of data and computes CRC on the fly. The CRCCU is controlled by two registers, TR\_ADDR and TR\_CTRL which need to be mapped in the internal SRAM. The addresses of these two registers are pointed at by the CRCCU\_DSCR register. Table 20-1. CRCCU Descriptor Memory Mapping | | | SRAM Memory | |-----------------|---|-------------| | | | | | CRCCU_DSCR+0x0 | > | TR_ADDR | | CRCCU_DSCR+0x4 | > | TR_CTRL | | CRCCU_DSCR+0x8 | > | Reserved | | CRCCU_DSCR+0xC | > | Reserved | | CRCCU_DSCR+0x20 | > | TR_CRC | | | | | TR\_ADDR defines the start address of memory area targeted for CRC calculation. TR\_CTRL defines the buffer transfer size, the transfer width (byte, halfword, word) and the transfer-completed interrupt enable. To start the CRCCU, the user needs to set the CRC enable bit (ENABLE) in the CRCCU Mode Register (CRCCU\_MR), then configure it and finally set the DMA enable bit (DMAEN) in the CRCCU DMA Enable Register (CRCCU\_DMA\_EN). When the CRCCU is enabled, the CRCCU reads the predefined amount of data (defined in TR\_CTRL) located at TR\_ADDR start address and computes the checksum. The CRCCU\_SR register contains the temporary CRC value. The BTSIZE field located in the TR\_CTRL register (located in memory), is automatically decremented if its value is different from zero. Once the value of the BTSIZE field is equal to zero, the CRCCU is disabled by hardware. In this case, the relevant CRCCU DMA Status Register bit, DMASR, is automatically cleared. If the COMPARE field of the CRCCU\_MR register is set to true, the TR\_CRC (Transfer Reference Register) is compared with the last CRC computed. If a mismatch occurs, an error flag is set and an interrupt is raised (if unmasked). The CRCCU accesses the memory by single access (TRWIDTH size) in order not to limit the bandwidth usage of the system, but the DIVIDER field of the CRCCU Mode Register can be used to lower it by dividing the frequency of the single accesses. In order to compute the CRC for a memory size larger than 256 Kbytes or for non-contiguous memory area, it is possible to re-enable the CRCCU on the new memory area and the CRC will be updated accordingly. Use the RESET field of the CRCCU\_CR register to reset the CRCCU Status Register to its default value (0xFFFF\_FFF). # 20.6 Transfer Control Registers Memory Mapping Table 20-2. Transfer Control Register Memory Mapping | Offset | Register | Name | Access | |-------------------------|-----------------------------------|---------|------------| | CRCCU_DSCR + 0x0 | CRCCU Transfer Address Register | TR_ADDR | Read-write | | CRCCU_DSCR + 0x4 | CRCCU Transfer Control Register | TR_CTRL | Read-write | | CRCCU_DSCR + 0xC - 0x10 | Reserved | | | | CRCCU_DSCR+0x20 | CRCCU Transfer Reference Register | TR_CRC | Read-write | Note: These Registers are memory mapped ## 20.6.1 Transfer Address Register Name: TR\_ADDR Access: Read-write Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |----|------|----|----|----|----|----|----|--|--|--|--| | | ADDR | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | ADDR | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | AD | DR | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ADDR | | | | | | | | | | | • ADDR: Transfer Address ## 20.6.2 Transfer Control Register Name: TR\_CTRL Access: Read-write Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|--------|----|----|-----|----|-----|------|--|--|--| | _ | _ | _ | _ | IEN | _ | TRW | IDTH | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | _ | _ | _ | _ | _ | - | _ | _ | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | BTSIZE | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | BTSIZE | | | | | | | | | | • BTSIZE: Buffer Transfer Size ## • TRWIDTH: Transfer Width Register | TRWIDTH | Single Transfer Size | | | | | |---------|----------------------|--|--|--|--| | 00 | BYTE | | | | | | 01 | HALFWORD | | | | | | 10 | WORD | | | | | ## • IEN: Context Done Interrupt Enable When set to zero, the transfer done status bit is set at the end of the transfer. ## 20.6.3 Transfer Reference Register Name: TR\_CRC Access: Read-write Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|--------|----|-----|-----|----|----|----|--|--|--| | | | | REF | CRC | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | REFCRC | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | REF | CRC | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | REFCRC | | | | | | | | | | ## • REFCRC: Reference CRC When Compare mode is enabled, the checksum is compared with that register. # 20.7 Cyclic Redundancy Check Calculation Unit (CRCCU) User Interface Table 20-3. Register Mapping | Offset | Register | Name | Access | Reset | |---------------|-----------------------------------------|---------------|------------|------------| | 0x00000000 | CRCCU Descriptor Base Register | CRCCU_DSCR | Read-write | 0x00000000 | | 0x00000004 | Reserved | | | | | 0x00000008 | CRCCU DMA Enable Register | CRCCU_DMA_EN | Write-only | 0x00000000 | | 0x000000C | CRCCU DMA Disable Register | CRCCU_DMA_DIS | Write-only | 0x00000000 | | 0x00000010 | CRCCU DMA Status Register | CRCCU_DMA_SR | Read-only | 0x00000000 | | 0x00000014 | CRCCU DMA Interrupt Enable Register | CRCCU_DMA_IER | Write-only | 0x00000000 | | 0x00000018 | CRCCU DMA Interrupt Disable<br>Register | CRCCU_DMA_IDR | Write-only | 0x00000000 | | 0x0000001C | CRCCU DMA Interrupt Mask Register | CRCCU_DMA_IMR | Read-only | 0x00000000 | | 0x00000020 | CRCCU DMA Interrupt Status Register | CRCCU_DMA_ISR | Read-only | 0x00000000 | | 0x0024-0x0030 | Reserved | | | | | 0x00000034 | CRCCU Control Register | CRCCU_CR | Write-only | 0x00000000 | | 0x00000038 | CRCCU Mode Register | CRCCU_MR | Read-write | 0x00000000 | | 0x0000003C | CRCCU Status Register | CRCCU_SR | Read-only | 0xFFFFFFF | | 0x00000040 | CRCCU Interrupt Enable Register | CRCCU_IER | Write-only | 0x00000000 | | 0x00000044 | CRCCU Interrupt Disable Register | CRCCU_IDR | Write-only | 0x00000000 | | 0x00000048 | CRCCU Interrupt Mask Register | CRCCU_IMR | Read-only | 0x00000000 | | 0x0000004C | CRCCU Interrupt Status Register | CRCCU_ISR | Read-only | 0x00000000 | ## 20.7.1 CRCCU Descriptor Base Address Register Name: CRCCU\_DSCR Address: 0x40044000 Access: Read-write Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|------|----|------|----|----|----|----|--|--|--| | | | | DS | CR | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DSCR | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | DSCR | | | | _ | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | _ | - | _ | - | - | _ | | | | # • DSCR: Descriptor Base Address DSCR needs to be aligned with 512-byte boundaries. # 20.7.2 CRCCU DMA Enable Register Name: CRCCU\_DMA\_EN Address: 0x40044008 Access: Write-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|-------| | _ | _ | - | _ | - | - | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | - | - | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | - | _ | - | - | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | 1 | _ | _ | - | DMAEN | # • DMAEN: DMA Enable Register Write one to enable the CRCCU DMA channel. ## 20.7.3 CRCCU DMA Disable Register Name: CRCCU\_DMA\_DIS Address: 0x4004400C Access: Write-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|--------| | _ | - | - | _ | _ | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | - | _ | _ | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | - | - | _ | _ | - | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | - | - | - | _ | DMADIS | # • DMADIS: DMA Disable Register Write one to disable the DMA channel ## 20.7.4 CRCCU DMA Status Register Name: CRCCU\_DMA\_SR Address: 0x40044010 Access: Read-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|-------| | _ | _ | _ | - | _ | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | _ | _ | _ | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | - | _ | _ | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | _ | _ | _ | ı | DMASR | ## • DMASR: DMA Status Register When set to one, this bit indicates that DMA Channel is enabled. ## 20.7.5 CRCCU DMA Interrupt Enable Register Name: CRCCU\_DMA\_IER Address: 0x40044014 Access: Write-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|--------| | _ | _ | _ | - | - | - | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | - | - | - | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | - | _ | - | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | - | _ | - | - | - | - | - | DMAIER | # • DMAIER: Interrupt Enable register Set bit to one to enable the interrupt. ## 20.7.6 CRCCU DMA Interrupt Disable Register Name: CRCCU\_DMA\_IDR Address: 0x40044018 Access: Write-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|--------| | _ | - | _ | _ | - | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | - | _ | _ | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | - | _ | _ | - | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | _ | - | - | - | DMAIDR | # • DMAIDR: Interrupt Disable register Set to one to disable the interrupt. ## 20.7.7 CRCCU DMA Interrupt Mask Register Name: CRCCU\_DMA\_IMR Address: 0x4004401C Access: Write-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|--------| | _ | _ | - | _ | - | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | - | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | - | - | - | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | _ | DMAIMR | # • DMAIMR: Interrupt Mask Register 0: Buffer Transfer Completed interrupt is disabled. 1: Buffer Transfer Completed interrupt is enabled. ## 20.7.8 CRCCU DMA Interrupt Status Register Name: CRCCU\_DMA\_ISR Address: 0x40044020 Access: Read-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|--------| | _ | _ | _ | - | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | - | - | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | - | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | - | _ | - | - | - | - | _ | DMAISR | ## • DMAISR: Interrupt Status register When DMAISR is set, DMA buffer transfer has terminated. This flag is reset after read. ## 20.7.9 CRCCU Control Register Name: CRCCU\_CR Address: 0x40044034 Access: Write-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|-------| | _ | _ | _ | _ | - | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | _ | - | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | - | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | _ | RESET | # • RESET: CRC Computation Reset When set to one, this bit resets the CRCCU\_SR register to 0xFFFF FFFF. ## 20.7.10 CRCCU Mode Register Name: CRCCU\_MR Address: 0x40044038 Access: Read Write Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|---------|----|----|-------|----|---------|--------| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DIVIDER | | | PTYPE | | COMPARE | ENABLE | • ENABLE: CRC Enable ### COMPARE: CRC Compare If set to one, this bit indicates that the CRCCU DMA will compare the CRC computed on the data stream with the value stored. in the TR\_CRC reference register. If a mismatch occurs, the ERRISR bit in the CRCCU\_ISR register is set. ### PTYPE: Primitive Polynomial | Value | Name | Description | | | |-------|------------|--------------------|--|--| | 0 | CCITT8023 | Polynom 0x04C11DB7 | | | | 1 | CASTAGNOLI | Polynom 0x1EDC6F41 | | | | 2 | CCITT16 | Polynom 0x1021 | | | ### • DIVIDER: Request Divider CRCCU DMA performs successive transfers. It is possible to reduce the bandwidth drained by the CRCCU DMA by programming the DIVIDER field. The transfer request frequency is divided by 2^(DIVIDER+1). ## 20.7.11 CRCCU Status Register Name: CRCCU\_SR Address: 0x4004403C Access: Read-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | |----|-----|----|----|----|----|----|----|--|--|--|--|--| | | CRC | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | CRC | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | CF | ₹C | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | CF | RC | | | | | | | | | # • CRC: Cyclic Redundancy Check Value This register can not be read if the COMPARE field of the CRC\_MR register is set to true. # 20.7.12 CRCCU Interrupt Enable Register Name: CRCCU\_IER Address: 0x40044040 Access: Write-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|--------| | _ | _ | _ | _ | - | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | - | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | - | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | - | - | _ | - | ERRIER | • ERRIER: CRC Error Interrupt Enable ## 20.7.13 CRCCU Interrupt Disable Register Name: CRCCU\_IDR Address: 0x40044044 Access: Write-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|--------| | _ | _ | - | _ | - | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | - | _ | _ | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | - | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | _ | _ | - | - | - | ERRIDR | • ERRIDR: CRC Error Interrupt Disable ## 20.7.14 CRCCU Interrupt Mask Register Name: CRCCU\_IMR Address: 0x40044048 Access: Write-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|--------| | _ | - | _ | _ | - | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | _ | - | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | - | - | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | _ | ERRIMR | • ERRIMR: CRC Error Interrupt Mask ## 20.7.15 CRCCU Interrupt Status Register Name: CRCCU\_ISR Address: 0x4004404C Access: Read-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|--------| | _ | _ | - | _ | - | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | - | _ | _ | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | - | _ | _ | - | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | _ | ERRISR | • ERRISR: CRC Error Interrupt Status # 21. SAM3S8/SD8 Boot Program ## 21.1 Description The SAM-BA Boot Program integrates an array of programs permitting download and/or upload into the different memories of the product. ### 21.2 Hardware and Software Constraints - SAM-BA Boot uses the first 2048 bytes of the SRAM for variables and stacks. The remaining available size can be used for user's code. - USB Requirements: - External Crystal or External Clock<sup>(1)</sup> with frequency of: 11.289 MHz 12.000 MHz 16.000 MHz 18.432 MHz UART0 requirements: None Note: 1. Must be 2500 ppm and 1.8V Square Wave Signal. Table 21-1. Pins Driven during Boot Program Execution | Peripheral | Pin | PIO Line | | |------------|-------|----------|--| | UART0 | URXD0 | PA9 | | | UART0 | UTXD0 | PA10 | | ### 21.3 Flow Diagram The Boot Program implements the algorithm in Figure 21-1. Figure 21-1. Boot Program Algorithm Flow Diagram The SAM-BA Boot program seeks to detect a source clock either from the embedded main oscillator with external crystal (main oscillator enabled) or from a supported frequency signal applied to the XIN pin (main oscillator in Bypass mode). If a clock is found from the two possible sources above, the boot program checks to verify that the frequency is one of the supported external frequencies. If the frequency is one of the supported external frequencies, USB activation is allowed, else (no clock or frequency other than one of the supported external frequencies), the internal 12 MHz RC oscillator is used as main clock and USB clock is not allowed due to frequency drift of the 12 MHz RC oscillator. ### 21.4 Device Initialization Initialization follows the steps described below: - 1. Stack setup - 2. Setup the Embedded Flash Controller - 3. External Clock detection (crystal or external clock on XIN) - 4. If external crystal or clock with supported frequency, allow USB activation - 5. Else, does not allow USB activation and use internal 12 MHz RC oscillator - 6. Main oscillator frequency detection if no external clock detected - 7. Switch Master Clock on Main Oscillator - 8. C variable initialization - 9. PLLA setup: PLLA is initialized to generate a 96 MHz clock - 10. Switch Master Clock on PLLA/2 - 11. Initialization of UART0 (115200 bauds, 8, N, 1) - 12. Initialization of the USB Device Port (in case USB activation allowed) - 13. Wait for one of the following events - 1. Check if USB device enumeration has occurred - 2. Check if characters have been received in UART0 - 14. Jump to SAM-BA Monitor (see Section 21.5 "SAM-BA Monitor") ### 21.5 SAM-BA Monitor Once the communication interface is identified, the monitor runs in an infinite loop waiting for different commands as shown in Table 21-2. Table 21-2. Commands Available through the SAM-BA Boot | Command | Action | Argument(s) | Example | |---------|-------------------|---------------------------------------|---------------------| | N | set Normal mode | No argument <b>N</b> # | | | Т | set Terminal mode | No argument | T# | | 0 | write a byte | Address, Value# | <b>O</b> 200001,CA# | | o | read a byte | Address,# | <b>o</b> 200001,# | | Н | write a half word | Address, Value# <b>H</b> 200002,CAFE# | | | h | read a half word | Address,# h200002,# | | | w | write a word | Address, Value# | W200000,CAFEDECA# | | w | read a word | Address,# | <b>w</b> 200000,# | | s | send a file | Address,# \$200000,# | | | R | receive a file | Address, NbOfBytes# R200000,1234# | | | G | go | Address# <b>G</b> 200200# | | | V | display version | No argument | V# | - Mode commands: - Normal mode configures SAM-BA Monitor to send/receive data in binary format, - Terminal mode configures SAM-BA Monitor to send/receive data in ascii format. - Write commands: Write a byte (O), a halfword (H) or a word (W) to the target. - Address: Address in hexadecimal. - Value: Byte, halfword or word to write in hexadecimal. - Output: '>'. - Read commands: Read a byte (o), a halfword (h) or a word (w) from the target. - Address: Address in hexadecimal - Output: The byte, halfword or word read in hexadecimal following by '>' - Send a file (S): Send a file to a specified address - Address: Address in hexadecimal - Output: '>'. Note: There is a time-out on this command which is reached when the prompt '>' appears before the end of the command execution. - Receive a file (R): Receive data into a file from a specified address - Address: Address in hexadecimal - NbOfBytes: Number of bytes in hexadecimal to receive - Output: '>' - Go (G): Jump to a specified address and execute the code - Address: Address to jump in hexadecimal - Output: '>' - Get Version (V): Return the SAM-BA boot version - Output: '>' #### 21.5.1 UARTO Serial Port Communication is performed through the UART0 initialized to 115200 Baud, 8, n, 1. The Send and Receive File commands use the Xmodem protocol to communicate. Any terminal performing this protocol can be used to send the application file to the target. The size of the binary file to send depends on the SRAM size embedded in the product. In all cases, the size of the binary file must be lower than the SRAM size because the Xmodem protocol requires some SRAM memory to work. See Section 21.2 "Hardware and Software Constraints". #### 21.5.2 Xmodem Protocol The Xmodem protocol supported is the 128-byte length block. This protocol uses a two-character CRC-16 to guarantee detection of a maximum bit error. Xmodem protocol with CRC is accurate provided both sender and receiver report successful transmission. Each block of the transfer looks like: <SOH><blk #><255-blk #><--128 data bytes--><checksum> in which: - <SOH> = 01 hex - <blk #> = binary number, starts at 01, increments by 1, and wraps 0FFH to 00H (not to 01) - <255-blk #> = 1's complement of the blk#. - <checksum> = 2 bytes CRC16 Figure 21-2 shows a transmission using this protocol. Figure 21-2. Xmodem Transfer Example #### 21.5.3 USB Device Port The device uses the USB communication device class (CDC) drivers to take advantage of the installed PC RS-232 software to talk over the USB. The CDC class is implemented in all releases of Windows<sup>®</sup>, beginning with Windows 98 SE. The CDC document, available at www.usb.org, describes a way to implement devices such as ISDN modems and virtual COM ports. The Vendor ID (VID) is Atmel's vendor ID 0x03EB. The product ID (PID) is 0x6124. These references are used by the host operating system to mount the correct driver. On Windows systems, the INF files contain the correspondence between vendor ID and product ID. For more details about VID/PID for End Product/Systems, please refer to the following FAQ from the USB Implementers Forum: http://www.usb.org/developers/usbfag#12 "Unauthorized use of assigned or unassigned USB Vendor ID Numbers and associated Product ID Numbers is strictly prohibited." Atmel provides an INF example to see the device as a new serial port and also provides another custom driver used by the SAM-BA application: atm6124.sys. Refer to the application note "USB Basic Application", Atmel literature number 6123, for more details. #### 21.5.3.1 Enumeration Process The USB protocol is a master/slave protocol. This is the host that starts the enumeration sending requests to the device through the control endpoint. The device handles standard requests as defined in the USB Specification. Table 21-3. Handled Standard Requests | Request | Definition | |-------------------|-------------------------------------------------------| | GET_DESCRIPTOR | Returns the current device configuration value. | | SET_ADDRESS | Sets the device address for all future device access. | | SET_CONFIGURATION | Sets the device configuration. | | GET_CONFIGURATION | Returns the current device configuration value. | | GET_STATUS | Returns status for the specified recipient. | | SET_FEATURE | Set or Enable a specific feature. | | CLEAR_FEATURE | Clear or Disable a specific feature. | The device also handles some class requests defined in the CDC class. Table 21-4. Handled Class Requests | Request | Definition | |------------------------|----------------------------------------------------------------------------| | SET_LINE_CODING | Configures DTE rate, stop bits, parity and number of character bits. | | GET_LINE_CODING | Requests current DTE rate, stop bits, parity and number of character bits. | | SET_CONTROL_LINE_STATE | RS-232 signal used to tell the DCE device the DTE device is now present. | Unhandled requests are STALLed. #### 21.5.3.2 Communication Endpoints There are two communication endpoints and endpoint 0 is used for the enumeration process. Endpoint 1 is a 64-byte Bulk OUT endpoint and endpoint 2 is a 64-byte Bulk IN endpoint. SAM-BA Boot commands are sent by the host through endpoint 1. If required, the message is split by the host into several data payloads by the host driver. If the command requires a response, the host can send IN transactions to pick up the response. ### 21.5.4 In Application Programming (IAP) Feature The IAP feature is a function located in ROM that can be called by any software application. When called, this function sends the desired FLASH command to the EEFC and waits for the Flash to be ready (looping while the FRDY bit is not set in the EEFC\_FSR). Since this function is executed from ROM, this allows Flash programming (such as sector write) to be done by code running in Flash. The IAP function entry point is retrieved by reading the NMI vector in ROM (0x00800008). This function takes one argument in parameter: the command to be sent to the EEFC. This function returns the value of the EEFC\_FSR. IAP software code example: ``` (unsigned int) (*IAP_Function)(unsigned long); void main (void){ unsigned long FlashSectorNum = 200; // unsigned long flash_cmd = 0; unsigned long flash_status = 0; unsigned long EFCIndex = 0; // 0:EEFC0, 1: EEFC1 /* Initialize the function pointer (retrieve function address from NMI vector) IAP_Function = ((unsigned long) (*)(unsigned long)) 0x00800008; /* Send your data to the sector here */ /* build the command to send to EEFC */ flash\_cmd = (0x5A << 24) | (FlashSectorNum << 8) | AT91C MC FCMD EWP; /* Call the IAP function with appropriate command */ flash_status = IAP_Function (EFCIndex, flash_cmd); } ``` # 22. Bus Matrix (MATRIX) ## 22.1 Description The Bus Matrix implements a multi-layer AHB that enables parallel access paths between multiple AHB masters and slaves in a system, which increases the overall bandwidth. Bus Matrix interconnects 4 AHB Masters to 5 AHB Slaves. The normal latency to connect a master to a slave is one cycle except for the default master of the accessed slave which is connected directly (zero cycle latency). The Bus Matrix user interface also provides a Chip Configuration User Interface with Registers that allow to support application specific features. ### 22.2 Embedded Characteristics #### 22.2.1 Matrix Masters The Bus Matrix manages 4 masters, which means that each master can perform an access concurrently with others, to an available slave. Each master has its own decoder, which is defined specifically for each master. In order to simplify the addressing, all the masters have the same decodings. Table 22-1. List of Bus Matrix Masters | Master 0 | Cortex-M3 Instruction/Data | |----------|---------------------------------| | Master 1 | Cortex-M3 System | | Master 2 | Peripheral DMA Controller (PDC) | | Master 3 | CRC Calculation Unit | #### 22.2.2 Matrix Slaves The Bus Matrix manages 5 slaves. Each slave has its own arbiter, allowing a different arbitration per slave. Table 22-2. List of Bus Matrix Slaves | Slave 0 | Internal SRAM | |---------|------------------------| | Slave 1 | Internal ROM | | Slave 2 | Internal Flash | | Slave 3 | External Bus Interface | | Slave 4 | Peripheral Bridge | #### 22.2.3 Master to Slave Access All the Masters can normally access all the Slaves. However, some paths do not make sense, for example allowing access from the Cortex-M3 S Bus to the Internal ROM. Thus, these paths are forbidden or simply not wired, and shown as "-" in the following table Table 22-3. Master to Slave Access | | Masters | 0 | 1 | 2 | 3 | |--------|------------------------|----------------------|--------------------|-----|-------| | Slaves | | Cortex-M3<br>I/D Bus | Cortex-M3<br>S Bus | PDC | CRCCU | | 0 | Internal SRAM | - | Х | Х | Х | | 1 | Internal ROM | Х | - | Χ | Х | | 2 | Internal Flash | Х | - | - | Х | | 3 | External Bus Interface | - | Х | Х | Х | | 4 | Peripheral Bridge | - | Х | Х | - | ## 22.3 Memory Mapping Bus Matrix provides one decoder for every AHB Master Interface. The decoder offers each AHB Master several memory mappings. In fact, depending on the product, each memory area may be assigned to several slaves. Booting at the same address while using different AHB slaves (i.e. internal ROM or internal Flash) becomes possible. # 22.4 Special Bus Granting Techniques The Bus Matrix provides some speculative bus granting techniques in order to anticipate access requests from some masters. This mechanism allows to reduce latency at first accesses of a burst or single transfer. The bus granting mechanism allows to set a default master for every slave. At the end of the current access, if no other request is pending, the slave remains connected to its associated default master. A slave can be associated with three kinds of default masters: no default master, last access master and fixed default master. #### 22.4.1 No Default Master At the end of the current access, if no other request is pending, the slave is disconnected from all masters. No Default Master suits low power mode. ### 22.4.2 Last Access Master At the end of the current access, if no other request is pending, the slave remains connected to the last master that performed an access request. #### 22.4.3 Fixed Default Master At the end of the current access, if no other request is pending, the slave connects to its fixed default master. Unlike last access master, the fixed master doesn't change unless the user modifies it by a software action (field FIXED\_DEFMSTR of the related MATRIX\_SCFG). To change from one kind of default master to another, the Bus Matrix user interface provides the Slave Configuration Registers, one for each slave, that allow to set a default master for each slave. The Slave Configuration Register contains two fields: DEFMSTR\_TYPE and FIXED\_DEFMSTR. The 2-bit DEFMSTR\_TYPE field allows to choose the default master type (no default, last access master, fixed default master) whereas the 4-bit FIXED\_DEFMSTR field allows to choose a fixed default master provided that DEFMSTR\_TYPE is set to fixed default master. Please refer to the Bus Matrix user interface description. ### 22.5 Arbitration The Bus Matrix provides an arbitration mechanism that allows to reduce latency when conflict cases occur, basically when two or more masters try to access the same slave at the same time. One arbiter per AHB slave is provided, allowing to arbitrate each slave differently. The Bus Matrix provides to the user the possibility to choose between 2 arbitration types, and this for each slave: - 1. Round-Robin Arbitration (the default) - 2. Fixed Priority Arbitration This choice is given through the field ARBT of the Slave Configuration Registers (MATRIX\_SCFG). Each algorithm may be complemented by selecting a default master configuration for each slave. When a re-arbitration has to be done, it is realized only under some specific conditions detailed in the following paragraph. #### 22.5.1 Arbitration Rules Each arbiter has the ability to arbitrate between two or more different master's requests. In order to avoid burst breaking and also to provide the maximum throughput for slave interfaces, arbitration may only take place during the following cycles: - 1. Idle Cycles: when a slave is not connected to any master or is connected to a master which is not currently accessing it. - 2. Single Cycles: when a slave is currently doing a single access. - 3. End of Burst Cycles: when the current cycle is the last cycle of a burst transfer. For defined length burst, predicted end of burst matches the size of the transfer but is managed differently for undefined length burst (See Section 22.5.1.1 "Undefined Length Burst Arbitration" on page 344"). - 4. Slot Cycle Limit: when the slot cycle counter has reached the limit value indicating that the current master access is too long and must be broken (See Section 22.5.1.2 "Slot Cycle Limit Arbitration" on page 344). #### 22.5.1.1 Undefined Length Burst Arbitration In order to avoid too long slave handling during undefined length bursts (INCR), the Bus Matrix provides specific logic in order to re-arbitrate before the end of the INCR transfer. A predicted end of burst is used for defined length burst transfer, which is selected between the following: - 1. Infinite: no predicted end of burst is generated and therefore INCR burst transfer will never be broken. - 2. Four beat bursts: predicted end of burst is generated at the end of each four beat boundary inside INCR transfer. - 3. Eight beat bursts: predicted end of burst is generated at the end of each eight beat boundary inside INCR transfer. - 4. Sixteen beat bursts: predicted end of burst is generated at the end of each sixteen beat boundary inside INCR transfer. This selection can be done through the field ULBT of the Master Configuration Registers (MATRIX\_MCFG). #### 22.5.1.2 Slot Cycle Limit Arbitration The Bus Matrix contains specific logic to break too long accesses such as very long bursts on a very slow slave (e.g. an external low speed memory). At the beginning of the burst access, a counter is loaded with the value previously written in the SLOT\_CYCLE field of the related Slave Configuration Register (MATRIX\_SCFG) and decreased at each clock cycle. When the counter reaches zero, the arbiter has the ability to re-arbitrate at the end of the current byte, half word or word transfer. #### 22.5.2 Round-Robin Arbitration This algorithm allows the Bus Matrix arbiters to dispatch the requests from different masters to the same slave in a round-robin manner. If two or more master's requests arise at the same time, the master with the lowest number is first serviced then the others are serviced in a round-robin manner. There are three round-robin algorithm implemented: - Round-Robin arbitration without default master - Round-Robin arbitration with last access master - Round-Robin arbitration with fixed default master #### 22.5.2.1 Round-Robin arbitration without default master This is the main algorithm used by Bus Matrix arbiters. It allows the Bus Matrix to dispatch requests from different masters to the same slave in a pure round-robin manner. At the end of the current access, if no other request is pending, the slave is disconnected from all masters. This configuration incurs one latency cycle for the first access of a burst. Arbitration without default master can be used for masters that perform significant bursts. #### 22.5.2.2 Round-Robin arbitration with last access master This is a biased round-robin algorithm used by Bus Matrix arbiters. It allows the Bus Matrix to remove the one latency cycle for the last master that accessed the slave. In fact, at the end of the current transfer, if no other master request is pending, the slave remains connected to the last master that performs the access. Other non privileged masters will still get one latency cycle if they want to access the same slave. This technique can be used for masters that mainly perform single accesses. #### 22.5.2.3 Round-Robin arbitration with fixed default master This is another biased round-robin algorithm, it allows the Bus Matrix arbiters to remove the one latency cycle for the fixed default master per slave. At the end of the current access, the slave remains connected to its fixed default master. Every request attempted by this fixed default master will not cause any latency whereas other non privileged masters will still get one latency cycle. This technique can be used for masters that mainly perform single accesses. ### 22.5.3 Fixed Priority Arbitration This algorithm allows the Bus Matrix arbiters to dispatch the requests from different masters to the same slave by using the fixed priority defined by the user. If two or more master's requests are active at the same time, the master with the highest priority number is serviced first. If two or more master's requests with the same priority are active at the same time, the master with the highest number is serviced first. For each slave, the priority of each master may be defined through the Priority Registers for Slaves (MATRIX\_PRAS and MATRIX\_PRBS). ### 22.6 System I/O Configuration The System I/O Configuration register (CCFG\_SYSIO) allows to configure some I/O lines in System I/O mode (such as JTAG, ERASE, USB, etc...) or as general purpose I/O lines. Enabling or disabling the corresponding I/O lines in peripheral mode or in PIO mode (PIO\_PER or PIO\_PDR registers) in the PIO controller as no effect. However, the direction (input or output), pull-up, pull-down and other mode control is still managed by the PIO controller. ## 22.7 Write Protect Registers To prevent any single software error that may corrupt MATRIX behavior, the entire MATRIX address space from address offset 0x000 to 0x1FC can be write-protected by setting the WPEN bit in the MATRIX Write Protect Mode Register (MATRIX\_WPMR). If a write access to anywhere in the MATRIX address space from address offset 0x000 to 0x1FC is detected, then the WPVS flag in the MATRIX Write Protect Status Register (MATRIX\_WPSR) is set and the field WPVSRC indicates in which register the write access has been attempted. The WPVS flag is reset by writing the MATRIX Write Protect Mode Register (MATRIX\_WPMR) with the appropriate access key WPKEY. # 22.8 Bus Matrix (MATRIX) User Interface Table 22-4. Register Mapping | Offset | Register | Name | Access | Reset | |-----------------|------------------------------------------------|--------------|------------|------------| | 0x0000 | Master Configuration Register 0 | MATRIX_MCFG0 | Read-write | 0x00000000 | | 0x0004 | Master Configuration Register 1 | MATRIX_MCFG1 | Read-write | 0x00000000 | | 0x0008 | Master Configuration Register 2 | MATRIX_MCFG2 | Read-write | 0x00000000 | | 0x000C | Master Configuration Register 3 | MATRIX_MCFG3 | Read-write | 0x00000000 | | 0x0010 - 0x003C | Reserved | _ | _ | _ | | 0x0040 | Slave Configuration Register 0 | MATRIX_SCFG0 | Read-write | 0x00010010 | | 0x0044 | Slave Configuration Register 1 | MATRIX_SCFG1 | Read-write | 0x00050010 | | 0x0048 | Slave Configuration Register 2 | MATRIX_SCFG2 | Read-write | 0x00000010 | | 0x004C | Slave Configuration Register 3 | MATRIX_SCFG3 | Read-write | 0x00000010 | | 0x0050 | Slave Configuration Register 4 | MATRIX_SCFG4 | Read-write | 0x00000010 | | 0x0054 - 0x007C | Reserved | _ | _ | - | | 0x0080 | Priority Register A for Slave 0 | MATRIX_PRAS0 | Read-write | 0x00000000 | | 0x0084 | Reserved | - | _ | - | | 0x0088 | Priority Register A for Slave 1 | MATRIX_PRAS1 | Read-write | 0x00000000 | | 0x008C | Reserved | _ | _ | - | | 0x0090 | Priority Register A for Slave 2 | MATRIX_PRAS2 | Read-write | 0x00000000 | | 0x0094 | Reserved | _ | _ | - | | 0x0098 | Priority Register A for Slave 3 | MATRIX_PRAS3 | Read-write | 0x00000000 | | 0x009C | Reserved | _ | _ | _ | | 0x00A0 | Priority Register A for Slave 4 | MATRIX_PRAS4 | Read-write | 0x00000000 | | 0x00A4 - 0x0110 | Reserved | _ | _ | _ | | 0x0114 | System I/O Configuration register | CCFG_SYSIO | Read/Write | 0x00000000 | | 0x0118 | Reserved | _ | _ | - | | 0x011C | SMC Chip Select NAND Flash Assignment Register | CCFG_SMCNFCS | Read/Write | 0x00000000 | | 0x0120 - 0x010C | Reserved | _ | - | _ | | 0x1E4 | Write Protect Mode Register | MATRIX_WPMR | Read-write | 0x0 | | 0x1E8 | Write Protect Status Register | MATRIX_WPSR | Read-only | 0x0 | | 0x0110 - 0x01FC | Reserved | _ | _ | _ | ## 22.8.1 Bus Matrix Master Configuration Registers Name: MATRIX\_MCFG0..MATRIX\_MCFG3 **Address:** 0x400E0200 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|------|----| | - | - | - | - | - | - | = | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | - | - | - | - | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | - | _ | - | - | - | | ULBT | | ### • ULBT: Undefined Length Burst Type ### 0: Infinite Length Burst No predicted end of burst is generated and therefore INCR bursts coming from this master cannot be broken. ### 1: Single Access The undefined length burst is treated as a succession of single access allowing rearbitration at each beat of the INCR burst. #### 2: Four Beat Burst The undefined length burst is split into a 4-beat bursts allowing rearbitration at each 4-beat burst end. ### 3: Eight Beat Burst The undefined length burst is split into 8-beat bursts allowing rearbitration at each 8-beat burst end. #### 4: Sixteen Beat Burst The undefined length burst is split into 16-beat bursts allowing rearbitration at each 16-beat burst end. ### 22.8.2 Bus Matrix Slave Configuration Registers Name: MATRIX SCFG0..MATRIX SCFG4 Address: 0x400E0240 Access: Read-write | A00033. | read wite | | | | | | | |---------|-----------|----|-------------------|-------|----|----|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | - | _ | _ | _ | AR | ВТ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | - | FIXED_DEFMSTR DEF | | | | R_TYPE | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | - | ı | - | = | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | SLOT_ | CYCLE | | | | ### • SLOT\_CYCLE: Maximum Number of Allowed Cycles for a Burst When the SLOT\_CYCLE limit is reach for a burst it may be broken by another master trying to access this slave. This limit has been placed to avoid locking very slow slaves when very long bursts are used. This limit should not be very small though. An unreasonable small value will break every burst and the Bus Matrix will spend its time to arbitrate without performing any data transfer. 16 cycles is a reasonable value for SLOT\_CYCLE. ### • DEFMSTR\_TYPE: Default Master Type #### 0: No Default Master At the end of current slave access, if no other master request is pending, the slave is disconnected from all masters. This results in having a one cycle latency for the first access of a burst transfer or for a single access. #### 1: Last Default Master At the end of current slave access, if no other master request is pending, the slave stays connected to the last master having accessed it. This results in not having the one cycle latency when the last master re-tries access on the slave again. ### 2: Fixed Default Master At the end of the current slave access, if no other master request is pending, the slave connects to the fixed master the number that has been written in the FIXED\_DEFMSTR field. This results in not having the one cycle latency when the fixed master re-tries access on the slave again. #### FIXED DEFMSTR: Fixed Default Master This is the number of the Default Master for this slave. Only used if DEFMSTR\_TYPE is 2. Specifying the number of a master which is not connected to the selected slave is equivalent to setting DEFMSTR\_TYPE to 0. ### ARBT: Arbitration Type - 0: Round-Robin Arbitration - 1: Fixed Priority Arbitration - 2: Reserved - 3: Reserved ## 22.8.3 Bus Matrix Priority Registers For Slaves Name: MATRIX\_PRAS0..MATRIX\_PRAS4 **Address:** 0x400E0280 [0], 0x400E0288 [1], 0x400E0290 [2], 0x400E0298 [3], 0x400E02A0 [4] Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|------|----| | _ | _ | _ | - | - | - | _ | - | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | - | - | M4PR | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | - | - | M3 | PR | - | - | M2PR | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | M1 | PR | _ | _ | MC | PR | ## • MxPR: Master x Priority Fixed priority of Master x for accessing the selected slave. The higher the number, the higher the priority. ## 22.8.4 System I/O Configuration Register Name: CCFG\_SYSIO Address: 0x400E0314 Access Read-write Reset: 0x0000\_0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|--------|---------|---------|---------|----|-----| | _ | _ | - | - | - | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | - | - | - | - | - | | | | | | | | | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | . 8 | | - | - | - | SYSIO12 | SYSIO11 | SYSIO10 | - | _ | | | | | | | | | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SYSI07 | SYSIO6 | SYSIO5 | SYSIO4 | - | _ | _ | - | ## • SYSIO4: PB4 or TDI Assignment 0 = TDI function selected. 1 = PB4 function selected. ## • SYSIO5: PB5 or TDO/TRACESWO Assignment 0 = TDO/TRACESWO function selected. 1 = PB5 function selected. ### • SYSIO6: PB6 or TMS/SWDIO Assignment 0 = TMS/SWDIO function selected. 1 = PB6 function selected. ### • SYSIO7: PB7 or TCK/SWCLK Assignment 0 = TCK/SWCLK function selected. 1 = PB7 function selected. ## • SYSIO10: PB10 or DDM Assignment 0 = DDM function selected. 1 = PB10 function selected. ### • SYSIO11: PB11 or DDP Assignment 0 = DDP function selected. 1 = PB11 function selected. #### SYSIO12: PB12 or ERASE Assignment 0 = ERASE function selected. 1 = PB12 function selected. ### 22.8.5 SMC NAND Flash Chip select Configuration Register Name: CCFG\_SMCNFCS Address: 0x400E031C Type: Read-write Reset: 0x0000\_0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|-----------|-----------|-----------|-----------| | _ | - | _ | _ | _ | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | _ | _ | - | - | - | - | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | SMC_NFCS3 | SMC_NFCS2 | SMC_NFCS1 | SMC_NFCS0 | ### • SMC\_NFCS0: SMC NAND Flash Chip Select 0 Assignment 0 = NCS0 is not assigned to a NAND Flash (NANDOE and NANWE not used for NCS0) 1 = NCS0 is assigned to a NAND Flash (NANDOE and NANWE used for NCS0) ### • SMC\_NFCS1: SMC NAND Flash Chip Select 1 Assignment 0 = NCS1 is not assigned to a NAND Flash (NANDOE and NANWE not used for NCS1) 1 = NCS1 is assigned to a NAND Flash (NANDOE and NANWE used for NCS1) ### • SMC\_NFCS2: SMC NAND Flash Chip Select 2 Assignment 0 = NCS2 is not assigned to a NAND Flash (NANDOE and NANWE not used for NCS2) 1 = NCS2 is assigned to a NAND Flash (NANDOE and NANWE used for NCS2) ### SMC\_NFCS3: SMC NAND Flash Chip Select 3 Assignment 0 = NCS3 is not assigned to a NAND Flash (NANDOE and NANWE not used for NCS3) 1 = NCS3 is assigned to a NAND Flash (NANDOE and NANWE used for NCS3) ## 22.8.6 Write Protect Mode Register Name: MATRIX\_WPMR Address: 0x400E03E4 Access: Read-write | Access. | ricad write | | | | | | | |---------|-------------|----|----|----|----|----|------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | WPKEY | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | WPKEY | | | | | | | | | | | | | | | | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | WPKEY | | | | | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | - | _ | - | - | - | WPEN | For more details on MATRIX\_WPMR, refer to Section 22.7 "Write Protect Registers" on page 346. #### • WPEN: Write Protect ENable 0 = Disables the Write Protect if WPKEY corresponds to 0x4D4154 ("MAT" in ASCII). 1 = Enables the Write Protect if WPKEY corresponds to 0x4D4154 ("MAT" in ASCII). Protects the entire MATRIX address space from address offset 0x000 to 0x1FC. ### • WPKEY: Write Protect KEY (Write-only) Should be written at value 0x4D4154 ("MAT" in ASCII). Writing any other value in this field aborts the write operation of the WPEN bit. Always reads as 0. ## 22.8.7 Write Protect Status Register Name: MATRIX\_WPSR Address: 0x400E03E8 Access: Read only | Access: | Read-only | | | | | | | |---------|-----------|----|----|----|----|----|------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | - | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | WPVSRC | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | WPVSRC | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | = | _ | _ | _ | | WPVS | For more details on MATRIX\_WPSR, refer to Section 22.7 "Write Protect Registers" on page 346. ### • WPVS: Write Protect Violation Status 0: No Write Protect Violation has occurred since the last write of MATRIX\_WPMR. 1: At least one Write Protect Violation has occurred since the last write of MATRIX\_WPMR. ### • WPVSRC: Write Protect Violation Source Should be written at value 0x4D4154 ("MAT" in ASCII). Writing any other value in this field aborts the write operation of the WPEN bit. Always reads as 0. # 23. Static Memory Controller (SMC) ## 23.1 Description The External Bus Interface is designed to ensure the successful data transfer between several external devices and the Cortex-M3 based device. The External Bus Interface of the SAM3S consists of a Static Memory Controller (SMC). This SMC is capable of handling several types of external memory and peripheral devices, such as SRAM, PSRAM, PROM, EPROM, LCD Module, NOR Flash and NAND Flash. The Static Memory Controller (SMC) generates the signals that control the access to the external memory devices or peripheral devices. It has 4 Chip Selects, a 24-bit address bus, and an 8-bit data bus. Separate read and write control signals allow for direct memory and peripheral interfacing. Read and write signal waveforms are fully adjustable. The SMC can manage wait requests from external devices to extend the current access. The SMC is provided with an automatic slow clock mode. In slow clock mode, it switches from user-programmed waveforms to slow-rate specific waveforms on read and write signals. The SMC supports asynchronous burst read in page mode access for page size up to 32 bytes. The External Data Bus can be scrambled/unscrambled by means of user keys. #### 23.2 Embedded Characteristics - 16-Mbyte Address Space per Chip Select - 8- bit Data Bus - Word, Halfword, Byte Transfers - Byte Write or Byte Select Lines - Programmable Setup, Pulse And Hold Time for Read Signals per Chip Select - Programmable Setup, Pulse And Hold Time for Write Signals per Chip Select - Programmable Data Float Time per Chip Select - External Wait Request - Automatic Switch to Slow Clock Mode - Asynchronous Read in Page Mode Supported: Page Size Ranges from 4 to 32 Bytes - NAND FLASH additional logic supporting NAND Flash with Multiplexed Data/Address buses - Hardware Configurable number of chip selects from 1 to 4 - Programmable timing on a per chip select basis ## 23.3 I/O Lines Description Table 23-1. I/O Line Description | Name | Description | Туре | Active Level | |----------|--------------------------------------------|--------|--------------| | NCS[3:0] | Static Memory Controller Chip Select Lines | Output | Low | | NRD | Read Signal | Output | Low | | NWE | Write Enable Signal | Output | Low | | A[23:0] | Address Bus | Output | | | D[7:0] | Data Bus | I/O | | | NWAIT | External Wait Signal | Input | Low | | NANDCS | NAND Flash Chip Select Line | Output | Low | | NANDOE | NAND Flash Output Enable | Output | Low | | NANDWE | NAND Flash Write Enable | Output | Low | ## 23.4 Product Dependencies #### 23.4.1 I/O Lines The pins used for interfacing the Static Memory Controller are multiplexed with the PIO lines. The programmer must first program the PIO controller to assign the Static Memory Controller pins to their peripheral function. If I/O Lines of the SMC are not used by the application, they can be used for other purposes by the PIO Controller. ### 23.4.2 Power Management The SMC is clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the SMC clock. ## 23.5 External Memory Mapping The SMC provides up to 24 address lines, A[23:0]. This allows each chip select line to address up to 16 Mbytes of memory. If the physical memory device connected on one chip select is smaller than 16 Mbytes, it wraps around and appears to be repeated within this space. The SMC correctly handles any valid access to the memory device within the page (see Figure 23-1). Figure 23-1. Memory Connections for Four External Devices #### 23.6 Connection to External Devices #### 23.6.1 Data Bus Width The data bus width is 8 bits. Figure 23-2 shows how to connect a 512K x 8-bit memory on NCS2. Figure 23-2. Memory Connection for an 8-bit Data Bus #### 23.6.1.1 NAND Flash Support The SMC integrates circuitry that interfaces to NAND Flash devices. The NAND Flash logic is driven by the Static Memory Controller. It depends on the programming of the SMC\_NFCSx field in the CCFG\_SMCNFCS Register on the Bus Matrix User Interface. For details on this register, refer to the Bus Matrix User Interface section. Access to an external NAND Flash device via the address space reserved to the chip select programmed. The user can connect up to 4 NAND Flash devices with separated chip select. The NAND Flash logic drives the read and write command signals of the SMC on the NANDOE and NANDWE signals when the NCSx programmed is active. NANDOE and NANDWE are disabled as soon as the transfer address fails to lie in the NCSx programmed address space. Figure 23-3. NAND Flash Signal Multiplexing on SMC Pins <sup>\*</sup> in CCFG\_SMCNFCS Matrix register **Note:** When NAND Flash logic is activated, (SMCNFCSx=1), NWE pin cannot be used i PIO Mode but only in peripheral mode (NWE function). If NWE function is not used for other external memories (SRAM, LCD), it must be configured in one of the following modes. - PIO Input with pull-up enabled (default state after reset) - PIO Output set at level 1 The address latch enable and command latch enable signals on the NAND Flash device are driven by address bits A22 and A21of the address bus. Any bit of the address bus can also be used for this purpose. The command, address or data words on the data bus of the NAND Flash device use their own addresses within the NCSx address space (configured by CCFG\_SMCNFCS Register on the Bus Matrix User Interface). The chip enable (CE) signal of the device and the ready/busy (R/B) signals are connected to PIO lines. The CE signal then remains asserted even when NCS3 is not selected, preventing the device from returning to standby mode. The NANDCS output signal should be used in accordance with the external NAND Flash device type. Two types of CE behavior exist depending on the NAND flash device: - Standard NAND Flash devices require that the CE pin remains asserted Low continuously during the read busy period to prevent the device from returning to standby mode. Since the Static Memory Controller (SMC) asserts the NCSx signal High, it is necessary to connect the CE pin of the NAND Flash device to a GPIO line, in order to hold it low during the busy period preceding data read out. - This restriction has been removed for "CE don't care" NAND Flash devices. The NCSx signal can be directly connected to the CE pin of the NAND Flash device. Figure 23-4 illustrates both topologies: Standard and "CE don't care" NAND Flash. Figure 23-4. Standard and "CE don't care" NAND Flash Application Examples # 23.7 Application Example ## 23.7.1 Implementation Examples Hardware configurations are given for illustration only. The user should refer to the manufacturer web site to check for memory device availability. For hardware implementation examples, refer to SAM3S-EK schematics, which show examples of a connection to an LCD module and NAND Flash. ### 23.7.1.1 8-bit NAND Flash #### **Hardware Configuration** ### **Software Configuration** Perform the following configuration: - Assign the SMC\_NFCSx (for example SMC\_NFCS3) field in the CCFG\_SMCNFCS Register on the Bus Matrix User Interface. - Reserve A21 / A22 for ALE / CLE functions. Address and Command Latches are controlled respectively by setting to 1 the address bits A21 and A22 during accesses. - NANDOE and NANDWE signals are multiplexed with PIO lines. Thus, the dedicated PIOs must be programmed in peripheral mode in the PIO controller. - Configure a PIO line as an input to manage the Ready/Busy signal. - Configure Static Memory Controller CS3 Setup, Pulse, Cycle and Mode according to NAND Flash timings, the data bus width and the system bus frequency. In this example, the NAND Flash is not addressed as a "CE don't care". To address it as a "CE don't care", connect NCS3 (if SMC\_NFCS3 is set) to the NAND Flash CE. ### 23.7.1.2 NOR Flash #### **Hardware Configuration** ### **Software Configuration** Configure the Static Memory Controller CS0 Setup, Pulse, Cycle and Mode depending on Flash timings and system bus frequency. ### 23.8 Standard Read and Write Protocols In the following sections, NCS represents one of the NCS[0..3] chip select lines. #### 23.8.1 Read Waveforms The read cycle is shown on Figure 23-5. The read cycle starts with the address setting on the memory address bus. Figure 23-5. Standard Read Cycle #### 23.8.1.1 NRD Waveform The NRD signal is characterized by a setup timing, a pulse width and a hold timing. - 1. NRD SETUP: the NRD setup time is defined as the setup of address before the NRD falling edge; - 2. NRD\_PULSE: the NRD pulse length is the time between NRD falling edge and NRD rising edge; - NRD\_HOLD: the NRD hold time is defined as the hold time of address after the NRD rising edge. #### 23.8.1.2 NCS Waveform Similarly, the NCS signal can be divided into a setup time, pulse length and hold time: - 1. NCS RD SETUP: the NCS setup time is defined as the setup time of address before the NCS falling edge. - 2. NCS\_RD\_PULSE: the NCS pulse length is the time between NCS falling edge and NCS rising edge; - 3. NCS\_RD\_HOLD: the NCS hold time is defined as the hold time of address after the NCS rising edge. #### 23.8.1.3 Read Cycle The NRD\_CYCLE time is defined as the total duration of the read cycle, i.e., from the time where address is set on the address bus to the point where address may change. The total read cycle time is equal to: NRD\_CYCLE = NRD\_SETUP + NRD\_PULSE + NRD\_HOLD = NCS\_RD\_SETUP + NCS\_RD\_PULSE + NCS\_RD\_HOLD All NRD and NCS timings are defined separately for each chip select as an integer number of Master Clock cycles. To ensure that the NRD and NCS timings are coherent, user must define the total read cycle instead of the hold timing. NRD\_CYCLE implicitly defines the NRD hold time and NCS hold time as: NRD\_HOLD = NRD\_CYCLE - NRD SETUP - NRD PULSE NCS\_RD\_HOLD = NRD\_CYCLE - NCS\_RD\_SETUP - NCS\_RD\_PULSE #### 23.8.1.4 Null Delay Setup and Hold If null setup and hold parameters are programmed for NRD and/or NCS, NRD and NCS remain active continuously in case of consecutive read cycles in the same memory (see Figure 23-6). MCK A[23:0] NRD NCS D[7:0] NRD\_PULSE NRD\_PULSE NRD\_PULSE NCS\_RD\_PULSE NCS\_RD\_PULSE NRD\_CYCLE NRD\_CYCLE NRD\_CYCLE NRD\_CYCLE Figure 23-6. No Setup, No Hold on NRD and NCS Read Signals #### 23.8.1.5 Null Pulse Programming null pulse is not permitted. Pulse must be at least set to 1. A null value leads to unpredictable behavior. #### 23.8.2 Read Mode As NCS and NRD waveforms are defined independently of one other, the SMC needs to know when the read data is available on the data bus. The SMC does not compare NCS and NRD timings to know which signal rises first. The READ\_MODE parameter in the SMC\_MODE register of the corresponding chip select indicates which signal of NRD and NCS controls the read operation. ### 23.8.2.1 Read is Controlled by NRD (READ\_MODE = 1): Figure 23-7 shows the waveforms of a read operation of a typical asynchronous RAM. The read data is available t<sub>PACC</sub> after the falling edge of NRD, and turns to 'Z' after the rising edge of NRD. In this case, the READ\_MODE must be set to 1 (read is controlled by NRD), to indicate that data is available with the rising edge of NRD. The SMC samples the read data internally on the rising edge of Master Clock that generates the rising edge of NRD, whatever the programmed waveform of NCS may be. Figure 23-7. READ\_MODE = 1: Data is sampled by SMC before the rising edge of NRD ### 23.8.2.2 Read is Controlled by NCS (READ\_MODE = 0) Figure 23-8 shows the typical read cycle of an LCD module. The read data is valid $t_{PACC}$ after the falling edge of the NCS signal and remains valid until the rising edge of NCS. Data must be sampled when NCS is raised. In that case, the READ\_MODE must be set to 0 (read is controlled by NCS): the SMC internally samples the data on the rising edge of Master Clock that generates the rising edge of NCS, whatever the programmed waveform of NRD may be. Figure 23-8. READ\_MODE = 0: Data is sampled by SMC before the rising edge of NCS ### 23.8.3 Write Waveforms The write protocol is similar to the read protocol. It is depicted in Figure 23-9. The write cycle starts with the address setting on the memory address bus. #### 23.8.3.1 NWE Waveforms The NWE signal is characterized by a setup timing, a pulse width and a hold timing. - NWE\_SETUP: the NWE setup time is defined as the setup of address and data before the NWE falling edge; - 2. NWE\_PULSE: The NWE pulse length is the time between NWE falling edge and NWE rising edge; - 3. NWE\_HOLD: The NWE hold time is defined as the hold time of address and data after the NWE rising edge. #### 23.8.3.2 NCS Waveforms The NCS signal waveforms in write operation are not the same that those applied in read operations, but are separately defined: - 1. NCS\_WR\_SETUP: the NCS setup time is defined as the setup time of address before the NCS falling edge. - 2. NCS\_WR\_PULSE: the NCS pulse length is the time between NCS falling edge and NCS rising edge; - 3. NCS\_WR\_HOLD: the NCS hold time is defined as the hold time of address after the NCS rising edge. Figure 23-9. Write Cycle #### 23.8.3.3 Write Cycle The write\_cycle time is defined as the total duration of the write cycle, that is, from the time where address is set on the address bus to the point where address may change. The total write cycle time is equal to: = NCS WR SETUP + NCS WR PULSE + NCS WR HOLD All NWE and NCS (write) timings are defined separately for each chip select as an integer number of Master Clock cycles. To ensure that the NWE and NCS timings are coherent, the user must define the total write cycle instead of the hold timing. This implicitly defines the NWE hold time and NCS (write) hold times as: NWE\_HOLD = NWE\_CYCLE - NWE\_SETUP - NWE\_PULSE NCS\_WR\_HOLD = NWE\_CYCLE - NCS\_WR\_SETUP - NCS\_WR\_PULSE #### 23.8.3.4 Null Delay Setup and Hold If null setup parameters are programmed for NWE and/or NCS, NWE and/or NCS remain active continuously in case of consecutive write cycles in the same memory (see Figure 23-10). However, for devices that perform write operations on the rising edge of NWE or NCS, such as SRAM, either a setup or a hold must be programmed. Figure 23-10. Null Setup and Hold Values of NCS and NWE in Write Cycle #### 23.8.3.5 Null Pulse Programming null pulse is not permitted. Pulse must be at least set to 1. A null value leads to unpredictable behavior. #### 23.8.4 Write Mode The WRITE\_MODE parameter in the SMC\_MODE register of the corresponding chip select indicates which signal controls the write operation. ### 23.8.4.1 Write is Controlled by NWE (WRITE\_MODE = 1): Figure 23-11 shows the waveforms of a write operation with WRITE\_MODE set to 1. The data is put on the bus during the pulse and hold steps of the NWE signal. The internal data buffers are switched to output mode after the NWE\_SETUP time, and until the end of the write cycle, regardless of the programmed waveform on NCS. Figure 23-11. WRITE\_MODE = 1. The write operation is controlled by NWE ### 23.8.4.2 Write is Controlled by NCS (WRITE\_MODE = 0) Figure 23-12 shows the waveforms of a write operation with WRITE\_MODE set to 0. The data is put on the bus during the pulse and hold steps of the NCS signal. The internal data buffers are switched to output mode after the NCS\_WR\_SETUP time, and until the end of the write cycle, regardless of the programmed waveform on NWE. Figure 23-12. WRITE\_MODE = 0. The write operation is controlled by NCS ### 23.8.5 Write Protected Registers To prevent any single software error that may corrupt SMC behavior, the registers listed below can be write-protected by setting the WPEN bit in the SMC Write Protect Mode Register (SMC\_WPMR). If a write access in a write-protected register is detected, then the WPVS flag in the SMC Write Protect Status Register (SMC\_WPSR) is set and the field WPVSRC indicates in which register the write access has been attempted. The WPVS flag is automatically reset after reading the SMC Write Protect Status Register (SMC\_WPSR). List of the write-protected registers: - Section 23.15.1 "SMC Setup Register" - Section 23.15.2 "SMC Pulse Register" - Section 23.15.3 "SMC Cycle Register" - Section 23.15.4 "SMC MODE Register" #### 23.8.6 Coding Timing Parameters All timing parameters are defined for one chip select and are grouped together in one SMC\_REGISTER according to their type. The SMC\_SETUP register groups the definition of all setup parameters: • NRD SETUP, NCS RD SETUP, NWE SETUP, NCS WR SETUP The SMC\_PULSE register groups the definition of all pulse parameters: NRD\_PULSE, NCS\_RD\_PULSE, NWE\_PULSE, NCS\_WR\_PULSE The SMC CYCLE register groups the definition of all cycle parameters: NRD\_CYCLE, NWE\_CYCLE Table 23-2 shows how the timing parameters are coded and their permitted range. Table 23-2. Coding and Range of Timing Parameters | | | | Permitted Ran | ge | |-------------|----------------|-------------------------------|---------------|-----------------| | Coded Value | Number of Bits | Effective Value | Coded Value | Effective Value | | setup [5:0] | 6 | 128 x setup[5] + setup[4:0] | 0 ≤ ≤ 31 | 0 ≤ ≤ 128+31 | | pulse [6:0] | 7 | 256 x pulse[6] + pulse[5:0] | 0 ≤ ≤ 63 | 0 ≤ ≤ 256+63 | | | | | | 0 ≤ ≤ 256+127 | | cycle [8:0] | 9 | 256 x cycle[8:7] + cycle[6:0] | 0 ≤ ≤ 127 | 0 ≤ ≤ 512+127 | | | | | | 0 ≤ ≤ 768+127 | #### 23.8.7 Reset Values of Timing Parameters Table 23-3 gives the default value of timing parameters at reset. Table 23-3. Reset Values of Timing Parameters | Register | Reset Value | | |------------|-------------|------------------------------------------------------------------------------------| | SMC_SETUP | 0x01010101 | All setup timings are set to 1 | | SMC_PULSE | 0x01010101 | All pulse timings are set to 1 | | SMC_CYCLE | 0x00030003 | The read and write operation last 3 Master Clock cycles and provide one hold cycle | | WRITE_MODE | 1 | Write is controlled with NWE | | READ_MODE | 1 | Read is controlled with NRD | ### 23.8.8 Usage Restriction The SMC does not check the validity of the user-programmed parameters. If the sum of SETUP and PULSE parameters is larger than the corresponding CYCLE parameter, this leads to unpredictable behavior of the SMC. For read operations: Null but positive setup and hold of address and NRD and/or NCS can not be guaranteed at the memory interface because of the propagation delay of theses signals through external logic and pads. If positive setup and hold values must be verified, then it is strictly recommended to program non-null values so as to cover possible skews between address, NCS and NRD signals. For write operations: If a null hold value is programmed on NWE, the SMC can guarantee a positive hold of address and NCS signal after the rising edge of NWE. This is true for WRITE\_MODE = 1 only. See "Early Read Wait State" on page 370. For read and write operations: a null value for pulse parameters is forbidden and may lead to unpredictable behavior. In read and write cycles, the setup and hold time parameters are defined in reference to the address bus. For external devices that require setup and hold time between NCS and NRD signals (read), or between NCS and NWE signals (write), these setup and hold times must be converted into setup and hold times in reference to the address bus. # 23.9 Scrambling/Unscrambling Function The external data bus D[7:0] can be scrambled in order to prevent intellectual property data located in off-chip memories from being easily recovered by analyzing data at the package pin level of either microcontroller or memory device. The scrambling and unscrambling are performed on-the-fly without additional wait states. The scrambling method depends on two user-configurable key registers, SMC\_KEY1 and SMC\_KEY2. These key registers are only accessible in write mode. The key must be securely stored in a reliable non-volatile memory in order to recover data from the off-chip memory. Any data scrambled with a given key cannot be recovered if the key is lost. The scrambling/unscrambling function can be enabled or disabled by programming the SMC\_OCMS register. When multiple chip selects are handled, it is possible to configure the scrambling function per chip select using the OCMS field in the SMC OCMS registers. #### 23.10 Automatic Wait States Under certain circumstances, the SMC automatically inserts idle cycles between accesses to avoid bus contention or operation conflict. ### 23.10.1 Chip Select Wait States The SMC always inserts an idle cycle between 2 transfers on separate chip selects. This idle cycle ensures that there is no bus contention between the de-activation of one device and the activation of the next one. During chip select wait state, all control lines are turned inactive: NWR, NCS[0..3], NRD lines are all set to 1. Figure 23-13 illustrates a chip select wait state between access on Chip Select 0 and Chip Select 2. NCSO NCS2 INRD\_CYCLE NRE\_CYCLE NWE\_CYCLE Wait State Wait State Figure 23-13. Chip Select Wait State between a Read Access on NCS0 and a Write Access on NCS2 ## 23.10.2 Early Read Wait State In some cases, the SMC inserts a wait state cycle between a write access and a read access to allow time for the write cycle to end before the subsequent read cycle begins. This wait state is not generated in addition to a chip select wait state. The early read cycle thus only occurs between a write and read access to the same memory device (same chip select). An early read wait state is automatically inserted if at least one of the following conditions is valid: - if the write controlling signal has no hold time and the read controlling signal has no setup time (Figure 23-14). - in NCS write controlled mode (WRITE\_MODE = 0), if there is no hold timing on the NCS signal and the NCS\_RD\_SETUP parameter is set to 0, regardless of the read mode (Figure 23-15). The write operation must end with a NCS rising edge. Without an Early Read Wait State, the write operation could not complete properly. - in NWE controlled mode (WRITE\_MODE = 1) and if there is no hold timing (NWE\_HOLD = 0), the feedback of the write control signal is used to control address, data, and chip select lines. If the external write control signal is not inactivated as expected due to load capacitances, an Early Read Wait State is inserted and address, data and control signals are maintained one more cycle. See Figure 23-16. Figure 23-14. Early Read Wait State: Write with No Hold Followed by Read with No Setup Figure 23-15. Early Read Wait State: NCS Controlled Write with No Hold Followed by a Read with No NCS Setup Figure 23-16. Early Read Wait State: NWE-controlled Write with No Hold Followed by a Read with one Set-up Cycle #### 23.10.3 Reload User Configuration Wait State The user may change any of the configuration parameters by writing the SMC user interface. When detecting that a new user configuration has been written in the user interface, the SMC inserts a wait state before starting the next access. The so called "Reload User Configuration Wait State" is used by the SMC to load the new set of parameters to apply to next accesses. The Reload Configuration Wait State is not applied in addition to the Chip Select Wait State. If accesses before and after re-programming the user interface are made to different devices (Chip Selects), then one single Chip Select Wait State is applied. On the other hand, if accesses before and after writing the user interface are made to the same device, a Reload Configuration Wait State is inserted, even if the change does not concern the current Chip Select. #### 23.10.3.1User Procedure To insert a Reload Configuration Wait State, the SMC detects a write access to any SMC\_MODE register of the user interface. If the user only modifies timing registers (SMC\_SETUP, SMC\_PULSE, SMC\_CYCLE registers) in the user interface, he must validate the modification by writing the SMC\_MODE, even if no change was made on the mode parameters. The user must not change the configuration parameters of an SMC Chip Select (Setup, Pulse, Cycle, Mode) if accesses are performed on this CS during the modification. Any change of the Chip Select parameters, while fetching the code from a memory connected on this CS, may lead to unpredictable behavior. The instructions used to modify the parameters of an SMC Chip Select can be executed from the internal RAM or from a memory connected to another CS. ### 23.10.3.2Slow Clock Mode Transition A Reload Configuration Wait State is also inserted when the Slow Clock Mode is entered or exited, after the end of the current transfer (see "Slow Clock Mode" on page 384). #### 23.10.4 Read to Write Wait State Due to an internal mechanism, a wait cycle is always inserted between consecutive read and write SMC accesses. This wait cycle is referred to as a read to write wait state in this document. This wait cycle is applied in addition to chip select and reload user configuration wait states when they are to be inserted. See Figure 23-13 on page 370. ### 23.11 Data Float Wait States Some memory devices are slow to release the external bus. For such devices, it is necessary to add wait states (data float wait states) after a read access: - before starting a read access to a different external memory - before starting a write access to the same device or to a different external one. The Data Float Output Time (t<sub>DF</sub>) for each external memory device is programmed in the TDF\_CYCLES field of the SMC\_MODE register for the corresponding chip select. The value of TDF\_CYCLES indicates the number of data float wait cycles (between 0 and 15) before the external device releases the bus, and represents the time allowed for the data output to go to high impedance after the memory is disabled. Data float wait states do not delay internal memory accesses. Hence, a single access to an external memory with long $t_{DE}$ will not slow down the execution of a program from internal memory. The data float wait states management depends on the READ\_MODE and the TDF\_MODE fields of the SMC\_MODE register for the corresponding chip select. ### 23.11.1 READ\_MODE Setting the READ\_MODE to 1 indicates to the SMC that the NRD signal is responsible for turning off the tri-state buffers of the external memory device. The Data Float Period then begins after the rising edge of the NRD signal and lasts TDF\_CYCLES MCK cycles. When the read operation is controlled by the NCS signal (READ\_MODE = 0), the TDF field gives the number of MCK cycles during which the data bus remains busy after the rising edge of NCS. Figure 23-17 illustrates the Data Float Period in NRD-controlled mode (READ\_MODE =1), assuming a data float period of 2 cycles (TDF\_CYCLES = 2). Figure 23-18 shows the read operation when controlled by NCS (READ\_MODE = 0) and the TDF\_CYCLES parameter equals 3. Figure 23-17. TDF Period in NRD Controlled Read Access (TDF = 2) Figure 23-18. TDF Period in NCS Controlled Read Operation (TDF = 3) ### 23.11.2 TDF Optimization Enabled (TDF\_MODE = 1) When the TDF\_MODE of the SMC\_MODE register is set to 1 (TDF optimization is enabled), the SMC takes advantage of the setup period of the next access to optimize the number of wait states cycle to insert. Figure 23-19 shows a read access controlled by NRD, followed by a write access controlled by NWE, on Chip Select 0. Chip Select 0 has been programmed with: NRD\_HOLD = 4; READ\_MODE = 1 (NRD controlled) NWE\_SETUP = 3; WRITE\_MODE = 1 (NWE controlled) TDF\_CYCLES = 6; TDF\_MODE = 1 (optimization enabled). Figure 23-19. TDF Optimization: No TDF wait states are inserted if the TDF period is over when the next access begins # 23.11.3 TDF Optimization Disabled (TDF\_MODE = 0) When optimization is disabled, tdf wait states are inserted at the end of the read transfer, so that the data float period is ended when the second access begins. If the hold period of the read1 controlling signal overlaps the data float period, no additional tdf wait states will be inserted. Figure 23-20, Figure 23-21 and Figure 23-22 illustrate the cases: - read access followed by a read access on another chip select, - read access followed by a write access on another chip select, - read access followed by a write access on the same chip select, with no TDF optimization. Figure 23-20. TDF Optimization Disabled (TDF Mode = 0). TDF wait states between 2 read accesses on different chip selects Figure 23-21. TDF Mode = 0: TDF wait states between a read and a write access on different chip selects MCK A[23:0] read1 controlling signal (NRD) write2 setup = 1 ead1 hold = 1 write2 controlling signal TDF\_CYCLES = 5 (NWE) D[7:0] 4 TDF WAIT STATES read1 cycle TDF\_CYCLES = 5 write2 cycle Read to Write $TDF_MODE = 0$ Wait State I (optimization disabled) Figure 23-22. TDF Mode = 0: TDF wait states between read and write accesses on the same chip select #### 23.12 External Wait Any access can be extended by an external device using the NWAIT input signal of the SMC. The EXNW\_MODE field of the SMC\_MODE register on the corresponding chip select must be set to either to "10" (frozen mode) or "11" (ready mode). When the EXNW\_MODE is set to "00" (disabled), the NWAIT signal is simply ignored on the corresponding chip select. The NWAIT signal delays the read or write operation in regards to the read or write controlling signal, depending on the read and write modes of the corresponding chip select. #### 23.12.1 Restriction When one of the EXNW\_MODE is enabled, it is mandatory to program at least one hold cycle for the read/write controlling signal. For that reason, the NWAIT signal cannot be used in Page Mode ("Asynchronous Page Mode" on page 386), or in Slow Clock Mode ("Slow Clock Mode" on page 384). The NWAIT signal is assumed to be a response of the external device to the read/write request of the SMC. Then NWAIT is examined by the SMC only in the pulse state of the read or write controlling signal. The assertion of the NWAIT signal outside the expected period has no impact on SMC behavior. ### 23.12.2 Frozen Mode When the external device asserts the NWAIT signal (active low), and after internal synchronization of this signal, the SMC state is frozen, i.e., SMC internal counters are frozen, and all control signals remain unchanged. When the resynchronized NWAIT signal is deasserted, the SMC completes the access, resuming the access from the point where it was stopped. See Figure 23-23. This mode must be selected when the external device uses the NWAIT signal to delay the access and to freeze the SMC. The assertion of the NWAIT signal outside the expected period is ignored as illustrated in Figure 23-24. Figure 23-23. Write Access with NWAIT Assertion in Frozen Mode (EXNW\_MODE = 10) Figure 23-24. Read Access with NWAIT Assertion in Frozen Mode (EXNW\_MODE = 10) MCK A[23:0] FROZEN STATE NCS 2 2 2 0 4 3 2 0 1 0 NRD 5 5 5 2 0 3 1 **NWAIT** Read cycle NRD\_PULSE = 2, NRD\_HOLD = 6 NCS\_RD\_PULSE =5, NCS\_RD\_HOLD =3 Assertion is ignored EXNW\_MODE = 10 (Frozen) READ\_MODE = 0 (NCS\_controlled) **Atmel** internally synchronized NWAIT signal ### 23.12.3 Ready Mode In Ready mode (EXNW\_MODE = 11), the SMC behaves differently. Normally, the SMC begins the access by down counting the setup and pulse counters of the read/write controlling signal. In the last cycle of the pulse phase, the resynchronized NWAIT signal is examined. If asserted, the SMC suspends the access as shown in Figure 23-25 and Figure 23-26. After deassertion, the access is completed: the hold step of the access is performed. This mode must be selected when the external device uses deassertion of the NWAIT signal to indicate its ability to complete the read or write operation. If the NWAIT signal is deasserted before the end of the pulse, or asserted after the end of the pulse of the controlling read/write signal, it has no impact on the access length as shown in Figure 23-26. Figure 23-25. NWAIT Assertion in Write Access: Ready Mode (EXNW\_MODE = 11) Figure 23-26. NWAIT Assertion in Read Access: Ready Mode (EXNW\_MODE = 11) ### 23.12.4 NWAIT Latency and Read/Write Timings There may be a latency between the assertion of the read/write controlling signal and the assertion of the NWAIT signal by the device. The programmed pulse length of the read/write controlling signal must be at least equal to this latency plus the 2 cycles of resynchronization + 1 cycle. Otherwise, the SMC may enter the hold state of the access without detecting the NWAIT signal assertion. This is true in frozen mode as well as in ready mode. This is illustrated on Figure 23-27. When EXNW\_MODE is enabled (ready or frozen), the user must program a pulse length of the read and write controlling signal of at least: minimal pulse length = NWAIT latency + 2 resynchronization cycles + 1 cycle Figure 23-27. NWAIT Latency ### 23.13 Slow Clock Mode The SMC is able to automatically apply a set of "slow clock mode" read/write waveforms when an internal signal driven by the Power Management Controller is asserted because MCK has been turned to a very slow clock rate (typically 32kHz clock rate). In this mode, the user-programmed waveforms are ignored and the slow clock mode waveforms are applied. This mode is provided so as to avoid reprogramming the User Interface with appropriate waveforms at very slow clock rate. When activated, the slow mode is active on all chip selects. #### 23.13.1 Slow Clock Mode Waveforms Figure 23-28 illustrates the read and write operations in slow clock mode. They are valid on all chip selects. Table 23-4 indicates the value of read and write parameters in slow clock mode. Figure 23-28. Read/Write Cycles in Slow Clock Mode Table 23-4. Read and Write Timing Parameters in Slow Clock Mode | Read Parameters | Duration (cycles) | Write Parameters | Duration (cycles) | |-----------------|-------------------|------------------|-------------------| | NRD_SETUP | 1 | NWE_SETUP | 1 | | NRD_PULSE | 1 | NWE_PULSE | 1 | | NCS_RD_SETUP | 0 | NCS_WR_SETUP | 0 | | NCS_RD_PULSE | 2 | NCS_WR_PULSE | 3 | | NRD_CYCLE | 2 | NWE_CYCLE | 3 | ### 23.13.2 Switching from (to) Slow Clock Mode to (from) Normal Mode When switching from slow clock mode to the normal mode, the current slow clock mode transfer is completed at high clock rate, with the set of slow clock mode parameters. See Figure 23-29 on page 385. The external device may not be fast enough to support such timings. Figure 23-30 illustrates the recommended procedure to properly switch from one mode to the other. Figure 23-29. Clock Rate Transition Occurs while the SMC is Performing a Write Operation Figure 23-30. Recommended Procedure to Switch from Slow Clock Mode to Normal Mode or from Normal Mode to Slow Clock Mode # 23.14 Asynchronous Page Mode The SMC supports asynchronous burst reads in page mode, providing that the page mode is enabled in the SMC\_MODE register (PMEN field). The page size must be configured in the SMC\_MODE register (PS field) to 4, 8, 16 or 32 bytes. The page defines a set of consecutive bytes into memory. A 4-byte page (resp. 8-, 16-, 32-byte page) is always aligned to 4-byte boundaries (resp. 8-, 16-, 32-byte boundaries) of memory. The MSB of data address defines the address of the page in memory, the LSB of address define the address of the data in the page as detailed in Table 23-5. With page mode memory devices, the first access to one page $(t_{pa})$ takes longer than the subsequent accesses to the page $(t_{sa})$ as shown in Figure 23-31. When in page mode, the SMC enables the user to define different read timings for the first access within one page, and next accesses within the page. Table 23-5. Page Address and Data Address within a Page | Page Size | Page Address <sup>(1)</sup> | Data Address in the Page | |-----------|-----------------------------|--------------------------| | 4 bytes | A[23:2] | A[1:0] | | 8 bytes | A[23:3] | A[2:0] | | 16 bytes | A[23:4] | A[3:0] | | 32 bytes | A[23:5] | A[4:0] | Note: 1. "A" denotes the address bus of the memory device. ### 23.14.1 Protocol and Timings in Page Mode Figure 23-31 shows the NRD and NCS timings in page mode access. Figure 23-31. Page Mode Read Protocol (Address MSB and LSB are defined in Table 23-5) The NRD and NCS signals are held low during all read transfers, whatever the programmed values of the setup and hold timings in the User Interface may be. Moreover, the NRD and NCS timings are identical. The pulse length of the first access to the page is defined with the NCS\_RD\_PULSE field of the SMC\_PULSE register. The pulse length of subsequent accesses within the page are defined using the NRD\_PULSE parameter. In page mode, the programming of the read timings is described in Table 23-6: Table 23-6. Programming of Read Timings in Page Mode | Parameter | Value | Definition | |--------------|-----------------|------------------------------------------------| | READ_MODE | ʻx' | No impact | | NCS_RD_SETUP | ʻx' | No impact | | NCS_RD_PULSE | t <sub>pa</sub> | Access time of first access to the page | | NRD_SETUP | 'x' | No impact | | NRD_PULSE | t <sub>sa</sub> | Access time of subsequent accesses in the page | | NRD_CYCLE | 'x' | No impact | The SMC does not check the coherency of timings. It will always apply the NCS\_RD\_PULSE timings as page access timing $(t_{pa})$ and the NRD\_PULSE for accesses to the page $(t_{sa})$ , even if the programmed value for $t_{pa}$ is shorter than the programmed value for $t_{sa}$ . ### 23.14.2 Page Mode Restriction The page mode is not compatible with the use of the NWAIT signal. Using the page mode and the NWAIT signal may lead to unpredictable behavior. #### 23.14.3 Sequential and Non-sequential Accesses If the chip select and the MSB of addresses as defined in Table 23-5 are identical, then the current access lies in the same page as the previous one, and no page break occurs. Using this information, all data within the same page, sequential or not sequential, are accessed with a minimum access time ( $t_{sa}$ ). Figure 23-32 illustrates access to an 8-bit memory device in page mode, with 8-byte pages. Access to D1 causes a page access with a long access time ( $t_{pa}$ ). Accesses to D3 and D7, though they are not sequential accesses, only require a short access time ( $t_{sa}$ ). If the MSB of addresses are different, the SMC performs the access of a new page. In the same way, if the chip select is different from the previous access, a page break occurs. If two sequential accesses are made to the page mode memory, but separated by an other internal or external peripheral access, a page break occurs on the second access because the chip select of the device was deasserted between both accesses. Figure 23-32. Access to Non-Sequential Data within the Same Page # 23.15 Static Memory Controller (SMC) User Interface The SMC is programmed using the registers listed in Table 23-7. For each chip select, a set of 4 registers is used to program the parameters of the external device connected on it. In Table 23-7, "CS\_number" denotes the chip select number. 16 bytes (0x10) are required per chip select. The user must complete writing the configuration by writing any one of the SMC\_MODE registers. Table 23-7. Register Mapping | Offset | Register | Name | Access | Reset | |-------------------------|-----------------------------------|-----------|------------|------------| | 0x10 x CS_number + 0x00 | SMC Setup Register | SMC_SETUP | Read-write | 0x01010101 | | 0x10 x CS_number + 0x04 | SMC Pulse Register | SMC_PULSE | Read-write | 0x01010101 | | 0x10 x CS_number + 0x08 | SMC Cycle Register | SMC_CYCLE | Read-write | 0x00030003 | | 0x10 x CS_number + 0x0C | SMC Mode Register | SMC_MODE | Read-write | 0x10000003 | | 0x80 | SMC OCMS MODE Register | SMC_OCMS | Read-write | 0x00000000 | | 0x84 | SMC OCMS KEY1 Register | SMC_KEY1 | Write once | 0x00000000 | | 0x88 | SMC OCMS KEY2 Register | SMC_KEY2 | Write once | 0x00000000 | | 0xE4 | SMC Write Protect Mode Register | SMC_WPMR | Read-write | 0x00000000 | | 0xE8 | SMC Write Protect Status Register | SMC_WPSR | Read-only | 0x00000000 | | 0xEC-0xFC | Reserved | - | - | - | ### 23.15.1 SMC Setup Register Name: SMC\_SETUP[0..4] **Address:** 0x400E0000 [0], 0x400E0010 [1], 0x400E0020 [2], 0x400E0030 [3], 0x400E0040 [4] Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|--------|---------|----|----| | _ | - | | | NCS_RE | )_SETUP | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | | | NRD_ | SETUP | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | - | _ | | | NCS_WF | R_SETUP | | | | | | _ | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | | | NWE_ | SETUP | | | ### • NWE\_SETUP: NWE Setup Length The NWE signal setup length is defined as: NWE setup length = (128\* NWE\_SETUP[5] + NWE\_SETUP[4:0]) clock cycles ### NCS\_WR\_SETUP: NCS Setup Length in WRITE Access In write access, the NCS signal setup length is defined as: NCS setup length = (128\* NCS\_WR\_SETUP[5] + NCS\_WR\_SETUP[4:0]) clock cycles ### • NRD\_SETUP: NRD Setup Length The NRD signal setup length is defined in clock cycles as: NRD setup length = (128\* NRD\_SETUP[5] + NRD\_SETUP[4:0]) clock cycles ### NCS\_RD\_SETUP: NCS Setup Length in READ Access In read access, the NCS signal setup length is defined as: NCS setup length = (128\* NCS\_RD\_SETUP[5] + NCS\_RD\_SETUP[4:0]) clock cycles ### 23.15.2 SMC Pulse Register Name: SMC\_PULSE[0..4] **Address:** 0x400E0004 [0], 0x400E0014 [1], 0x400E0024 [2], 0x400E0034 [3], 0x400E0044 [4] Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|-----------|----|--------------|----|----|----| | _ | | | | NCS_RD_PULSE | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | | | | NRD_PULSE | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | - | | | | NCS_WR_PULSE | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | | NWE_PULSE | | | | | | ## • NWE\_PULSE: NWE Pulse Length The NWE signal pulse length is defined as: NWE pulse length = (256\* NWE\_PULSE[6] + NWE\_PULSE[5:0]) clock cycles The NWE pulse length must be at least 1 clock cycle. ### NCS\_WR\_PULSE: NCS Pulse Length in WRITE Access In write access, the NCS signal pulse length is defined as: NCS pulse length = (256\* NCS\_WR\_PULSE[6] + NCS\_WR\_PULSE[5:0]) clock cycles The NCS pulse length must be at least 1 clock cycle. #### • NRD PULSE: NRD Pulse Length In standard read access, the NRD signal pulse length is defined in clock cycles as: NRD pulse length = (256\* NRD PULSE[6] + NRD PULSE[5:0]) clock cycles The NRD pulse length must be at least 1 clock cycle. In page mode read access, the NRD\_PULSE parameter defines the duration of the subsequent accesses in the page. #### • NCS RD PULSE: NCS Pulse Length in READ Access In standard read access, the NCS signal pulse length is defined as: NCS pulse length = (256\* NCS\_RD\_PULSE[6] + NCS\_RD\_PULSE[5:0]) clock cycles The NCS pulse length must be at least 1 clock cycle. In page mode read access, the NCS\_RD\_PULSE parameter defines the duration of the first access to one page. # 23.15.3 SMC Cycle Register Name: SMC\_CYCLE[0..4] **Address:** 0x400E0008 [0], 0x400E0018 [1], 0x400E0028 [2], 0x400E0038 [3], 0x400E0048 [4] Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|-----------|----|-------|-------|----|----|-----------| | _ | _ | - | - | - | - | - | NRD_CYCLE | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | NRD_0 | CYCLE | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | - | _ | - | _ | - | - | - | NWE_CYCLE | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | NWE_CYCLE | | | | | | | ### • NWE\_CYCLE: Total Write Cycle Length The total write cycle length is the total duration in clock cycles of the write cycle. It is equal to the sum of the setup, pulse and hold steps of the NWE and NCS signals. It is defined as: Write cycle length = (NWE\_CYCLE[8:7]\*256 + NWE\_CYCLE[6:0]) clock cycles ### • NRD\_CYCLE: Total Read Cycle Length The total read cycle length is the total duration in clock cycles of the read cycle. It is equal to the sum of the setup, pulse and hold steps of the NRD and NCS signals. It is defined as: Read cycle length = (NRD\_CYCLE[8:7]\*256 + NRD\_CYCLE[6:0]) clock cycles ### 23.15.4 SMC MODE Register Name: SMC\_MODE[0..4] Address: 0x400E000C [0], 0x400E001C [1], 0x400E002C [2], 0x400E003C [3], 0x400E004C [4] Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|------|----------|----|-------|------------|-----------| | _ | - | | PS | _ | - | _ | PMEN | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | TDF_MODE | | TDF_C | YCLES | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | | DBW | _ | _ | _ | - | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | EXNV | V_MODE | _ | _ | WRITE_MODE | READ_MODE | ### • READ\_MODE: - 1: The read operation is controlled by the NRD signal. - If TDF cycles are programmed, the external bus is marked busy after the rising edge of NRD. - If TDF optimization is enabled (TDF\_MODE =1), TDF wait states are inserted after the setup of NRD. - 0: The read operation is controlled by the NCS signal. - If TDF cycles are programmed, the external bus is marked busy after the rising edge of NCS. - If TDF optimization is enabled (TDF\_MODE =1), TDF wait states are inserted after the setup of NCS. #### WRITE MODE - 1: The write operation is controlled by the NWE signal. - If TDF optimization is enabled (TDF\_MODE =1), TDF wait states will be inserted after the setup of NWE. - 0: The write operation is controlled by the NCS signal. - If TDF optimization is enabled (TDF MODE =1), TDF wait states will be inserted after the setup of NCS. ### EXNW\_MODE: NWAIT Mode The NWAIT signal is used to extend the current read or write signal. It is only taken into account during the pulse phase of the read and write controlling signal. When the use of NWAIT is enabled, at least one cycle hold duration must be pro- grammed for the read and write controlling signal. | Value | Name | Description | |-------|----------|-------------| | 0 | DISABLED | Disabled | | 1 | | Reserved | | 2 | FROZEN | Frozen Mode | | 3 | READY | Ready Mode | - Disabled Mode: The NWAIT input signal is ignored on the corresponding Chip Select. - Frozen Mode: If asserted, the NWAIT signal freezes the current read or write cycle. After deassertion, the read/write cycle is resumed from the point where it was stopped. - Ready Mode: The NWAIT signal indicates the availability of the external device at the end of the pulse of the controlling read or write signal, to complete the access. If high, the access normally completes. If low, the access is extended until NWAIT returns high. ### • DBW: Data Bus Width | Value | Name | Description | |-------|--------|-------------| | 0 | 8_BIT | 8-bit bus | | 1 | 16_BIT | 16-bit bus | | 2 | 32_BIT | 32-bit bus | | 3 | | Reserved | ### • TDF\_CYCLES: Data Float Time This field gives the integer number of clock cycles required by the external device to release the data after the rising edge of the read controlling signal. The SMC always provide one full cycle of bus turnaround after the TDF\_CYCLES period. The external bus cannot be used by another chip select during TDF\_CYCLES + 1 cycles. From 0 up to 15 TDF\_CYCLES can be set. ### • TDF\_MODE: TDF Optimization - 1: TDF optimization is enabled. - The number of TDF wait states is optimized using the setup period of the next read/write access. - 0: TDF optimization is disabled. - The number of TDF wait states is inserted before the next access begins. ### • PMEN: Page Mode Enabled - 1: Asynchronous burst read in page mode is applied on the corresponding chip select. - 0: Standard read is applied. ### • PS: Page Size If page mode is enabled, this field indicates the size of the page in bytes. | Value | Name | Description | | | |-------|---------|--------------|--|--| | 0 | 4_BYTE | 4-byte page | | | | 1 | 8_BYTE | 8-byte page | | | | 2 | 16_BYTE | 16-byte page | | | | 3 | 32_BYTE | 32-byte page | | | # 23.15.5 SMC OCMS Mode Register Name: SMC\_OCMS Address: 0x400E0080 Access: Read-write Reset: 0x00000000 | Reset: | 0x00000000 | | | | | | | |--------|------------|----|----|-------|-------|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | _ | - | - | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | CS3SE | CS2SE | CS1SE | CS0SE | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | _ | _ | _ | - | SMSE | | - | | | | | | | | # • CSxSE: Chip Select (x = 0 to 3) Scrambling Enable 0: Disable Scrambling for CSx. # • SMSE: Static Memory Controller Scrambling Enable 0: Disable Scrambling for SMC access. 1: Enable Scrambling for SMC access. <sup>1:</sup> Enable Scrambling for CSx. # 23.15.6 SMC OCMS Key1 Register Name: SMC\_KEY1 Address: 0x400E0084 Access: Write Once Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |------|----|----|----|----|----|----|----|--| | KEY1 | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | KEY1 | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | KEY1 | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | KEY1 | | | | | | | | | # • KEY1: Off Chip Memory Scrambling (OCMS) Key Part 1 When Off Chip Memory Scrambling is enabled setting the SMC\_OCMS and SMC\_TIMINGS registers in accordance, the data scrambling depends on KEY1 and KEY2 values. # 23.15.7 SMC OCMS Key2 Register Name: SMC\_KEY2 Address: 0x400E0088 Access: Write Once Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|------|----|----|-----|----|----|----|--|--|--| | | KEY2 | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | KEY2 | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | KE | :Y2 | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | KE | Y2 | | | | | | | ## • KEY2: Off Chip Memory Scrambling (OCMS) Key Part 2 When Off Chip Memory Scrambling is enabled setting the SMC\_OCMS and SMC\_TIMINGS registers in accordance, the data scrambling depends on KEY2 and KEY1 values. ## 23.15.8 SMC Write Protect Mode Register Name: SMC\_WPMR Address: 0x400E00E4 Access: Read-write Reset: See Table 23-7 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|-------|----|----|-----|----|----|------|--|--|--| | | WPKEY | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | WPKEY | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | WP | KEY | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | _ | _ | _ | _ | _ | WPEN | | | | ### • WPEN: Write Protect Enable 0 = Disables the Write Protect if WPKEY corresponds to 0x534D43 ("SMC" in ASCII). 1 = Enables the Write Protect if WPKEY corresponds to 0x534D43 ("SMC" in ASCII). Protects the registers listed below: - Section 23.15.1 "SMC Setup Register" - Section 23.15.2 "SMC Pulse Register" - Section 23.15.3 "SMC Cycle Register" - Section 23.15.4 "SMC MODE Register" #### WPKEY: Write Protect KEY Should be written at value 0x534D43 ("SMC" in ASCII). Writing any other value in this field aborts the write operation of the WPEN bit. Always reads as 0. ### 23.15.9 SMC Write Protect Status Register Name: SMC\_WPSR Address: 0x400E00E8 Type: Read-only Value: See Table 23-7 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|--------|----|-----|------|----|----|------|--|--|--| | _ | _ | _ | _ | _ | _ | _ | _ | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | WPVSRC | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | WPV | 'SRC | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | _ | _ | _ | _ | _ | WPVS | | | | ### • WPVS: Write Protect Enable 0 = No Write Protect Violation has occurred since the last read of the SMC\_WPSR register. 1 = A Write Protect Violation occurred since the last read of the SMC\_WPSR register. If this violation is an unauthorized attempt to write a protected register, the associated violation is reported into field WPVSRC. ### • WPVSRC: Write Protect Violation Source When WPVS is active, this field indicates the write-protected register (through address offset or code) in which a write access has been attempted. Note: Reading SMC\_WPSR automatically clears all fields. # 24. Peripheral DMA Controller (PDC) ## 24.1 Description The Peripheral DMA Controller (PDC) transfers data between on-chip serial peripherals and the on- and/or off-chip memories. The link between the PDC and a serial peripheral is operated by the AHB to APB bridge. The user interface of each PDC channel is integrated into the user interface of the peripheral it serves. The user interface of mono directional channels (receive only or transmit only), contains two 32-bit memory pointers and two 16-bit counters, one set (pointer, counter) for current transfer and one set (pointer, counter) for next transfer. The bi-directional channel user interface contains four 32-bit memory pointers and four 16-bit counters. Each set (pointer, counter) is used by current transmit, next transmit, current receive and next receive. Using the PDC removes processor overhead by reducing its intervention during the transfer. This significantly reduces the number of clock cycles required for a data transfer, which improves microcontroller performance. To launch a transfer, the peripheral triggers its associated PDC channels by using transmit and receive signals. When the programmed data is transferred, an end of transfer interrupt is generated by the peripheral itself. #### 24.2 Embedded Characteristics - Handles data transfer between peripherals and memories - Twenty-one Channels (ATSAM3S 64-pin version and 100-pin version) or Eighteen Channels (ATSAM3S 48-pin version) - Two for each USART - Two for the UART - Two for each Two Wire Interface - One for the PWM - One for each Analog-to-digital Converter - One for the Digital-to-Analog Converter - Two for the MCI - Two for the SPI - Two for the SSC - Low bus arbitration overhead - One Master Clock cycle needed for a transfer from memory to peripheral - Two Master Clock cycles needed for a transfer from peripheral to memory - Next Pointer management for reducing interrupt latency requirement The Peripheral DMA Controller handles transfer requests from the channel according to the following priorities (Low to High priorities): Table 24-1. Peripheral DMA Controller | Instance name | Channel T/R | |---------------|-------------| | USART2 | Transmit | | USART2 | Receive | | PWM | Transmit | | TWI1 | Transmit | | TWIO | Transmit | | UART1 | Transmit | | UART0 | Transmit | | USART1 | Transmit | | USART0 | Transmit | | DACC | Transmit | | SPI | Transmit | | SSC | Transmit | | HSMCI | Transmit | | PIOA | Receive | | TWI1 | Receive | | TWI0 | Receive | | UART1 | Receive | | UART0 | Receive | | USART1 | Receive | | USART0 | Receive | | ADC | Receive | | SPI | Receive | | SSC | Receive | | HSMCI | Receive | #### 24.3 **Block Diagram** Figure 24-1. Block Diagram ## 24.4 Functional Description ### 24.4.1 Configuration The PDC channel user interface enables the user to configure and control data transfers for each channel. The user interface of each PDC channel is integrated into the associated peripheral user interface. The user interface of a serial peripheral, whether it is full or half duplex, contains four 32-bit pointers (RPR, RNPR, TPR, TNPR) and four 16-bit counter registers (RCR, RNCR, TCR, TNCR). However, the transmit and receive parts of each type are programmed differently: the transmit and receive parts of a full duplex peripheral can be programmed at the same time, whereas only one part (transmit or receive) of a half duplex peripheral can be programmed at a time. 32-bit pointers define the access location in memory for current and next transfer, whether it is for read (transmit) or write (receive). 16-bit counters define the size of current and next transfers. It is possible, at any moment, to read the number of transfers left for each channel. The PDC has dedicated status registers which indicate if the transfer is enabled or disabled for each channel. The status for each channel is located in the associated peripheral status register. Transfers can be enabled and/or disabled by setting TXTEN/TXTDIS and RXTEN/RXTDIS in the peripheral's Transfer Control Register. At the end of a transfer, the PDC channel sends status flags to its associated peripheral. These flags are visible in the peripheral status register (ENDRX, ENDTX, RXBUFF, and TXBUFE). Refer to Section 24.4.3 and to the associated peripheral user interface. #### 24.4.2 Memory Pointers Each full duplex peripheral is connected to the PDC by a receive channel and a transmit channel. Both channels have 32-bit memory pointers that point respectively to a receive area and to a transmit area in on- and/or off-chip memory. Each half duplex peripheral is connected to the PDC by a bidirectional channel. This channel has two 32-bit memory pointers, one for current transfer and the other for next transfer. These pointers point to transmit or receive data depending on the operating mode of the peripheral. Depending on the type of transfer (byte, half-word or word), the memory pointer is incremented respectively by 1, 2 or 4 bytes. If a memory pointer address changes in the middle of a transfer, the PDC channel continues operating using the new address. #### 24.4.3 Transfer Counters Each channel has two 16-bit counters, one for current transfer and the other one for next transfer. These counters define the size of data to be transferred by the channel. The current transfer counter is decremented first as the data addressed by current memory pointer starts to be transferred. When the current transfer counter reaches zero, the channel checks its next transfer counter. If the value of next counter is zero, the channel stops transferring data and sets the appropriate flag. But if the next counter value is greater then zero, the values of the next pointer/next counter are copied into the current pointer/current counter and the channel resumes the transfer whereas next pointer/next counter get zero/zero as values. At the end of this transfer the PDC channel sets the appropriate flags in the Peripheral Status Register. The following list gives an overview of how status register flags behave depending on the counters' values: - ENDRX flag is set when the PERIPH\_RCR register reaches zero. - RXBUFF flag is set when both PERIPH RCR and PERIPH RNCR reach zero. - ENDTX flag is set when the PERIPH\_TCR register reaches zero. - TXBUFE flag is set when both PERIPH TCR and PERIPH TNCR reach zero. These status flags are described in the Peripheral Status Register. #### 24.4.4 Data Transfers The serial peripheral triggers its associated PDC channels' transfers using transmit enable (TXEN) and receive enable (RXEN) flags in the transfer control register integrated in the peripheral's user interface. When the peripheral receives an external data, it sends a Receive Ready signal to its PDC receive channel which then requests access to the Matrix. When access is granted, the PDC receive channel starts reading the peripheral Receive Holding Register (RHR). The read data are stored in an internal buffer and then written to memory. When the peripheral is about to send data, it sends a Transmit Ready to its PDC transmit channel which then requests access to the Matrix. When access is granted, the PDC transmit channel reads data from memory and puts them to Transmit Holding Register (THR) of its associated peripheral. The same peripheral sends data according to its mechanism. #### 24.4.5 PDC Flags and Peripheral Status Register Each peripheral connected to the PDC sends out receive ready and transmit ready flags and the PDC sends back flags to the peripheral. All these flags are only visible in the Peripheral Status Register. Depending on the type of peripheral, half or full duplex, the flags belong to either one single channel or two different channels. #### 24.4.5.1 Receive Transfer End This flag is set when PERIPH\_RCR register reaches zero and the last data has been transferred to memory. It is reset by writing a non zero value in PERIPH\_RCR or PERIPH\_RNCR. #### 24.4.5.2 Transmit Transfer End This flag is set when PERIPH\_TCR register reaches zero and the last data has been written into peripheral THR. It is reset by writing a non zero value in PERIPH\_TCR or PERIPH\_TNCR. #### 24.4.5.3 Receive Buffer Full This flag is set when PERIPH\_RCR register reaches zero with PERIPH\_RNCR also set to zero and the last data has been transferred to memory. It is reset by writing a non zero value in PERIPH\_TCR or PERIPH\_TNCR. #### 24.4.5.4 Transmit Buffer Empty This flag is set when PERIPH\_TCR register reaches zero with PERIPH\_TNCR also set to zero and the last data has been written into peripheral THR. It is reset by writing a non zero value in PERIPH TCR or PERIPH TNCR. # 24.5 Peripheral DMA Controller (PDC) User Interface Table 24-2. Register Mapping | Offset | Register | Name | Access | Reset | |--------|--------------------------------|----------------------------|------------|-------| | 0x100 | Receive Pointer Register | PERIPH <sup>(1)</sup> _RPR | Read-write | 0 | | 0x104 | Receive Counter Register | PERIPH_RCR | Read-write | 0 | | 0x108 | Transmit Pointer Register | PERIPH_TPR | Read-write | 0 | | 0x10C | Transmit Counter Register | PERIPH_TCR | Read-write | 0 | | 0x110 | Receive Next Pointer Register | PERIPH_RNPR | Read-write | 0 | | 0x114 | Receive Next Counter Register | PERIPH_RNCR | Read-write | 0 | | 0x118 | Transmit Next Pointer Register | PERIPH_TNPR | Read-write | 0 | | 0x11C | Transmit Next Counter Register | PERIPH_TNCR | Read-write | 0 | | 0x120 | Transfer Control Register | PERIPH_PTCR | Write-only | 0 | | 0x124 | Transfer Status Register | PERIPH_PTSR | Read-only | 0 | Note: 1. PERIPH: Ten registers are mapped in the peripheral memory space at the same offset. These can be defined by the user according to the function and the desired peripheral.) # 24.5.1 Receive Pointer Register Name: PERIPH\_RPR Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |----|-------|----|-----|-----|----|----|----|--|--|--|--| | | RXPTR | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | RXPTR | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | RXI | PTR | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | RXI | PTR | | | | | | | | ## • RXPTR: Receive Pointer Register RXPTR must be set to receive buffer address. When a half duplex peripheral is connected to the PDC, RXPTR = TXPTR. ## 24.5.2 Receive Counter Register Name: PERIPH\_RCR Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|-------|----|----|-----|----|----|----|--|--| | _ | _ | _ | - | - | _ | - | _ | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | _ | _ | - | ı | _ | _ | ı | _ | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | RXCTR | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | RX | CTR | | | | | | ## • RXCTR: Receive Counter Register RXCTR must be set to receive buffer size. When a half duplex peripheral is connected to the PDC, RXCTR = TXCTR. 0 = Stops peripheral data transfer to the receiver 1 - 65535 = Starts peripheral data transfer if corresponding channel is active ## 24.5.3 Transmit Pointer Register Name: PERIPH\_TPR Access: Read-write TXPTR TXPTR TXPTR TXPTR # • TXPTR: Transmit Counter Register TXPTR must be set to transmit buffer address. When a half duplex peripheral is connected to the PDC, RXPTR = TXPTR. ## 24.5.4 Transmit Counter Register Name: PERIPH\_TCR Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|-----|-----|----|----|----| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | - | - | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | TXC | CTR | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | TXC | CTR | _ | | | ## • TXCTR: Transmit Counter Register TXCTR must be set to transmit buffer size. When a half duplex peripheral is connected to the PDC, RXCTR = TXCTR. 0 = Stops peripheral data transfer to the transmitter 1- 65535 = Starts peripheral data transfer if corresponding channel is active # 24.5.5 Receive Next Pointer Register Name: PERIPH\_RNPR Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |----|--------|----|-----|------|----|----|----|--|--|--|--| | | RXNPTR | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | RXNPTR | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | RXN | IPTR | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | RXN | IPTR | | | | | | | | ### • RXNPTR: Receive Next Pointer RXNPTR contains next receive buffer address. When a half duplex peripheral is connected to the PDC, RXNPTR = TXNPTR. # 24.5.6 Receive Next Counter Register Name: PERIPH\_RNCR Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|-----|-----|----|----|----| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | - | - | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | RXN | CTR | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | RXN | CTR | | | | ### • RXNCTR: Receive Next Counter RXNCTR contains next receive buffer size. When a half duplex peripheral is connected to the PDC, RXNCTR = TXNCTR. # 24.5.7 Transmit Next Pointer Register Name: PERIPH\_TNPR Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |----|--------|----|-----|------|----|----|----|--|--|--|--| | | TXNPTR | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | TXNPTR | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | TXN | IPTR | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | TXN | IPTR | | | | | | | | ## • TXNPTR: Transmit Next Pointer TXNPTR contains next transmit buffer address. When a half duplex peripheral is connected to the PDC, RXNPTR = TXNPTR. # 24.5.8 Transmit Next Counter Register Name: PERIPH\_TNCR Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|--------|----|-----|-----|----|----|----|--|--| | _ | _ | _ | _ | _ | _ | _ | _ | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | _ | _ | _ | - | _ | _ | ı | _ | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | TXNCTR | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | TXN | CTR | _ | _ | | | | ### • TXNCTR: Transmit Counter Next TXNCTR contains next transmit buffer size. When a half duplex peripheral is connected to the PDC, RXNCTR = TXNCTR. ### 24.5.9 Transfer Control Register Name: PERIPH\_PTCR Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|--------|-------| | _ | _ | _ | _ | - | - | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | TXTDIS | TXTEN | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | RXTDIS | RXTEN | #### RXTEN: Receiver Transfer Enable 0 = No effect. 1 = Enables PDC receiver channel requests if RXTDIS is not set. When a half duplex peripheral is connected to the PDC, enabling the receiver channel requests automatically disables the transmitter channel requests. It is forbidden to set both TXTEN and RXTEN for a half duplex peripheral. #### • RXTDIS: Receiver Transfer Disable 0 = No effect. 1 = Disables the PDC receiver channel requests. When a half duplex peripheral is connected to the PDC, disabling the receiver channel requests also disables the transmitter channel requests. #### • TXTEN: Transmitter Transfer Enable 0 = No effect. 1 = Enables the PDC transmitter channel requests. When a half duplex peripheral is connected to the PDC, it enables the transmitter channel requests only if RXTEN is not set. It is forbidden to set both TXTEN and RXTEN for a half duplex peripheral. #### • TXTDIS: Transmitter Transfer Disable 0 = No effect. 1 = Disables the PDC transmitter channel requests. When a half duplex peripheral is connected to the PDC, disabling the transmitter channel requests disables the receiver channel requests. ## 24.5.10 Transfer Status Register Name: PERIPH\_PTSR Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|-------| | _ | _ | _ | _ | _ | _ | 1 | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | - | _ | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | 1 | TXTEN | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | - | - | - | _ | _ | RXTEN | ### • RXTEN: Receiver Transfer Enable 0 = PDC Receiver channel requests are disabled. 1 = PDC Receiver channel requests are enabled. ### • TXTEN: Transmitter Transfer Enable 0 = PDC Transmitter channel requests are disabled. 1 = PDC Transmitter channel requests are enabled. ## 25. Clock Generator ## 25.1 Description The Clock Generator User Interface is embedded within the Power Management Controller and is described in Section 26.16 "Power Management Controller (PMC) User Interface". However, the Clock Generator registers are named CKGR\_. ### 25.2 Embedded Characteristics The Clock Generator is made up of: - A Low Power 32,768 Hz Slow Clock Oscillator with bypass mode. - A Low Power RC Oscillator - A 3 to 20 MHz Crystal or Ceramic Resonator-based Oscillator, which can be bypassed. - A factory programmed Fast RC Oscillator. 3 output frequencies can be selected: 4, 8 or 12 MHz. By default 4MHz is selected. - Two 60 to 130 MHz programmable PLL (input from 3.5 to 20 MHz), capable of providing the clock MCK to the processor and to the peripherals. It provides the following clocks: - SLCK, the Slow Clock, which is the only permanent clock within the system. - MAINCK is the output of the Main Clock Oscillator selection: either the Crystal or Ceramic Resonator-based Oscillator or 4/8/12 MHz Fast RC Oscillator. - PLLACK is the output of the Divider and 60 to 130 MHz programmable PLL (PLLA). - PLLBCK is the output of the Divider and 60 to 130 MHz programmable PLL (PLLB). ## 25.3 Block Diagram Figure 25-1. Clock Generator Block Diagram ### 25.4 Slow Clock The Supply Controller embeds a slow clock generator that is supplied with the VDDIO power supply. As soon as the VDDIO is supplied, both the crystal oscillator and the embedded RC oscillator are powered up, but only the embedded RC oscillator is enabled. This allows the slow clock to be valid in a short time (about 100 $\mu$ s). The Slow Clock is generated either by the Slow Clock Crystal Oscillator or by the Slow Clock RC Oscillator. The selection between the RC or the crystal oscillator is made by writing the XTALSEL bit in the Supply Controller Control Register (SUPC\_CR). #### 25.4.1 Slow Clock RC Oscillator By default, the Slow Clock RC Oscillator is enabled and selected. The user has to take into account the possible drifts of the RC Oscillator. More details are given in the section "DC Characteristics" of the product datasheet. It can be disabled via the XTALSEL bit in the Supply Controller Control Register (SUPC\_CR). ### 25.4.2 Slow Clock Crystal Oscillator The Clock Generator integrates a 32,768 Hz low-power oscillator. In order to use this oscillator, the XIN32 and XOUT32 pins must be connected to a 32,768 Hz crystal. Two external capacitors must be wired as shown in Figure 25-2. More details are given in the section "DC Characteristics" of the product datasheet. Note that the user is not obliged to use the Slow Clock Crystal and can use the RC oscillator instead. Figure 25-2. Typical Slow Clock Crystal Oscillator Connection The user can select the crystal oscillator to be the source of the slow clock, as it provides a more accurate frequency. The command is made by writing the Supply Controller Control Register (SUPC\_CR) with the XTALSEL bit at 1. This results in a sequence which first configures the PIO lines multiplexed with XIN32 and XOUT32 to be driven by the oscillator, then enables the crystal oscillator and then disables the RC oscillator to save power. The switch of the slow clock source is glitch free. The OSCSEL bit of the Supply Controller Status Register (SUPC\_SR) tracks the oscillator frequency downstream. It must be read in order to be informed when the switch sequence, initiated when a new value is written in MOSCSEL bit of CKGR\_MOR, is done. Coming back on the RC oscillator is only possible by shutting down the VDDIO power supply. If the user does not need the crystal oscillator, the XIN32 and XOUT32 pins can be left unconnected since by default the XIN32 and XOUT32 system I/O pins are in PIO input mode with pull-up after reset. The user can also set the crystal oscillator in bypass mode instead of connecting a crystal. In this case, the user has to provide the external clock signal on XIN32. The input characteristics of the XIN32 pin are given in the product electrical characteristics section. In order to set the bypass mode, the OSCBYPASS bit of the Supply Controller Mode Register (SUPC MR) needs to be set at 1. The user can set the Slow Clock Crystal Oscillator in bypass mode instead of connecting a crystal. In this case, the user has to provide the external clock signal on XIN32. The input characteristics of the XIN32 pin under these conditions are given in the product electrical characteristics section. The programmer has to be sure to set the OSCBYPASS bit in the Supply Controller Mode Register (SUPC\_MR) and XTALSEL bit in the Supply Controller Control Register (SUPC\_CR). ## 25.5 Main Clock Figure 25-3 shows the Main Clock block diagram. Figure 25-3. Main Clock Block Diagram The Main Clock has two sources: - 4/8/12 MHz Fast RC Oscillator which starts very quickly and is used at startup. - 3 to 20 MHz Crystal or Ceramic Resonator-based Oscillator which can be bypassed. #### 25.5.1 4/8/12 MHz Fast RC Oscillator After reset, the 4/8/12 MHz Fast RC Oscillator is enabled with the 4 MHz frequency selected and it is selected as the source of MAINCK. MAINCK is the default clock selected to start up the system. The Fast RC Oscillator 8 and 12 MHz frequencies are calibrated in production. Note that is not the case for the 4 MHz frequency. Please refer to the "DC Characteristics" section of the product datasheet. The software can disable or enable the 4/8/12 MHz Fast RC Oscillator with the MOSCRCEN bit in the Clock Generator Main Oscillator Register (CKGR\_MOR). The user can also select the output frequency of the Fast RC Oscillator, either 4 MHz, 8 MHz or 12 MHz are available. It can be done through MOSCRCF bits in CKGR\_MOR. When changing this frequency selection, the MOSCRCS bit in the Power Management Controller Status Register (PMC\_SR) is automatically cleared and MAINCK is stopped until the oscillator is stabilized. Once the oscillator is stabilized, MAINCK restarts and MOSCRCS is set. When disabling the Main Clock by clearing the MOSCRCEN bit in CKGR\_MOR, the MOSCRCS bit in the Power Management Controller Status Register (PMC\_SR) is automatically cleared, indicating the Main Clock is off. Setting the MOSCRCS bit in the Power Management Controller Interrupt Enable Register (PMC\_IER) can trigger an interrupt to the processor. It is recommended to disable the Main Clock as soon as the processor no longer uses it and runs out of SLCK, PLLACK or PLLBCK. The CAL4, CAL8 and CAL12 values in the PMC Oscillator Calibration Register (PMC\_OCR) are the default values set by Atmel during production. These values are stored in a specific Flash memory area different from the main memory plane. These values cannot be modified by the user and cannot be erased by a Flash erase command or by the ERASE pin. Values written by the user's application in PMC\_OCR are reset after each power up or peripheral reset. #### 25.5.2 4/8/12 MHz Fast RC Oscillator Clock Frequency Adjustment It is possible for the user to adjust the main RC oscillator frequency through PMC\_OCR. By default, SEL4/8/12 are low, so the RC oscillator will be driven with Flash calibration bits which are programmed during chip production. The user can adjust the trimming of the 4/8/12 MHz Fast RC oscillator through this register in order to obtain more accurate frequency (to compensate derating factors such as temperature and voltage). In order to calibrate the 4 MHz oscillator frequency, SEL4 must be set to 1 and a good frequency value must be configured in CAL4. Likewise, SEL8/12 must be set to 1 and a trim value must be configured in CAL8/12 in order to adjust the 8/12 MHz frequency oscillator. It is possible to adjust the oscillator frequency while operating from this clock. For example, when running on 4 MHz it is possible to change the CAL4 value if SEL4 is set in PMC\_OCR. It is possible to restart, at anytime, a measurement of the main frequency by means of the RCMEAS bit in Main Clock Frequency Register (CKGR\_MCFR). Thus, when MAINFRDY flag is set, the MAINF field returns the frequency of the main clock and software can calculate the error with an expected frequency and correct the CAL4 (or CAL8/CAL12) field accordingly. This may be used to compensate frequency drift due to derating factors such as temperature and/or voltage. ### 25.5.3 3 to 20 MHz Crystal or Ceramic Resonator-based Oscillator After reset, the 3 to 20 MHz Crystal or Ceramic Resonator-based oscillator is disabled and it is not selected as the source of MAINCK. The user can select the 3 to 20 MHz Crystal or Ceramic Resonator-based oscillator to be the source of MAINCK, as it provides a more accurate frequency. The software enables or disables the main oscillator so as to reduce power consumption by clearing the MOSCXTEN bit in the Main Oscillator Register (CKGR\_MOR). When disabling the main oscillator by clearing the MOSCXTEN bit in CKGR\_MOR, the MOSCXTS bit in PMC\_SR is automatically cleared, indicating the Main Clock is off. When enabling the main oscillator, the user must initiate the main oscillator counter with a value corresponding to the startup time of the oscillator. This startup time depends on the crystal frequency connected to the oscillator. When the MOSCXTEN bit and the MOSCXTCNT are written in CKGR\_MOR to enable the main oscillator, the XIN and XOUT pins are automatically switched into oscillator mode and MOSCXTS bit in the Power Management Controller Status Register (PMC\_SR) is cleared and the counter starts counting down on the slow clock divided by 8 from the MOSCXTCNT value. Since the MOSCXTCNT value is coded with 8 bits, the maximum startup time is about 62 ms. When the counter reaches 0, the MOSCXTS bit is set, indicating that the main clock is valid. Setting the MOSCXTS bit in PMC\_IMR can trigger an interrupt to the processor. #### 25.5.4 Main Clock Oscillator Selection The user can select either the 4/8/12 MHz Fast RC oscillator or the 3 to 20 MHz Crystal or Ceramic Resonator-based oscillator to be the source of Main Clock. The advantage of the 4/8/12 MHz Fast RC oscillator is that it provides fast startup time, this is why it is selected by default (to start up the system) and when entering Wait Mode. The advantage of the 3 to 20 MHz Crystal or Ceramic Resonator-based oscillator is that it is very accurate. The selection is made by writing the MOSCSEL bit in the Main Oscillator Register (CKGR\_MOR). The switch of the Main Clock source is glitch free, so there is no need to run out of SLCK, PLLACK or PLLBCK in order to change the selection. The MOSCSELS bit of the Power Management Controller Status Register (PMC\_SR) allows knowing when the switch sequence is done. Setting the MOSCSELS bit in PMC\_IMR can trigger an interrupt to the processor. Enabling the Fast RC Oscillator (MOSCRCEN = 1) and changing the Fast RC Frequency (MOSCCRF) at the same time is not allowed. The Fast RC must be enabled first and its frequency changed in a second step. ### 25.5.5 Main Clock Frequency Counter The device features a Main Clock frequency counter that provides the frequency of the Main Clock. The Main Clock frequency counter is reset and starts incrementing at the Main Clock speed after the next rising edge of the Slow Clock in the following cases: - when the 4/8/12 MHz Fast RC oscillator clock is selected as the source of Main Clock and when this oscillator becomes stable (i.e., when the MOSCRCS bit is set) - when the 3 to 20 MHz Crystal or Ceramic Resonator-based oscillator is selected as the source of Main Clock and when this oscillator becomes stable (i.e., when the MOSCXTS bit is set) - when the Main Clock Oscillator selection is modified - when the RCMEAS bit of CKGR\_MFCR is written to 1. Then, at the 16th falling edge of Slow Clock, the MAINFRDY bit in the Clock Generator Main Clock Frequency Register (CKGR\_MCFR) is set and the counter stops counting. Its value can be read in the MAINF field of CKGR\_MCFR and gives the number of Main Clock cycles during 16 periods of Slow Clock, so that the frequency of the 4/8/12 MHz Fast RC oscillator or 3 to 20 MHz Crystal or Ceramic Resonator-based oscillator can be determined. #### 25.6 Divider and PLL Block The device features two Divider/PLL Blocks that permit a wide range of frequencies to be selected on either the master clock, the processor clock or the programmable clock outputs. Additionally, they provide a 48 MHz signal to the embedded USB device port regardless of the frequency of the main clock. Figure 25-4 shows the block diagram of the dividers and PLL blocks. Figure 25-4. Dividers and PLL Blocks Diagram ### 25.6.1 Divider and Phase Lock Loop Programming The divider can be set between 1 and 255 in steps of 1. When a divider field (DIV) is set to 0, the output of the corresponding divider and the PLL output is a continuous signal at level 0. On reset, each DIV field is set to 0, thus the corresponding PLL input clock is set to 0. The PLL (PLLA, PLLB) allows multiplication of the divider's outputs. The PLL clock signal has a frequency that depends on the respective source signal frequency and on the parameters DIV (DIVA, DIVB) and MUL (MULA, MULB). The factor applied to the source signal frequency is (MUL + 1)/DIV. When MUL is written to 0, the PLL is disabled and its power consumption is saved. Re-enabling the PLL can be performed by writing a value higher than 0 in the MUL field. Whenever the PLL is re-enabled or one of its parameters is changed, the LOCK (LOCKA, LOCKB) bit in PMC\_SR is automatically cleared. The values written in the PLLCOUNT field (PLLACOUNT, PLLBCOUNT) in CKGR\_PLLR (CKGR\_PLLAR, CKGR\_PLLBR) are loaded in the PLL counter. The PLL counter then decrements at the speed of the Slow Clock until it reaches 0. At this time, the LOCK bit is set in PMC\_SR and can trigger an interrupt to the processor. The user has to load the number of Slow Clock cycles required to cover the PLL transient time into the PLLCOUNT field. The PLL clock can be divided by 2 by writing the PLLDIV2 (PLLADIV2, PLLBDIV2) bit in PMC Master Clock Register (PMC\_MCKR). It is forbidden to change 4/8/12 MHz Fast RC oscillator, or main selection in CKGR\_MOR register while Master clock source is PLL and PLL reference clock is the Fast RC oscillator. #### The user must: - Switch on the Main RC oscillator by writing 1 in CSS field of PMC\_MCKR. - Change the frequency (MOSCRCF) or oscillator selection (MOSCSEL) in CKGR\_MOR. - Wait for MOSCRCS (if frequency changes) or MOSCSELS (if oscillator selection changes) in PMC\_IER. - Disable and then enable the PLL (LOCK in PMC\_IDR and PMC\_IER). - Wait for PLLRDY. - Switch back to PLL. # 26. Power Management Controller (PMC) ## 26.1 Description The Power Management Controller (PMC) optimizes power consumption by controlling all system and user peripheral clocks. The PMC enables/disables the clock inputs to many of the peripherals and the Cortex-M3 Processor. The Supply Controller selects between the 32 kHz RC oscillator or the crystal oscillator. The unused oscillator is disabled automatically so that power consumption is optimized. By default, at startup the chip runs out of the Master Clock using the Fast RC oscillator running at 4 MHz. The user can trim the 8 and 12 MHz RC Oscillator frequencies by software. ### 26.2 Embedded Characteristics The Power Management Controller provides the following clocks: - MCK, the Master Clock, programmable from a few hundred Hz to the maximum operating frequency of the device. It is available to the modules running permanently, such as the Enhanced Embedded Flash Controller. - Processor Clock (HCLK), must be switched off when entering the processor in Sleep Mode. - Free running processor Clock (FCLK) - the Cortex-M3 SysTick external clock - UDP Clock (UDPCK), required by USB Device Port operations. - Peripheral Clocks, typically MCK, provided to the embedded peripherals (USART, SSC, SPI, TWI, TC, HSMCI, etc.) and independently controllable. In order to reduce the number of clock names in a product, the Peripheral Clocks are named MCK in the product datasheet. Programmable Clock Outputs can be selected from the clocks provided by the clock generator and driven on the PCKx pins. The Power Management Controller also provides the following operations on clocks: - a main crystal oscillator clock failure detector. - a frequency counter on main clock and an on-the-fly adjustable main RC oscillator frequency. ## 26.3 Block Diagram Figure 26-1. General Clock Block Diagram ### 26.4 Master Clock Controller The Master Clock Controller provides selection and division of the Master Clock (MCK). MCK is the clock provided to all the peripherals. The Master Clock is selected from one of the clocks provided by the Clock Generator. Selecting the Slow Clock provides a Slow Clock signal to the whole device. Selecting the Main Clock saves power consumption of the PLLs. The Master Clock Controller is made up of a clock selector and a prescaler. The Master Clock selection is made by writing the CSS field (Clock Source Selection) in PMC\_MCKR (Master Clock Register). The prescaler supports the division by a power of 2 of the selected clock between 1 and 64, and the division by 3. The PRES field in PMC\_MCKR programs the prescaler. Each time PMC\_MCKR is written to define a new Master Clock, the MCKRDY bit is cleared in PMC\_SR. It reads 0 until the Master Clock is established. Then, the MCKRDY bit is set and can trigger an interrupt to the processor. This feature is useful when switching from a high-speed clock to a lower one to inform the software when the change is actually done. Figure 26-2. Master Clock Controller #### 26.5 Processor Clock Controller The PMC features a Processor Clock Controller (HCLK) that implements the Processor Sleep Mode. The Processor Clock can be disabled by executing the WFI (WaitForInterrupt) or the WFE (WaitForEvent) processor instruction while the LPM bit is at 0 in the PMC Fast Startup Mode Register (PMC\_FSMR). The Processor Clock HCLK is enabled after a reset and is automatically re-enabled by any enabled interrupt. The Processor Sleep Mode is achieved by disabling the Processor Clock, which is automatically re-enabled by any enabled fast or normal interrupt, or by the reset of the product. When Processor Sleep Mode is entered, the current instruction is finished before the clock is stopped, but this does not prevent data transfers from other masters of the system bus. ## 26.6 SysTick Clock The SysTick calibration value is fixed to 8000 which allows the generation of a time base of 1 ms with SysTick clock to the maximum frequency on MCK divided by 8. ### 26.7 USB Clock Controller The user can select the PLLA or the PLLB output as the USB Source Clock by writing the USBS bit in PMC\_USB. If using the USB, the user must program the PLL to generate an appropriate frequency depending on the USBDIV bit in PMC\_USB. When the PLL output is stable, i.e., the LOCK bit is set: The USB device clock can be enabled by setting the UDP bit in PMC\_SCER. To save power on this peripheral when it is not used, the user can set the UDP bit in PMC\_SCDR. The UDP bit in PMC\_SCSR gives the activity of this clock. The USB device port requires both the 48 MHz signal and the Master Clock. The Master Clock may be controlled by means of the Master Clock Controller. Figure 26-3. USB Clock Controller ## 26.8 Peripheral Clock Controller The Power Management Controller controls the clocks of each embedded peripheral by means of the Peripheral Clock Controller. The user can individually enable and disable the Clock on the peripherals. The user can also enable and disable these clocks by writing Peripheral Clock Enable 0 (PMC\_PCER0), Peripheral Clock Disable 0 (PMC\_PCDR0), Peripheral Clock Enable 1 (PMC\_PCER1) and Peripheral Clock Disable 1 (PMC\_PCDR1) registers. The status of the peripheral clock activity can be read in the Peripheral Clock Status Register (PMC\_PCSR0) and Peripheral Clock Status Register (PMC\_PCSR1). When a peripheral clock is disabled, the clock is immediately stopped. The peripheral clocks are automatically disabled after a reset. In order to stop a peripheral, it is recommended that the system software wait until the peripheral has executed its last programmed operation before disabling the clock. This is to avoid data corruption or erroneous behavior of the system. The bit number within the Peripheral Clock Control registers (PMC\_PCER0-1, PMC\_PCDR0-1, and PMC\_PCSR0-1) is the Peripheral Identifier defined at the product level. The bit number corresponds to the interrupt source number assigned to the peripheral. ## 26.9 Free Running Processor Clock The Free Running Processor Clock (FCLK) used for sampling interrupts and clocking debug blocks ensures that interrupts can be sampled, and sleep events can be traced, while the processor is sleeping. It is connected to Master Clock (MCK). ## 26.10 Programmable Clock Output Controller The PMC controls 3 signals to be output on external pins, PCKx. Each signal can be independently programmed via the Programmable Clock Registers (PMC\_PCKx). PCKx can be independently selected between the Slow Clock (SLCK), the Main Clock (MAINCK), the PLLA Clock (PLLACK), the PLLB Clock (PLLBCK) and the Master Clock (MCK) by writing the CSS field in PMC\_PCKx. Each output signal can also be divided by a power of 2 between 1 and 64 by writing the PRES (Prescaler) field in PMC\_PCKx. Each output signal can be enabled and disabled by writing 1 in the corresponding bit, PCKx of PMC\_SCER and PMC\_SCDR, respectively. Status of the active programmable output clocks are given in the PCKx bits of PMC\_SCSR (System Clock Status Register). Moreover, like the PCK, a status bit in PMC\_SR indicates that the Programmable Clock is actually what has been programmed in the Programmable Clock registers. As the Programmable Clock Controller does not manage with glitch prevention when switching clocks, it is strongly recommended to disable the Programmable Clock before any configuration change and to re-enable it after the change is actually performed. # 26.11 Fast Startup The device allows the processor to restart in less than 10 microseconds while the device is in Wait mode. The system enters Wait mode by executing the WaitForEvent (WFE) instruction of the processor while the LPM bit is at 1 in the PMC Fast Startup Mode Register (PMC\_FSMR). **Important:** Prior to asserting any WFE instruction to the processor, the internal sources of wakeup provided by RTT, RTC and USB must be cleared and verified too, that none of the enabled external wakeup inputs (WKUP) hold an active polarity. A Fast Startup is enabled upon the detection of a programmed level on one of the 16 wake-up inputs (WKUP) or upon an active alarm from the RTC, RTT and USB Controller. The polarity of the 16 wake-up inputs is programmable by writing the PMC Fast Startup Polarity Register (PMC\_FSPR). The Fast Restart circuitry, as shown in Figure 26-4, is fully asynchronous and provides a fast startup signal to the Power Management Controller. As soon as the fast startup signal is asserted, the embedded 4/8/12 MHz Fast RC oscillator restarts automatically. Figure 26-4. Fast Startup Circuitry Each wake-up input pin and alarm can be enabled to generate a Fast Startup event by writing 1 to the corresponding bit in the Fast Startup Mode Register PMC\_FSMR. The user interface does not provide any status for Fast Startup, but the user can easily recover this information by reading the PIO Controller, and the status registers of the RTC, RTT and USB Controller. # 26.12 Main Crystal Clock Failure Detector The clock failure detector monitors the 3 to 20 MHz Crystal or Ceramic Resonator-based oscillator to identify an eventual defect of this oscillator (for example, if the crystal is unconnected). The clock failure detector can be enabled or disabled by means of the CFDEN bit in the PMC Clock Generator Main Oscillator Register (CKGR\_MOR). After reset, the detector is disabled. However, if the 3 to 20 MHz Crystal or Ceramic Resonator-based Oscillator is disabled, the clock failure detector is disabled too. A failure is detected by means of a counter incrementing on the 3 to 20 MHz Crystal oscillator or Ceramic Resonator-based oscillator clock edge and timing logic clocked on the slow clock RC oscillator controlling the counter. The counter is cleared when the slow clock RC oscillator signal is low and enabled when the slow clock RC oscillator is high. Thus the failure detection time is 1 slow clock RC oscillator clock period. If, during the high level period of the slow clock RC oscillator, less than 8 fast crystal oscillator clock periods have been counted, then a failure is declared. If a failure of the 3 to 20 MHz Crystal or Ceramic Resonator-based oscillator clock is detected, the CFDEV flag is set in the PMC Status Register (PMC\_SR), and generates an interrupt if it is not masked. The interrupt remains active until a read operation in the PMC\_SR register. The user can know the status of the clock failure detector at any time by reading the CFDS bit in the PMC\_SR register. If the 3 to 20 MHz Crystal or Ceramic Resonator-based oscillator clock is selected as the source clock of MAINCK (MOSCSEL = 1), and if the Master Clock Source is PLLACK or PLLBCK (CSS = 2 or 3), a clock failure detection automatically forces MAINCK to be the source clock for the master clock (MCK). Then, regardless of the PMC configuration, a clock failure detection automatically forces the 4/8/12 MHz Fast RC oscillator to be the source clock for MAINCK. If the Fast RC oscillator is disabled when a clock failure detection occurs, it is automatically reenabled by the clock failure detection mechanism. It takes 2 slow clock RC oscillator cycles to detect and switch from the 3 to 20 MHz Crystal, or Ceramic Resonator-based oscillator, to the 4/8/12 MHz Fast RC Oscillator if the Master Clock source is Main Clock, or 3 slow clock RC oscillator cycles if the Master Clock source is PLLACK or PLLBCK. A clock failure detection activates a fault output that is connected to the Pulse Width Modulator (PWM) Controller. With this connection, the PWM controller is able to force its outputs and to protect the driven device, if a clock failure is detected. This fault output remains active until the defect is detected and until it is cleared by the bit FOCLR in the PMC Fault Output Clear Register (PMC\_FOCR). The user can know the status of the fault output at any time by reading the FOS bit in the PMC SR register. # 26.13 Programming Sequence 1. Enabling the Main Oscillator: The main oscillator is enabled by setting the MOSCXTEN field in the Main Oscillator Register (CKGR\_MOR). The user can define a start-up time. This can be achieved by writing a value in the MOSCXTST field in CKGR\_MOR. Once this register has been correctly configured, the user must wait for MOSCXTS field in the PMC\_SR register to be set. This can be done either by polling the status register, or by waiting the interrupt line to be raised if the associated interrupt to MOSCXTS has been enabled in the PMC\_IER register. Start Up Time = 8 \* MOSCXTST / SLCK = 56 Slow Clock Cycles. The main oscillator will be enabled (MOSCXTS bit set) after 56 Slow Clock Cycles. 2. Checking the Main Oscillator Frequency (Optional): In some situations the user may need an accurate measure of the main clock frequency. This measure can be accomplished via the Main Clock Frequency Register (CKGR\_MCFR). Once the MAINFRDY field is set in CKGR\_MCFR, the user may read the MAINF field in CKGR\_MCFR. This provides the number of main clock cycles within sixteen slow clock cycles. ### 3. Setting PLL and Divider: All parameters needed to configure PLL and the divider are located in CKGR\_PLLxR. The DIV field is used to control the divider itself. It must be set to 1 when PLL is used. By default, DIV parameter is set to 0 which means that the divider is turned off. The MUL field is the PLL multiplier factor. This parameter can be programmed between 0 and 36. If MUL is set to 0, PLL will be turned off, otherwise the PLL output frequency is PLL input frequency multiplied by (MUL + 1). The PLLCOUNT field specifies the number of slow clock cycles before the LOCK bit is set in PMC\_SR, after CKGR\_PLLxR has been written. Once the CKGR\_PLL register has been written, the user must wait for the LOCK bit to be set in the PMC\_SR. This can be done either by polling the status register or by waiting the interrupt line to be raised if the associated interrupt to LOCK has been enabled in PMC\_IER. All parameters in CKGR\_PLLxR can be programmed in a single write operation. If at some stage one of the following parameters, MUL or DIV is modified, the LOCK bit will go low to indicate that PLL is not ready yet. When PLL is locked, LOCK will be set again. The user is constrained to wait for LOCK bit to be set before using the PLL output clock. #### 4. Selection of Master Clock and Processor Clock The Master Clock and the Processor Clock are configurable via the Master Clock Register (PMC\_MCKR). The CSS field is used to select the Master Clock divider source. By default, the selected clock source is main clock. The PRES field is used to control the Master Clock prescaler. The user can choose between different values (1, 2, 3, 4, 8, 16, 32, 64). Master Clock output is prescaler input divided by PRES parameter. By default, PRES parameter is set to 1 which means that master clock is equal to main clock. Once PMC\_MCKR has been written, the user must wait for the MCKRDY bit to be set in PMC\_SR. This can be done either by polling the status register or by waiting for the interrupt line to be raised if the associated interrupt to MCKRDY has been enabled in the PMC\_IER register. The PMC\_MCKR must not be programmed in a single write operation. The preferred programming sequence for PMC\_MCKR is as follows: - If a new value for CSS field corresponds to PLL Clock, - Program the PRES field in PMC MCKR. - Wait for the MCKRDY bit to be set in PMC SR. - Program the CSS field in PMC MCKR. - Wait for the MCKRDY bit to be set in PMC\_SR. - If a new value for CSS field corresponds to Main Clock or Slow Clock, - Program the CSS field in PMC\_MCKR. - Wait for the MCKRDY bit to be set in the PMC SR. - Program the PRES field in PMC\_MCKR. - Wait for the MCKRDY bit to be set in PMC SR. If at some stage one of the following parameters, CSS or PRES is modified, the MCKRDY bit will go low to indicate that the Master Clock and the Processor Clock are not ready yet. The user must wait for MCKRDY bit to be set again before using the Master and Processor Clocks. Note: IF PLLx clock was selected as the Master Clock and the user decides to modify it by writing in CKGR\_PLLR, the MCKRDY flag will go low while PLL is unlocked. Once PLL is locked again, LOCK goes high and MCKRDY is set. While PLL is unlocked, the Master Clock selection is automatically changed to Slow Clock. For further information, see Section 26.14.2 "Clock Switching Waveforms" on page 433. ### Code Example: ``` write_register(PMC_MCKR,0x00000001) wait (MCKRDY=1) write_register(PMC_MCKR,0x00000011) wait (MCKRDY=1) ``` The Master Clock is main clock divided by 2. The Processor Clock is the Master Clock. #### 5. Selection of Programmable Clocks Programmable clocks are controlled via registers, PMC\_SCER, PMC\_SCDR and PMC\_SCSR. Programmable clocks can be enabled and/or disabled via PMC\_SCER and PMC\_SCDR. 3 Programmable clocks can be enabled or disabled. The PMC\_SCSR provides a clear indication as to which Programmable clock is enabled. By default all Programmable clocks are disabled. Programmable Clock Registers (PMC\_PCKx) are used to configure Programmable clocks. The CSS field is used to select the Programmable clock divider source. Four clock options are available: main clock, slow clock, PLLACK, PLLBCK. By default, the clock source selected is slow clock. The PRES field is used to control the Programmable clock prescaler. It is possible to choose between different values (1, 2, 4, 8, 16, 32, 64). Programmable clock output is prescaler input divided by PRES parameter. By default, the PRES parameter is set to 0 which means that master clock is equal to slow clock. Once PMC\_PCKx has been programmed, The corresponding Programmable clock must be enabled and the user is constrained to wait for the PCKRDYx bit to be set in PMC\_SR. This can be done either by polling the status register or by waiting the interrupt line to be raised, if the associated interrupt to PCKRDYx has been enabled in the PMC\_IER register. All parameters in PMC\_PCKx can be programmed in a single write operation. If the CSS and PRES parameters are to be modified, the corresponding Programmable clock must be disabled first. The parameters can then be modified. Once this has been done, the user must re-enable the Programmable clock and wait for the PCKRDYx bit to be set. #### 6. Enabling Peripheral Clocks Once all of the previous steps have been completed, the peripheral clocks can be enabled and/or disabled via registers PMC\_PCER0, PMC\_PCER, PMC\_PCDR0 and PMC\_PCDR. # 26.14 Clock Switching Details ## 26.14.1 Master Clock Switching Timings Table 26-1 and Table 26-2 give the worst case timings required for the Master Clock to switch from one selected clock to another one. This is in the event that the prescaler is de-activated. When the prescaler is activated, an additional time of 64 clock cycles of the newly selected clock has to be added. Table 26-1. **Clock Switching Timings (Worst Case)** | From | Main Clock | SLCK | PLL Clock | | |------------|---------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|--| | То | | | | | | | | 4 x SLCK + | 3 x PLL Clock + | | | Main Clock | - | 2.5 x Main Clock | 4 x SLCK +<br>1 x Main Clock | | | SLCK | 0.5 x Main Clock +<br>4.5 x SLCK | _ | 3 x PLL Clock +<br>5 x SLCK | | | PLL Clock | 0.5 x Main Clock +<br>4 x SLCK +<br>PLLCOUNT x SLCK +<br>2.5 x PLLx Clock | 2.5 x PLL Clock +<br>5 x SLCK +<br>PLLCOUNT x SLCK | 2.5 x PLL Clock +<br>4 x SLCK +<br>PLLCOUNT x SLCK | | - Notes: 1. PLL designates either the PLLA or the PLLB Clock. - 2. PLLCOUNT designates either PLLACOUNT or PLLBCOUNT. Table 26-2. **Clock Switching Timings between Two PLLs (Worst Case)** | Fron | n PLLA Clock | PLLB Clock | |------------|------------------------------------------------------|------------------------------------------------------| | То | | | | PLLA Clock | 2.5 x PLLA Clock +<br>4 x SLCK +<br>PLLACOUNT x SLCK | 3 x PLLA Clock +<br>4 x SLCK +<br>1.5 x PLLA Clock | | PLLB Clock | 3 x PLLB Clock +<br>4 x SLCK +<br>1.5 x PLLB Clock | 2.5 x PLLB Clock +<br>4 x SLCK +<br>PLLBCOUNT x SLCK | ### 26.14.2 Clock Switching Waveforms Figure 26-5. Switch Master Clock from Slow Clock to PLLx Clock Figure 26-7. Change PLLx Programming Figure 26-8. Programmable Clock Output Programming ### 26.15 Write Protection Registers To prevent any single software error that may corrupt PMC behavior, certain address spaces can be write protected by setting the WPEN bit in the "PMC Write Protect Mode Register" (PMC\_WPMR). If a write access to the protected registers is detected, then the WPVS flag in the PMC Write Protect Status Register (PMC\_WPSR) is set and the field WPVSRC indicates in which register the write access has been attempted. The WPVS flag is reset by writing the PMC Write Protect Mode Register (PMC\_WPMR) with the appropriate access key, WPKEY. The protected registers are: "PMC System Clock Enable Register" "PMC System Clock Disable Register" "PMC Peripheral Clock Enable Register 0" "PMC Peripheral Clock Disable Register 0" "PMC Clock Generator Main Oscillator Register" "PMC Clock Generator PLLA Register" "PMC Clock Generator PLLB Register" "PMC Master Clock Register" "PMC USB Clock Register" "PMC Programmable Clock Register" "PMC Fast Startup Mode Register" "PMC Fast Startup Polarity Register" "PMC Peripheral Clock Enable Register 1" "PMC Peripheral Clock Disable Register 1" "PMC Oscillator Calibration Register" # 26.16 Power Management Controller (PMC) User Interface Table 26-3. Register Mapping | Offset | Register | Name | Access | Reset | |-----------------|-------------------------------------|------------|------------|-------------| | 0x0000 | System Clock Enable Register | PMC_SCER | Write-only | _ | | 0x0004 | System Clock Disable Register | PMC_SCDR | Write-only | _ | | 0x0008 | System Clock Status Register | PMC_SCSR | Read-only | 0x0000_0001 | | 0x000C | Reserved | _ | _ | _ | | 0x0010 | Peripheral Clock Enable Register 0 | PMC_PCER0 | Write-only | _ | | 0x0014 | Peripheral Clock Disable Register 0 | PMC_PCDR0 | Write-only | _ | | 0x0018 | Peripheral Clock Status Register 0 | PMC_PCSR0 | Read-only | 0x0000_0000 | | 0x001C | Reserved | _ | _ | _ | | 0x0020 | Main Oscillator Register | CKGR_MOR | Read-write | 0x0000_0001 | | 0x0024 | Main Clock Frequency Register | CKGR_MCFR | Read-write | 0x0000_0000 | | 0x0028 | PLLA Register | CKGR_PLLAR | Read-write | 0x0000_3F00 | | 0x002C | PLLB Register | CKGR_PLLBR | Read-write | 0x0000_3F00 | | 0x0030 | Master Clock Register | PMC_MCKR | Read-write | 0x0000_0001 | | 0x0034 | Reserved | _ | _ | _ | | 0x0038 | USB Clock Register | PMC_USB | Read/Write | 0x0000_0000 | | 0x003C | Reserved | _ | _ | _ | | 0x0040 | Programmable Clock 0 Register | PMC_PCK0 | Read-write | 0x0000_0000 | | 0x0044 | Programmable Clock 1 Register | PMC_PCK1 | Read-write | 0x0000_0000 | | 0x0048 | Programmable Clock 2 Register | PMC_PCK2 | Read-write | 0x0000_0000 | | 0x004C - 0x005C | Reserved | _ | _ | _ | | 0x0060 | Interrupt Enable Register | PMC_IER | Write-only | _ | | 0x0064 | Interrupt Disable Register | PMC_IDR | Write-only | _ | | 0x0068 | Status Register | PMC_SR | Read-only | 0x0001_0008 | | 0x006C | Interrupt Mask Register | PMC_IMR | Read-only | 0x0000_0000 | | 0x0070 | Fast Startup Mode Register | PMC_FSMR | Read-write | 0x0000_0000 | | 0x0074 | Fast Startup Polarity Register | PMC_FSPR | Read-write | 0x0000_0000 | | 0x0078 | Fault Output Clear Register | PMC_FOCR | Write-only | _ | | 0x007C- 0x00E0 | Reserved | _ | _ | _ | | 0x00E4 | Write Protect Mode Register | PMC_WPMR | Read-write | 0x0 | | 0x00E8 | Write Protect Status Register | PMC_WPSR | Read-only | 0x0 | | 0x00EC-0x00FC | Reserved | _ | _ | _ | | 0x0100 | Peripheral Clock Enable Register 1 | PMC_PCER1 | Write-only | _ | | 0x0104 | Peripheral Clock Disable Register 1 | PMC_PCDR1 | Write-only | _ | | 0x0108 | Peripheral Clock Status Register 1 | PMC_PCSR1 | Read-only | 0x0000_0000 | | 0x010C | Reserved | _ | _ | _ | Table 26-3. Register Mapping | Offset | Register | Name | Access | Reset | | |--------|---------------------------------|---------|------------|-------------|--| | 0x0110 | Oscillator Calibration Register | PMC_OCR | Read-write | 0x0040_4040 | | Note: If an offset is not listed in the table it must be considered as "reserved". ## 26.16.1 PMC System Clock Enable Register Name: PMC\_SCER Address: 0x400E0400 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|----|----|----|----|------|------|------| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | _ | ı | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | ı | _ | PCK2 | PCK1 | PCK0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | UDP | _ | _ | - | _ | | - | _ | This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register". #### • UDP: USB Device Port Clock Enable 0 = No effect. 1 = Enables the 48 MHz clock (UDPCK) of the USB Device Port. ### • PCKx: Programmable Clock x Output Enable 0 = No effect. 1 = Enables the corresponding Programmable Clock output. ## 26.16.2 PMC System Clock Disable Register Name: PMC\_SCDR Address: 0x400E0404 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|----|----|-----|-----|------|------|------| | _ | _ | _ | - | - | - | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | - | ı | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | ı | ı | PCK2 | PCK1 | PCK0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | UDP | _ | _ | . 1 | . 1 | | | _ | This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register". #### • UDP: USB Device Port Clock Disable 0 = No effect. 1 = Disables the 48 MHz clock (UDPCK) of the USB Device Port. ### • PCKx: Programmable Clock x Output Disable 0 = No effect. 1 = Disables the corresponding Programmable Clock output. ## 26.16.3 PMC System Clock Status Register Name: PMC\_SCSR Address: 0x400E0408 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|----|----|----|----|------|------|------| | _ | _ | _ | - | | 1 | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | | ı | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | ı | 1 | PCK2 | PCK1 | PCK0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | UDP | _ | _ | _ | _ | _ | _ | _ | #### • UDP: USB Device Port Clock Status 0 = The 48 MHz clock (UDPCK) of the USB Device Port is disabled. 1 = The 48 MHz clock (UDPCK) of the USB Device Port is enabled. ### • PCKx: Programmable Clock x Output Status 0 = The corresponding Programmable Clock output is disabled. 1 = The corresponding Programmable Clock output is enabled. ## 26.16.4 PMC Peripheral Clock Enable Register 0 Name: PMC\_PCER0 Address: 0x400E0410 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------|-------|-------|-------|-------|-------|-------|-------| | PID31 | PID30 | PID29 | PID28 | PID27 | PID26 | PID25 | PID24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | PID23 | PID22 | PID21 | PID20 | PID19 | PID18 | _ | PID16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | PID15 | PID14 | PID13 | PID12 | PID11 | PID10 | PID9 | PID8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PID7 | PID6 | PID5 | PID4 | PID3 | PID2 | _ | _ | This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register". ### • PIDx: Peripheral Clock x Enable 0 = No effect. 1 = Enables the corresponding peripheral clock. Note: To get PIDx, refer to identifiers as defined in the section "Peripheral Identifiers" in the product datasheet. Other peripherals can be enabled in PMC\_PCER1 (Section 26.16.23 "PMC Peripheral Clock Enable Register 1"). Note: Programming the control bits of the Peripheral ID that are not implemented has no effect on the behavior of the PMC. ## 26.16.5 PMC Peripheral Clock Disable Register 0 Name: PMC\_PCDR0 Address: 0x400E0414 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------|-------|-------|-------|-------|-------|-------|-------| | PID31 | PID30 | PID29 | PID28 | PID27 | PID26 | PID25 | PID24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | PID23 | PID22 | PID21 | PID20 | PID19 | PID18 | _ | PID16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | PID15 | PID14 | PID13 | PID12 | PID11 | PID10 | PID9 | PID8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PID7 | PID6 | PID5 | PID4 | PID3 | PID2 | - | - | This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register". ### • PIDx: Peripheral Clock x Disable 0 = No effect. Note: To get PIDx, refer to identifiers as defined in the section "Peripheral Identifiers" in the product datasheet. Other peripherals can be disabled in PMC\_PCDR1 (Section 26.16.24 "PMC Peripheral Clock Disable Register 1"). <sup>1 =</sup> Disables the corresponding peripheral clock. ## 26.16.6 PMC Peripheral Clock Status Register 0 Name: PMC\_PCSR0 Address: 0x400E0418 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------|-------|-------|-------|-------|-------|-------|-------| | PID31 | PID30 | PID29 | PID28 | PID27 | PID26 | PID25 | PID24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | PID23 | PID22 | PID21 | PID20 | PID19 | PID18 | 1 | PID16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | PID15 | PID14 | PID13 | PID12 | PID11 | PID10 | PID9 | PID8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PID7 | PID6 | PID5 | PID4 | PID3 | PID2 | _ | _ | ### • PIDx: Peripheral Clock x Status 0 = The corresponding peripheral clock is disabled. Note: To get PIDx, refer to identifiers as defined in the section "Peripheral Identifiers" in the product datasheet. Other peripherals status can be read in PMC\_PCSR1 (Section 26.16.25 "PMC Peripheral Clock Status Register 1"). <sup>1 =</sup> The corresponding peripheral clock is enabled. ### 26.16.7 PMC Clock Generator Main Oscillator Register Name: CKGR\_MOR Address: 0x400E0420 Access: Read-write | Access: | Read-write | | | | | | | |---------|------------|---------|-----|----------|----|----------|----------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | - | CFDEN | MOSCSEL | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | K | EY | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | MOS | CXTST | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | | MOSCRCF | • | MOSCRCEN | _ | MOSCXTBY | MOSCXTEN | This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register". #### • KEY: Password Should be written at value 0x37. Writing any other value in this field aborts the write operation. #### • MOSCXTEN: Main Crystal Oscillator Enable A crystal must be connected between XIN and XOUT. 0 = The Main Crystal Oscillator is disabled. 1 = The Main Crystal Oscillator is enabled. MOSCXTBY must be set to 0. When MOSCXTEN is set, the MOSCXTS flag is set once the Main Crystal Oscillator startup time is achieved. #### • MOSCXTBY: Main Crystal Oscillator Bypass 0 = No effect. 1 = The Main Crystal Oscillator is bypassed. MOSCXTEN must be set to 0. An external clock must be connected on XIN. When MOSCXTBY is set, the MOSCXTS flag in PMC\_SR is automatically set. Clearing MOSCXTEN and MOSCXTBY bits allows resetting the MOSCXTS flag. #### MOSCRCEN: Main On-Chip RC Oscillator Enable 0 = The Main On-Chip RC Oscillator is disabled. 1 = The Main On-Chip RC Oscillator is enabled. When MOSCRCEN is set, the MOSCRCS flag is set once the Main On-Chip RC Oscillator startup time is achieved. ### • MOSCRCF: Main On-Chip RC Oscillator Frequency Selection At start-up, the Main On-Chip RC Oscillator frequency is 4 MHz. | Value | Name | Description | |-------|--------|--------------------------------------------------------| | 0x0 | 4_MHz | The Fast RC Oscillator Frequency is at 4 MHz (default) | | 0x1 | 8_MHz | The Fast RC Oscillator Frequency is at 8 MHz | | 0x2 | 12_MHz | The Fast RC Oscillator Frequency is at 12 MHz | ## • MOSCXTST: Main Crystal Oscillator Start-up Time Specifies the number of Slow Clock cycles multiplied by 8 for the Main Crystal Oscillator start-up time. #### • MOSCSEL: Main Oscillator Selection - 0 = The Main On-Chip RC Oscillator is selected. - 1 = The Main Crystal Oscillator is selected. #### • CFDEN: Clock Failure Detector Enable - 0 = The Clock Failure Detector is disabled. - 1 = The Clock Failure Detector is enabled. ### 26.16.8 PMC Clock Generator Main Clock Frequency Register | Name: | CKGR_MCFR | | | | | | | | | | |----------|------------|----|--------|----|----|----|----------|--|--|--| | Address: | 0x400E0424 | | | | | | | | | | | Access: | Read-Write | | | | | | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | _ | - | _ | - | _ | - | _ | - | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | _ | _ | _ | RCMEAS | _ | _ | _ | MAINFRDY | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | MAI | NF | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | MAINF | | | | | | | | | | This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register". #### MAINF: Main Clock Frequency Gives the number of Main Clock cycles within 16 Slow Clock periods. #### MAINFRDY: Main Clock Ready 0 = MAINF value is not valid or the Main Oscillator is disabled or a measure has just been started by means of RCMEAS. 1 = The Main Oscillator has been enabled previously and MAINF value is available. ### • RCMEAS: RC Oscillator Frequency Measure (write-only) 0 = No effect. 1 = restart a measure of the main RC frequency, MAINF will carry the new frequency as soon as a low to high transition occurs on MAINFRDY flag. The measure is performed on the main frequency (i.e. not limited to RC oscillator only) but if the main clock frequency source is the fast crystal oscillator, the restart of the measure is unneeded because of the well known stability of crystal oscillators. ## 26.16.9 PMC Clock Generator PLLA Register Name: CKGR\_PLLAR Address: 0x400E0428 Access: Read-write | Access: | Read-write | | | | | | | | | | |---------|------------|-----|----|-------|------|------|----|--|--|--| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | _ | - | ONE | _ | - | | MULA | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | MULA | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | _ | _ | | | PLLAC | OUNT | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DIVA | | | | | | | | | | Possible limitations on PLLA input frequencies and multiplier factors should be checked before using the PMC. Warning: Bit 29 must always be set to 1 when programming the CKGR\_PLLAR register. This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register". ### • DIVA: Divider | DIVA | Divider Selected | |---------|------------------------------| | 0 | Divider output is 0 | | 1 | Divider is bypassed (DIVA=1) | | 2 - 255 | Divider output is DIVA | #### PLLACOUNT: PLLA Counter Specifies the number of Slow Clock cycles x8 before the LOCKA bit is set in PMC\_SR after CKGR\_PLLAR is written. ### • MULA: PLLA Multiplier 0 = The PLLA is deactivated. 1 up to 36 = The PLLA Clock frequency is the PLLA input frequency multiplied by MULA + 1. #### • ONE: Must Be Set to 1 Bit 29 must always be set to 1 when programming the CKGR\_PLLAR register. ## 26.16.10 PMC Clock Generator PLLB Register Name: CKGR PLLBR Address: 0x400E042C Access: Read-write MULB MULB PLLBCOUNT DIVB Possible limitations on PLLB input frequencies and multiplier factors should be checked before using the PMC. This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register". ### • DIVB: Divider | DIVB | Divider Selected | | | | |---------|------------------------------|--|--|--| | 0 | Divider output is 0 | | | | | 1 | Divider is bypassed (DIVB=1) | | | | | 2 - 255 | Divider output is DIVB | | | | ### • PLLBCOUNT: PLLB Counter Specifies the number of Slow Clock cycles x8 before the LOCKB bit is set in PMC\_SR after CKGR\_PLLBR is written. #### • MULB: PLLB Multiplier 0 = The PLLB is deactivated. 1 up to 36 = The PLLB Clock frequency is the PLLB input frequency multiplied by MULB + 1. ## 26.16.11 PMC Master Clock Register Name: PMC\_MCKR Address: 0x400E0430 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|------|----------|----------|----|----|----|----| | _ | _ | _ | _ | _ | | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | PLLBDIV2 | PLLADIV2 | _ | ı | 1 | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | PRES | | | _ | _ | C | SS | This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register". #### • CSS: Master Clock Source Selection | Value | Name | Description | | | |------------|----------|------------------------|--|--| | 0 | SLOW_CLK | Slow Clock is selected | | | | 1 MAIN_CLK | | Main Clock is selected | | | | 2 PLLA_CLK | | PLLA Clock is selected | | | | 3 PLLB_CLK | | PLLBClock is selected | | | #### • PRES: Processor Clock Prescaler | Value | Name Description | | | | | |-------|-------------------------------------|------------------------------|--|--|--| | 0 | CLK_1 | Selected clock | | | | | 1 | CLK_2 | Selected clock divided by 2 | | | | | 2 | CLK_4 Selected clock divided by 4 | | | | | | 3 | CLK_8 | Selected clock divided by 8 | | | | | 4 | CLK_16 Selected clock divided by 16 | | | | | | 5 | CLK_32 Selected clock divided by 32 | | | | | | 6 | CLK_64 | Selected clock divided by 64 | | | | | 7 | CLK_3 | Selected clock divided by 3 | | | | ## • PLLADIV2: PLLA Divisor by 2 | PLLADIV2 | PLLA Clock Division | |----------|---------------------------------------| | 0 | PLLA clock frequency is divided by 1. | | 1 | PLLA clock frequency is divided by 2. | ## • PLLBDIV2: PLLB Divisor by 2 | PLLBDIV2 | PLLB Clock Division | |----------|---------------------------------------| | 0 | PLLB clock frequency is divided by 1. | | 1 | PLLB clock frequency is divided by 2. | ## 26.16.12 PMC USB Clock Register Name: PMC\_USB Address: 0x400E0438 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|-----|------|------| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | - | ı | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | | USE | BDIV | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | - | _ | USBS | This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register" . • USBS: USB Input Clock Selection 0 = USB Clock Input is PLLA. 1 = USB Clock Input is PLLB. • USBDIV: Divider for USB Clock. USB Clock is Input clock divided by USBDIV+1. ## 26.16.13 PMC Programmable Clock Register Name: PMC\_PCKx Address: 0x400E0440 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|------|----|----|----|-----|----| | _ | _ | - | _ | - | | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | - | | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | ı | _ | ı | 1 | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | | PRES | | - | | CSS | | This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register" . ### • CSS: Master Clock Source Selection | Value | Name | Description | | | |------------|----------|--------------------------|--|--| | 0 | SLOW_CLK | Slow Clock is selected | | | | 1 | MAIN_CLK | Main Clock is selected | | | | 2 PLLA_CLK | | PLLA Clock is selected | | | | 3 PLLB_CLK | | PLLB Clock is selected | | | | 4 | MCK | Master Clock is selected | | | ## • PRES: Programmable Clock Prescaler | Value | Name | Description | |-------|--------|------------------------------| | 0 | CLK_1 | Selected clock | | 1 | CLK_2 | Selected clock divided by 2 | | 2 | CLK_4 | Selected clock divided by 4 | | 3 | CLK_8 | Selected clock divided by 8 | | 4 | CLK_16 | Selected clock divided by 16 | | 5 | CLK_32 | Selected clock divided by 32 | | 6 | CLK_64 | Selected clock divided by 64 | ## 26.16.14 PMC Interrupt Enable Register Name: PMC\_IER Address: 0x400E0460 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|--------|---------|---------|----------| | _ | _ | - | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | ı | _ | _ | CFDEV | MOSCRCS | MOSCSELS | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | ı | _ | _ | PCKRDY2 | PCKRDY1 | PCKRDY0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | _ | MCKRDY | LOCKB | LOCKA | MOSCXTS | • MOSCXTS: Main Crystal Oscillator Status Interrupt Enable • LOCKA: PLLA Lock Interrupt Enable • LOCKB: PLLB Lock Interrupt Enable • MCKRDY: Master Clock Ready Interrupt Enable • PCKRDYx: Programmable Clock Ready x Interrupt Enable • MOSCSELS: Main Oscillator Selection Status Interrupt Enable • MOSCRCS: Main On-Chip RC Status Interrupt Enable • CFDEV: Clock Failure Detector Event Interrupt Enable ## 26.16.15 PMC Interrupt Disable Register Name: PMC\_IDR Address: 0x400E0464 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|--------|---------|---------|----------| | _ | 1 | 1 | - | | 1 | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | - | ı | - | CFDEV | MOSCRCS | MOSCSELS | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | 1 | ı | ı | _ | PCKRDY2 | PCKRDY1 | PCKRDY0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | _ | MCKRDY | LOCKB | LOCKA | MOSCXTS | • MOSCXTS: Main Crystal Oscillator Status Interrupt Disable • LOCKA: PLLA Lock Interrupt Disable • LOCKB: PLLB Lock Interrupt Disable • MCKRDY: Master Clock Ready Interrupt Disable • PCKRDYx: Programmable Clock Ready x Interrupt Disable • MOSCSELS: Main Oscillator Selection Status Interrupt Disable • MOSCRCS: Main On-Chip RC Status Interrupt Disable • CFDEV: Clock Failure Detector Event Interrupt Disable ## 26.16.16 PMC Status Register Name: PMC\_SR Address: 0x400E0468 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |---------|----|----|-----|--------|---------|---------|----------| | _ | _ | 1 | ı | | 1 | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | 1 | FOS | CFDS | CFDEV | MOSCRCS | MOSCSELS | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | 1 | ı | ı | PCKRDY2 | PCKRDY1 | PCKRDY0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OSCSELS | _ | _ | _ | MCKRDY | LOCKB | LOCKA | MOSCXTS | #### • MOSCXTS: Main XTAL Oscillator Status 0 = Main XTAL oscillator is not stabilized. 1 = Main XTAL oscillator is stabilized. #### LOCKA: PLLA Lock Status 0 = PLLA is not locked 1 = PLLA is locked. #### • LOCKB: PLLB Lock Status 0 = PLLB is not locked 1 = PLLB is locked. #### MCKRDY: Master Clock Status 0 = Master Clock is not ready. 1 = Master Clock is ready. #### • OSCSELS: Slow Clock Oscillator Selection 0 = Internal slow clock RC oscillator is selected. 1 = External slow clock 32 kHz oscillator is selected. ### • PCKRDYx: Programmable Clock Ready Status 0 = Programmable Clock x is not ready. 1 = Programmable Clock x is ready. ### • MOSCSELS: Main Oscillator Selection Status 0 =Selection is in progress . 1 = Selection is done. ### • MOSCRCS: Main On-Chip RC Oscillator Status 0 = Main on-chip RC oscillator is not stabilized. 1 = Main on-chip RC oscillator is stabilized. #### • CFDEV: Clock Failure Detector Event 0 = No clock failure detection of the main on-chip RC oscillator clock has occurred since the last read of PMC\_SR. 1 = At least one clock failure detection of the main on-chip RC oscillator clock has occurred since the last read of PMC\_SR. #### • CFDS: Clock Failure Detector Status 0 = A clock failure of the main on-chip RC oscillator clock is not detected. 1 = A clock failure of the main on-chip RC oscillator clock is detected. #### • FOS: Clock Failure Detector Fault Output Status 0 = The fault output of the clock failure detector is inactive. 1 = The fault output of the clock failure detector is active. ## 26.16.17 PMC Interrupt Mask Register Name: PMC\_IMR Address: 0x400E046C Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|--------|---------|---------|----------| | _ | 1 | ı | _ | _ | ı | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | ı | ı | _ | _ | CFDEV | MOSCRCS | MOSCSELS | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | 1 | ı | _ | _ | PCKRDY2 | PCKRDY1 | PCKRDY0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | 1 | _ | MCKRDY | LOCKB | LOCKA | MOSCXTS | • MOSCXTS: Main Crystal Oscillator Status Interrupt Mask • LOCKA: PLLA Lock Interrupt Mask LOCKB: PLLB Lock Interrupt Mask • MCKRDY: Master Clock Ready Interrupt Mask • PCKRDYx: Programmable Clock Ready x Interrupt Mask • MOSCSELS: Main Oscillator Selection Status Interrupt Mask • MOSCRCS: Main On-Chip RC Status Interrupt Mask • CFDEV: Clock Failure Detector Event Interrupt Mask ### 26.16.18 PMC Fast Startup Mode Register PMC FSMR Name: FSTT7 | Haine. | I WO_I OWIX | | | | | | | |----------|--------------|--------|--------|--------|--------|-------|-------| | Address: | 0x400E0470 | | | | | | | | Access: | Read-write | | | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | - | _ | _ | _ | _ | _ | | | - | | - | - | • | • | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | LPM | - | USBAL | RTCAL | RTTAL | | | <del>-</del> | | | - | - | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | FSTT15 | FSTT14 | FSTT13 | FSTT12 | FSTT11 | FSTT10 | FSTT9 | FSTT8 | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | FSTT3 FSTT2 FSTT1 FSTT0 This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register". ### • FSTT0 - FSTT15: Fast Startup Input Enable 0 to 15 FSTT6 0 = The corresponding wake up input has no effect on the Power Management Controller. 1 = The corresponding wake up input enables a fast restart signal to the Power Management Controller. FSTT4 #### • RTTAL: RTT Alarm Enable 0 = The RTT alarm has no effect on the Power Management Controller. FSTT5 1 = The RTT alarm enables a fast restart signal to the Power Management Controller. #### • RTCAL: RTC Alarm Enable 0 = The RTC alarm has no effect on the Power Management Controller. 1 = The RTC alarm enables a fast restart signal to the Power Management Controller. #### • USBAL: USB Alarm Enable 0 = The USB alarm has no effect on the Power Management Controller. 1 = The USB alarm enables a fast restart signal to the Power Management Controller. #### . LPM: Low Power Mode 0 = The WaitForInterrupt (WFI) or WaitForEvent (WFE) instruction of the processor makes the processor enter Sleep Mode. 1 = The WaitForEvent (WFE) instruction of the processor makes the system to enter in Wait Mode. ### 26.16.19 PMC Fast Startup Polarity Register Name: PMC FSPR Address: 0x400E0474 Access: Read-write 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 12 10 9 8 15 14 13 11 FSTP15 FSTP14 FSTP13 FSTP12 FSTP11 FSTP10 FSTP9 FSTP8 7 6 5 4 3 2 0 1 FSTP7 FSTP6 FSTP5 FSTP4 FSTP3 FSTP2 FSTP1 FSTP0 This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register". ### • FSTPx: Fast Startup Input Polarityx Defines the active polarity of the corresponding wake up input. If the corresponding wake up input is enabled and at the FSTP level, it enables a fast restart signal. # 26.16.20 PMC Fault Output Clear Register Name: PMC\_FOCR Address: 0x400E0478 Access: Write-only | Access: | Write-only | | | | | | | |---------|------------|----|----|----|----|----|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | - | - | - | - | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | - | - | - | - | - | FOCLR | # • FOCLR: Fault Output Clear Clears the clock failure detector fault output. ### 26.16.21 PMC Write Protect Mode Register Name: PMC\_WPMR Address: 0x400E04E4 Access: Read-write Reset: See Table 26-3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|-------|----|-----|-----|----|----|------|--|--| | | WPKEY | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | WPI | KEY | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | WPI | KEY | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | _ | _ | _ | WPEN | | | #### • WPEN: Write Protect Enable 0 = Disables the Write Protect if WPKEY corresponds to 0x504D43 ("PMC" in ASCII). 1 = Enables the Write Protect if WPKEY corresponds to 0x504D43 ("PMC" in ASCII). #### Protects the registers: "PMC System Clock Enable Register" "PMC System Clock Disable Register" "PMC Peripheral Clock Enable Register 0" "PMC Peripheral Clock Disable Register 0" "PMC Clock Generator Main Oscillator Register" "PMC Clock Generator PLLA Register" "PMC Clock Generator PLLB Register" "PMC Master Clock Register" "PMC USB Clock Register" "PMC Programmable Clock Register" "PMC Fast Startup Mode Register" "PMC Fast Startup Polarity Register" "PMC Peripheral Clock Enable Register 1" "PMC Peripheral Clock Disable Register 1" "PMC Oscillator Calibration Register" #### WPKEY: Write Protect KEY Should be written at value 0x504D43 ("PMC" in ASCII). Writing any other value in this field aborts the write operation of the WPEN bit. Always reads as 0. ## 26.16.22 PMC Write Protect Status Register Name: PMC\_WPSR Address: 0x400E04E8 Access: Read-only Reset: See Table 26-3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |----|--------|----|-----|------|----|----|------|--| | _ | _ | _ | _ | _ | _ | - | _ | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | WPVSRC | | | | | | | | | | | | | | | | _ | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | WPV | 'SRC | | | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | - | WPVS | | #### • WPVS: Write Protect Violation Status 0 = No Write Protect Violation has occurred since the last read of the PMC\_WPSR register. 1 = A Write Protect Violation has occurred since the last read of the PMC\_WPSR register. If this violation is an unauthorized attempt to write a protected register, the associated violation is reported into field WPVSRC. #### • WPVSRC: Write Protect Violation Source When WPVS is active, this field indicates the write-protected register (through address offset or code) in which a write access has been attempted. Reading PMC\_WPSR automatically clears all fields. ## 26.16.23 PMC Peripheral Clock Enable Register 1 Name: PMC\_PCER1 Address: 0x400E0500 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|-------|-------|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | - | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | PID34 | PID33 | PID32 | This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register". ### • PIDx: Peripheral Clock x Enable 0 = No effect. 1 = Enables the corresponding peripheral clock. Notes: 1. To get PIDx, refer to identifiers as defined in the section "Peripheral Identifiers" in the product datasheet. 2. Programming the control bits of the Peripheral ID that are not implemented has no effect on the behavior of the PMC. ## 26.16.24 PMC Peripheral Clock Disable Register 1 Name: PMC\_PCDR1 Address: 0x400E0504 Access: Write-only | | • | | | | | | | |----|----|----|----|----|-------|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | _ | _ | _ | 1 | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | PID34 | PID33 | PID32 | This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register" on page 461. ## • PIDx: Peripheral Clock x Disable 0 = No effect. 1 = Disables the corresponding peripheral clock. Note: To get PIDx, refer to identifiers as defined in the section "Peripheral Identifiers" in the product datasheet. ## 26.16.25 PMC Peripheral Clock Status Register 1 Name: PMC\_PCSR1 Address: 0x400E0508 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|-------|-------|-------| | _ | _ | _ | _ | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | PID34 | PID33 | PID32 | ## • PIDx: Peripheral Clock x Status 0 = The corresponding peripheral clock is disabled. 1 = The corresponding peripheral clock is enabled. Note: To get PIDx, refer to identifiers as defined in the section "Peripheral Identifiers" in the product datasheet. ## 26.16.26 PMC Oscillator Calibration Register Name: PMC\_OCR Address: 0x400E0510 Access: Read-write | Access: | Read-write | | | | | | | |---------|------------|----|----|-------|----|----|----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | SEL12 | | | | CAL12 | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | SEL8 | | | | CAL8 | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SEL4 | | | | CAL4 | | | | | | | | | | | | | This register can only be written if the WPEN bit is cleared in "PMC Write Protect Mode Register" . #### • CAL4: RC Oscillator Calibration bits for 4 Mhz Calibration bits applied to the RC Oscillator when SEL4 is set. #### • SEL4: Selection of RC Oscillator Calibration bits for 4 Mhz 0 = Default value stored in Flash memory. 1 = Value written by user in CAL4 field of this register. #### CAL8: RC Oscillator Calibration bits for 8 Mhz Calibration bits applied to the RC Oscillator when SEL8 is set. ### • SEL8: Selection of RC Oscillator Calibration bits for 8 Mhz 0 = Factory determined value stored in Flash memory. 1 = Value written by user in CAL8 field of this register. #### CAL12: RC Oscillator Calibration bits for 12 Mhz Calibration bits applied to the RC Oscillator when SEL12 is set. #### SEL12: Selection of RC Oscillator Calibration bits for 12 Mhz 0 = Factory determined value stored in Flash memory. 1 = Value written by user in CAL12 field of this register. # 27. Chip Identifier (CHIPID) ### 27.1 Description Chip Identifier registers permit recognition of the device and its revision. These registers provide the sizes and types of the on-chip memories, as well as the set of embedded peripherals. Two chip identifier registers are embedded: CHIPID\_CIDR (Chip ID Register) and CHIPID\_EXID (Extension ID). Both registers contain a hard-wired value that is read-only. The first register contains the following fields: - EXT shows the use of the extension identifier register - NVPTYP and NVPSIZ identifies the type of embedded non-volatile memory and its size - ARCH identifies the set of embedded peripherals - SRAMSIZ indicates the size of the embedded SRAM - EPROC indicates the embedded ARM processor - VERSION gives the revision of the silicon The second register is device-dependent and reads 0 if the bit EXT is 0. ## 27.2 Embedded Characteristics - Chip ID Registers - Identification of the Device Revision, Sizes of the Embedded Memories, Set of Peripherals, Embedded Processor Table 27-1. ATSAM3S Chip IDs Register | CHIPID_CIDR | CHIPID_EXID | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 0x28800960 | 0x0 | | 0x288A0760 | 0x0 | | 0x28890560 | 0x0 | | 0x28900960 | 0x0 | | 0x289A0760 | 0x0 | | 0x28990560 | 0x0 | | 0x28A00960 | 0x0 | | 0x28AA0760 | 0x0 | | 0x28A90560 | 0x0 | | 0x289B0A60 | 0x0 | | 0x28AB0A60 | 0x0 | | 0x299B0A60 | 0x0 | | 0x29AB0A60 | 0x0 | | | 0x28800960 0x288A0760 0x28890560 0x28900960 0x289A0760 0x28990560 0x28A00960 0x28AA0760 0x28A90560 0x28A90560 0x28AB0A60 0x28AB0A60 0x299B0A60 | # 27.3 Chip Identifier (CHIPID) User Interface ## Table 27-2. Register Mapping | Offset | Register | Name | Access | Reset | |--------|----------------------------|-------------|-----------|-------| | 0x0 | Chip ID Register | CHIPID_CIDR | Read-only | - | | 0x4 | Chip ID Extension Register | CHIPID_EXID | Read-only | _ | # 27.3.1 Chip ID Register Name: CHIPID\_CIDR Address: 0x400E0740 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|---------|--------|----|------|---------|------|----| | EXT | | NVPTYP | | ARCH | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | AR | CH | | | SRA | MSIZ | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | NVPSIZ2 | | | NVF | PSIZ | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EPROC | · | | | VERSION | | | ### • VERSION: Version of the Device Current version of the device. ### • EPROC: Embedded Processor | Value | Name | Description | |-------|-----------|-------------| | 1 | ARM946ES | ARM946ES | | 2 | ARM7TDMI | ARM7TDMI | | 3 | CM3 | Cortex-M3 | | 4 | ARM920T | ARM920T | | 5 | ARM926EJS | ARM926EJS | | 6 | CA5 | Cortex-A5 | | 7 | CM4 | Cortex-M4 | # • NVPSIZ: Nonvolatile Program Memory Size | Value | Name | Description | |-------|-------|-------------| | 0 | NONE | None | | 1 | 8K | 8K bytes | | 2 | 16K | 16K bytes | | 3 | 32K | 32K bytes | | 4 | | Reserved | | 5 | 64K | 64K bytes | | 6 | | Reserved | | 7 | 128K | 128K bytes | | 8 | | Reserved | | 9 | 256K | 256K bytes | | 10 | 512K | 512K bytes | | 11 | | Reserved | | 12 | 1024K | 1024K bytes | | 13 | | Reserved | | Value | Name | Description | |-------|-------|-------------| | 14 | 2048K | 2048K bytes | | 15 | | Reserved | • NVPSIZ2: Second Nonvolatile Program Memory Size | Value | Name | Description | |-------|-------|-------------| | 0 | NONE | None | | 1 | 8K | 8K bytes | | 2 | 16K | 16K bytes | | 3 | 32K | 32K bytes | | 4 | | Reserved | | 5 | 64K | 64K bytes | | 6 | | Reserved | | 7 | 128K | 128K bytes | | 8 | | Reserved | | 9 | 256K | 256K bytes | | 10 | 512K | 512K bytes | | 11 | | Reserved | | 12 | 1024K | 1024K bytes | | 13 | | Reserved | | 14 | 2048K | 2048K bytes | | 15 | | Reserved | # • SRAMSIZ: Internal SRAM Size | Value | Name | Description | |-------|------|-------------| | 0 | 48K | 48K bytes | | 1 | 1K | 1K bytes | | 2 | 2K | 2K bytes | | 3 | 6K | 6K bytes | | 4 | 24K | 24K bytes | | 5 | 4K | 4K bytes | | 6 | 80K | 80K bytes | | 7 | 160K | 160K bytes | | 8 | 8K | 8K bytes | | 9 | 16K | 16K bytes | | 10 | 32K | 32K bytes | | 11 | 64K | 64K bytes | | 12 | 128K | 128K bytes | | 13 | 256K | 256K bytes | | 14 | 96K | 96K bytes | | Value | Name | Description | |-------|------|-------------| | 15 | 512K | 512K bytes | # • ARCH: Architecture Identifier | Value | Name | Description | |-------|--------------|--------------------------------------| | 0x19 | AT91SAM9xx | AT91SAM9xx Series | | 0x29 | AT91SAM9XExx | AT91SAM9XExx Series | | 0x34 | AT91x34 | AT91x34 Series | | 0x37 | CAP7 | CAP7 Series | | 0x39 | CAP9 | CAP9 Series | | 0x3B | CAP11 | CAP11 Series | | 0x40 | AT91x40 | AT91x40 Series | | 0x42 | AT91x42 | AT91x42 Series | | 0x55 | AT91x55 | AT91x55 Series | | 0x60 | AT91SAM7Axx | AT91SAM7Axx Series | | 0x61 | AT91SAM7AQxx | AT91SAM7AQxx Series | | 0x63 | AT91x63 | AT91x63 Series | | 0x70 | AT91SAM7Sxx | AT91SAM7Sxx Series | | 0x71 | AT91SAM7XCxx | AT91SAM7XCxx Series | | 0x72 | AT91SAM7SExx | AT91SAM7SExx Series | | 0x73 | AT91SAM7Lxx | AT91SAM7Lxx Series | | 0x75 | AT91SAM7Xxx | AT91SAM7Xxx Series | | 0x76 | AT91SAM7SLxx | AT91SAM7SLxx Series | | 0x80 | SAM3UxC | SAM3UxC Series (100-pin version) | | 0x81 | SAM3UxE | SAM3UxE Series (144-pin version) | | 0x83 | SAM3AxC | SAM3AxC Series (100-pin version) | | 0x83 | SAM4AxC | SAM4AxC Series (100-pin version) | | 0x84 | SAM3XxC | SAM3XxC Series (100-pin version) | | 0x84 | SAM4XxC | SAM4XxC Series (100-pin version) | | 0x85 | SAM3XxE | SAM3XxE Series (144-pin version) | | 0x85 | SAM4XxE | SAM4XxE Series (144-pin version) | | 0x86 | SAM3XxG | SAM3XxG Series (208/217-pin version) | | 0x86 | SAM4XxG | SAM4XxG Series (208/217-pin version) | | 0x88 | SAM3SxA | SAM3SxASeries (48-pin version) | | 0x88 | SAM4SxA | SAM4SxA Series (48-pin version) | | 0x89 | SAM3SxB | SAM3SxB Series (64-pin version) | | 0x89 | SAM4SxB | SAM4SxB Series (64-pin version) | | 0x8A | SAM3SxC | SAM3SxC Series (100-pin version) | | 0x8A | SAM4SxC | SAM4SxC Series (100-pin version) | | Value | Name | Description | |-------|----------|-----------------------------------| | 0x92 | AT91x92 | AT91x92 Series | | 0x93 | SAM3NxA | SAM3NxA Series (48-pin version) | | 0x94 | SAM3NxB | SAM3NxB Series (64-pin version) | | 0x95 | SAM3NxC | SAM3NxC Series (100-pin version) | | 0x99 | SAM3SDxB | SAM3SDxB Series (64-pin version) | | 0x9A | SAM3SDxC | SAM3SDxC Series (100-pin version) | | 0xA5 | SAM5A | SAM5A | | 0xF0 | AT75Cxx | AT75Cxx Series | • NVPTYP: Nonvolatile Program Memory Type | Value | Name | Description | |-------|-----------|--------------------------------------------------------------------------| | 0 | ROM | ROM | | 1 | ROMLESS | ROMless or on-chip Flash | | 4 | SRAM | SRAM emulating ROM | | 2 | FLASH | Embedded Flash Memory | | 3 | ROM_FLASH | ROM and Embedded Flash Memory NVPSIZ is ROM size NVPSIZ2 is Flash size | # • EXT: Extension Flag 0 = Chip ID has a single register definition without extension 1 = An extended Chip ID exists. # 27.3.2 Chip ID Extension Register Name: CHIPID\_EXID Address: 0x400E0744 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|------|----|----|-----|----|----|----| | | EXID | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | EXID | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | Ε> | (ID | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | EΣ | (ID | | _ | | # • EXID: Chip ID Extension Reads 0 if the bit EXT in CHIPID\_CIDR is 0. # 28. Parallel Input/Output Controller (PIO) ## 28.1 Description The Parallel Input/Output Controller (PIO) manages up to 32 fully programmable input/output lines. Each I/O line may be dedicated as a general-purpose I/O or be assigned to a function of an embedded peripheral. This assures effective optimization of the pins of a product. Each I/O line is associated with a bit number in all of the 32-bit registers of the 32-bit wide User Interface. Each I/O line of the PIO Controller features: - An input change interrupt enabling level change detection on any I/O line. - Additional Interrupt modes enabling rising edge, falling edge, low level or high level detection on any I/O line. - A glitch filter providing rejection of glitches lower than one-half of PIO clock cycle. - A debouncing filter providing rejection of unwanted pulses from key or push button operations. - Multi-drive capability similar to an open drain I/O line. - Control of the pull-up and pull-down of the I/O line. - Input visibility and output control. The PIO Controller also features a synchronous output providing up to 32 bits of data output in a single write operation. An 8-bit parallel capture mode is also available which can be used to interface a CMOS digital image sensor, an ADC, a DSP synchronous port in synchronous mode, etc... ### 28.2 Embedded Characteristics - Up to 32 programmable I/O Lines - Fully programmable through set/clear registers Table 28-1. PIO available according to pin count | Version | 64 pin | 100 pin | |---------|--------|---------| | PIOA | 32 | 32 | | PIOB | 15 | 15 | | PIOC | - | 32 | - Multiplexing of four peripheral functions per I/O line - For each I/O line (whether assigned to a peripheral or used as general purpose I/O) - Input change interrupt - Programmable glitch filter - Programmable debouncing filter - Multi-drive option enables driving in open drain - Programmable pull up on each I/O line - Pin data status register, supplies visibility of the level on the pin at any time - Additional interrupt modes on a programmable event: rising edge, falling edge, low level or high level - Lock of the configuration by the connected peripheral - Synchronous output, provides set and clear of several I/O lines in a single write - Write Protect registers - Programmable Schmitt trigger inputs - Parallel capture mode - Can be used to interface a CMOS digital image sensor, an ADC.... - One clock, 8-bit parallel data and two data enable on I/O lines - Data can be sampled one time out of two (for chrominance sampling only) - Supports connection of one Peripheral DMA Controller channel (PDC) which offers buffer reception without processor intervention # 28.3 Block Diagram Figure 28-1. Block Diagram Table 28-2. Signal Description | Signal Name Signal Description | | Signal Type | |--------------------------------|-------------------------------------|-------------| | PIODCCLK | Parallel Capture Mode Clock | Input | | PIODC[7:0] | Parallel Capture Mode Data | Input | | PIODCEN1 | Parallel Capture Mode Data Enable 1 | Input | | PIODCEN2 | Parallel Capture Mode Data Enable 2 | Input | Figure 28-2. Application Block Diagram | Keyboard Driver | Control & Command | | On-Chip Peripheral Drivers | | | | | | |-----------------|----------------------|--|----------------------------|--|--|--|--|--| | Neyboard Briver | Driver | | On-Chip Peripherals | | | | | | | PIO Controller | | | | | | | | | | Keyboard Driver | General Purpose I/Os | | External Devices | | | | | | ## 28.4 Product Dependencies ### 28.4.1 Pin Multiplexing Each pin is configurable, according to product definition as either a general-purpose I/O line only, or as an I/O line multiplexed with one or two peripheral I/Os. As the multiplexing is hardware defined and thus product-dependent, the hardware designer and programmer must carefully determine the configuration of the PIO controllers required by their application. When an I/O line is general-purpose only, i.e. not multiplexed with any peripheral I/O, programming of the PIO Controller regarding the assignment to a peripheral has no effect and only the PIO Controller can control how the pin is driven by the product. #### 28.4.2 Power Management The Power Management Controller controls the PIO Controller clock in order to save power. Writing any of the registers of the user interface does not require the PIO Controller clock to be enabled. This means that the configuration of the I/O lines does not require the PIO Controller clock to be enabled. However, when the clock is disabled, not all of the features of the PIO Controller are available, including glitch filtering. Note that the Input Change Interrupt, Interrupt Modes on a programmable event and the read of the pin level require the clock to be validated. After a hardware reset, the PIO clock is disabled by default. The user must configure the Power Management Controller before any access to the input line information. ### 28.4.3 Interrupt Generation The PIO Controller is connected on one of the sources of the Nested Vectored Interrupt Controller (NVIC). Using the PIO Controller requires the NVIC to be programmed first. The PIO Controller interrupt can be generated only if the PIO Controller clock is enabled. # 28.5 Functional Description The PIO Controller features up to 32 fully-programmable I/O lines. Most of the control logic associated to each I/O is represented in Figure 28-3. In this description each signal shown represents but one of up to 32 possible indexes. Figure 28-3. I/O Line Control Logic ### 28.5.1 Pull-up and Pull-down Resistor Control Each I/O line is designed with an embedded pull-up resistor and an embedded pull-down resistor. The pull-up resistor can be enabled or disabled by writing respectively PIO\_PUER (Pull-up Enable Register) and PIO\_PUDR (Pull-up Disable Resistor). Writing in these registers results in setting or clearing the corresponding bit in PIO\_PUSR (Pull-up Status Register). Reading a 1 in PIO\_PUSR means the pull-up is disabled and reading a 0 means the pull-up is enabled. The pull-down resistor can be enabled or disabled by writing respectively PIO\_PPDER (Pull-down Enable Register) and PIO\_PPDDR (Pull-down Disable Resistor). Writing in these registers results in setting or clearing the corresponding bit in PIO\_PPDSR (Pull-down Status Register). Reading a 1 in PIO\_PPDSR means the pull-up is disabled and reading a 0 means the pull-down is enabled. Enabling the pull-down resistor while the pull-up resistor is still enabled is not possible. In this case, the write of PIO\_PPDER for the concerned I/O line is discarded. Likewise, enabling the pull-up resistor while the pull-down resistor is still enabled is not possible. In this case, the write of PIO\_PUER for the concerned I/O line is discarded. Control of the pull-up resistor is possible regardless of the configuration of the I/O line. After reset, all of the pull-ups are enabled, i.e. PIO\_PUSR resets at the value 0x0, and all the pull-downs are disabled, i.e. PIO\_PPDSR resets at the value 0xFFFFFFF. ## 28.5.2 I/O Line or Peripheral Function Selection When a pin is multiplexed with one or two peripheral functions, the selection is controlled with the registers PIO\_PER (PIO Enable Register) and PIO\_PDR (PIO Disable Register). The register PIO\_PSR (PIO Status Register) is the result of the set and clear registers and indicates whether the pin is controlled by the corresponding peripheral or by the PIO Controller. A value of 0 indicates that the pin is controlled by the corresponding on-chip peripheral selected in the PIO\_ABCDSR1 and PIO\_ABCDSR2 (ABCD Select Registers). A value of 1 indicates the pin is controlled by the PIO controller. If a pin is used as a general purpose I/O line (not multiplexed with an on-chip peripheral), PIO\_PER and PIO\_PDR have no effect and PIO\_PSR returns 1 for the corresponding bit. After reset, most generally, the I/O lines are controlled by the PIO controller, i.e. PIO\_PSR resets at 1. However, in some events, it is important that PIO lines are controlled by the peripheral (as in the case of memory chip select lines that must be driven inactive after reset or for address lines that must be driven low for booting out of an external memory). Thus, the reset value of PIO\_PSR is defined at the product level, depending on the multiplexing of the device. ### 28.5.3 Peripheral A or B or C or D Selection The PIO Controller provides multiplexing of up to four peripheral functions on a single pin. The selection is performed by writing PIO\_ABCDSR1 and PIO\_ABCDSR2 (ABCD Select Registers). For each pin: - the corresponding bit at level 0 in PIO\_ABCDSR1 and the corresponding bit at level 0 in PIO\_ABCDSR2 means peripheral A is selected. - the corresponding bit at level 1 in PIO\_ABCDSR1 and the corresponding bit at level 0 in PIO\_ABCDSR2 means peripheral B is selected. - the corresponding bit at level 0 in PIO\_ABCDSR1 and the corresponding bit at level 1 in PIO\_ABCDSR2 means peripheral C is selected. - the corresponding bit at level 1 in PIO\_ABCDSR1 and the corresponding bit at level 1 in PIO\_ABCDSR2 means peripheral D is selected. Note that multiplexing of peripheral lines A, B, C and D only affects the output line. The peripheral input lines are always connected to the pin input. After reset, PIO\_ABCDSR1 and PIO\_ABCDSR2 are 0, thus indicating that all the PIO lines are configured on peripheral A. However, peripheral A generally does not drive the pin as the PIO Controller resets in I/O line mode. Writing in PIO\_ABCDSR1 and PIO\_ABCDSR2 manages the multiplexing regardless of the configuration of the pin. However, assignment of a pin to a peripheral function requires a write in the peripheral selection registers (PIO\_ABCDSR1 and PIO\_ABCDSR2) in addition to a write in PIO\_PDR. ### 28.5.4 Output Control When the I/O line is assigned to a peripheral function, i.e. the corresponding bit in PIO\_PSR is at 0, the drive of the I/O line is controlled by the peripheral. Peripheral A or B or C or D depending on the value in PIO\_ABCDSR1 and PIO\_ABCDSR2 (ABCD Select Registers) determines whether the pin is driven or not. When the I/O line is controlled by the PIO controller, the pin can be configured to be driven. This is done by writing PIO\_OER (Output Enable Register) and PIO\_ODR (Output Disable Register). The results of these write operations are detected in PIO\_OSR (Output Status Register). When a bit in this register is at 0, the corresponding I/O line is used as an input only. When the bit is at 1, the corresponding I/O line is driven by the PIO controller. The level driven on an I/O line can be determined by writing in PIO\_SODR (Set Output Data Register) and PIO\_CODR (Clear Output Data Register). These write operations respectively set and clear PIO\_ODSR (Output Data Status Register), which represents the data driven on the I/O lines. Writing in PIO\_OER and PIO\_ODR manages PIO\_OSR whether the pin is configured to be controlled by the PIO controller or assigned to a peripheral function. This enables configuration of the I/O line prior to setting it to be managed by the PIO Controller. Similarly, writing in PIO\_SODR and PIO\_CODR effects PIO\_ODSR. This is important as it defines the first level driven on the I/O line. ### 28.5.5 Synchronous Data Output Clearing one (or more) PIO line(s) and setting another one (or more) PIO line(s) synchronously cannot be done by using PIO\_SODR and PIO\_CODR registers. It requires two successive write operations into two different registers. To overcome this, the PIO Controller offers a direct control of PIO outputs by single write access to PIO\_ODSR (Output Data Status Register). Only bits unmasked by PIO\_OWSR (Output Write Status Register) are written. The mask bits in PIO\_OWSR are set by writing to PIO\_OWER (Output Write Enable Register) and cleared by writing to PIO\_OWDR (Output Write Disable Register). After reset, the synchronous data output is disabled on all the I/O lines as PIO\_OWSR resets at 0x0. ### 28.5.6 Multi Drive Control (Open Drain) Each I/O can be independently programmed in Open Drain by using the Multi Drive feature. This feature permits several drivers to be connected on the I/O line which is driven low only by each device. An external pull-up resistor (or enabling of the internal one) is generally required to guarantee a high level on the line. The Multi Drive feature is controlled by PIO\_MDER (Multi-driver Enable Register) and PIO\_MDDR (Multi-driver Disable Register). The Multi Drive can be selected whether the I/O line is controlled by the PIO controller or assigned to a peripheral function. PIO\_MDSR (Multi-driver Status Register) indicates the pins that are configured to support external drivers. After reset, the Multi Drive feature is disabled on all pins, i.e. PIO\_MDSR resets at value 0x0. ### 28.5.7 Output Line Timings Figure 28-4 shows how the outputs are driven either by writing PIO\_SODR or PIO\_CODR, or by directly writing PIO\_ODSR. This last case is valid only if the corresponding bit in PIO\_OWSR is set. Figure 28-4 also shows when the feedback in PIO\_PDSR is available. Figure 28-4. Output Line Timings ### 28.5.8 Inputs The level on each I/O line can be read through PIO\_PDSR (Pin Data Status Register). This register indicates the level of the I/O lines regardless of their configuration, whether uniquely as an input or driven by the PIO controller or driven by a peripheral. Reading the I/O line levels requires the clock of the PIO controller to be enabled, otherwise PIO\_PDSR reads the levels present on the I/O line at the time the clock was disabled. ### 28.5.9 Input Glitch and Debouncing Filters Optional input glitch and debouncing filters are independently programmable on each I/O line. The glitch filter can filter a glitch with a duration of less than 1/2 Master Clock (MCK) and the debouncing filter can filter a pulse of less than 1/2 Period of a Programmable Divided Slow Clock. The selection between glitch filtering or debounce filtering is done by writing in the registers PIO\_IFSCDR (PIO Input Filter Slow Clock Disable Register) and PIO\_IFSCER (PIO Input Filter Slow Clock Enable Register). Writing PIO\_IFSCDR and PIO\_IFSCER respectively, sets and clears bits in PIO\_IFSCSR. The current selection status can be checked by reading the register PIO\_IFSCSR (Input Filter Slow Clock Status Register). - If PIO\_IFSCSR[i] = 0: The glitch filter can filter a glitch with a duration of less than 1/2 Period of Master Clock. - If PIO\_IFSCSR[i] = 1: The debouncing filter can filter a pulse with a duration of less than 1/2 Period of the Programmable Divided Slow Clock. For the debouncing filter, the Period of the Divided Slow Clock is performed by writing in the DIV field of the PIO\_SCDR (Slow Clock Divider Register) Tdiv\_slclk = ((DIV+1)\*2).Tslow\_clock When the glitch or debouncing filter is enabled, a glitch or pulse with a duration of less than 1/2 Selected Clock Cycle (Selected Clock represents MCK or Divided Slow Clock depending on PIO\_IFSCDR and PIO\_IFSCER programming) is automatically rejected, while a pulse with a duration of 1 Selected Clock (MCK or Divided Slow Clock) cycle or more is accepted. For pulse durations between 1/2 Selected Clock cycle and 1 Selected Clock cycle the pulse may or may not be taken into account, depending on the precise timing of its occurrence. Thus for a pulse to be visible it must exceed 1 Selected Clock cycle, whereas for a glitch to be reliably filtered out, its duration must not exceed 1/2 Selected Clock cycle. The filters also introduce some latencies, this is illustrated in Figure 28-5 and Figure 28-6. The glitch filters are controlled by the register set: PIO\_IFER (Input Filter Enable Register), PIO\_IFDR (Input Filter Disable Register) and PIO\_IFSR (Input Filter Status Register). Writing PIO\_IFER and PIO\_IFDR respectively sets and clears bits in PIO\_IFSR. This last register enables the glitch filter on the I/O lines. When the glitch and/or debouncing filter is enabled, it does not modify the behavior of the inputs on the peripherals. It acts only on the value read in PIO\_PDSR and on the input change interrupt detection. The glitch and debouncing filters require that the PIO Controller clock is enabled. Figure 28-5. Input Glitch Filter Timing Figure 28-6. Input Debouncing Filter Timing #### 28.5.10 Input Edge/Level Interrupt The PIO Controller can be programmed to generate an interrupt when it detects an edge or a level on an I/O line. The Input Edge/Level Interrupt is controlled by writing PIO\_IER (Interrupt Enable Register) and PIO\_IDR (Interrupt Disable Register), which respectively enable and disable the input change interrupt by setting and clearing the corresponding bit in PIO\_IMR (Interrupt Mask Register). As Input change detection is possible only by comparing two successive samplings of the input of the I/O line, the PIO Controller clock must be enabled. The Input Change Interrupt is available, regardless of the configuration of the I/O line, i.e. configured as an input only, controlled by the PIO Controller or assigned to a peripheral function. By default, the interrupt can be generated at any time an edge is detected on the input. Some additional Interrupt modes can be enabled/disabled by writing in the PIO\_AIMER (Additional Interrupt Modes Enable Register) and PIO\_AIMDR (Additional Interrupt Modes Disable Register). The current state of this selection can be read through the PIO\_AIMMR (Additional Interrupt Modes Mask Register) These Additional Modes are: - Rising Edge Detection - Falling Edge Detection - Low Level Detection - High Level Detection In order to select an Additional Interrupt Mode: - The type of event detection (Edge or Level) must be selected by writing in the set of registers; PIO\_ESR (Edge Select Register) and PIO\_LSR (Level Select Register) which enable respectively, the Edge and Level Detection. The current status of this selection is accessible through the PIO\_ELSR (Edge/Level Status Register). - The Polarity of the event detection (Rising/Falling Edge or High/Low Level) must be selected by writing in the set of registers; PIO\_FELLSR (Falling Edge /Low Level Select Register) and PIO\_REHLSR (Rising Edge/High Level Select Register) which allow to select Falling or Rising Edge (if Edge is selected in the PIO\_ELSR) Edge or High or Low Level Detection (if Level is selected in the PIO\_ELSR). The current status of this selection is accessible through the PIO\_FRLHSR (Fall/Rise - Low/High Status Register). When an input Edge or Level is detected on an I/O line, the corresponding bit in PIO\_ISR (Interrupt Status Register) is set. If the corresponding bit in PIO\_IMR is set, the PIO Controller interrupt line is asserted. The interrupt signals of the thirty-two channels are ORed-wired together to generate a single interrupt signal to the. Nested Vector Interrupt Controller (NVIC). When the software reads PIO\_ISR, all the interrupts are automatically cleared. This signifies that all the interrupts that are pending when PIO\_ISR is read must be handled. When an Interrupt is enabled on a "Level", the interrupt is generated as long as the interrupt source is not cleared, even if some read accesses in PIO\_ISR are performed. Figure 28-7. Event Detector on Input Lines (Figure represents line 0) #### 28.5.10.1 Example If generating an interrupt is required on the following: - Rising edge on PIO line 0 - Falling edge on PIO line 1 - Rising edge on PIO line 2 - Low Level on PIO line 3 - High Level on PIO line 4 - High Level on PIO line 5 - Falling edge on PIO line 6 - Rising edge on PIO line 7 - Any edge on the other lines The configuration required is described below. ### 28.5.10.2 Interrupt Mode Configuration All the interrupt sources are enabled by writing 32'hFFFF\_FFFF in PIO\_IER. Then the Additional Interrupt Mode is enabled for line 0 to 7 by writing 32'h0000\_00FF in PIO\_AIMER. ### 28.5.10.3 Edge or Level Detection Configuration Lines 3, 4 and 5 are configured in Level detection by writing 32'h0000\_0038 in PIO\_LSR. The other lines are configured in Edge detection by default, if they have not been previously configured. Otherwise, lines 0, 1, 2, 6 and 7 must be configured in Edge detection by writing 32'h0000\_00C7 in PIO\_ESR. ### 28.5.10.4 Falling/Rising Edge or Low/High Level Detection Configuration. Lines 0, 2, 4, 5 and 7 are configured in Rising Edge or High Level detection by writing 32'h0000\_00B5 in PIO\_REHLSR. The other lines are configured in Falling Edge or Low Level detection by default, if they have not been previously configured. Otherwise, lines 1, 3 and 6 must be configured in Falling Edge/Low Level detection by writing 32'h0000 004A in PIO FELLSR. Figure 28-8. Input Change Interrupt Timings if there are no Additional Interrupt Modes ### 28.5.11 I/O Lines Lock When an I/O line is controlled by a peripheral (particularly the Pulse Width Modulation Controller PWM), it can become locked by the action of this peripheral via an input of the PIO controller. When an I/O line is locked, the write of the corresponding bit in the registers PIO\_PER, PIO\_PDR, PIO\_MDER, PIO\_MDDR, PIO\_PUDR, PIO\_PUER, PIO\_ABCDSR1 and PIO\_ABCDSR2 is discarded in order to lock its configuration. The user can know at anytime which I/O line is locked by reading the PIO Lock Status register PIO\_LOCKSR. Once an I/O line is locked, the only way to unlock it is to apply a hardware reset to the PIO Controller. ### 28.5.12 Programmable Schmitt Trigger It is possible to configure each input for the Schmitt Trigger. By default the Schmitt trigger is active. Disabling the Schmitt Trigger is requested when using the QTouch<sup>®</sup> Library. ### 28.5.13 Parallel Capture Mode #### 28.5.13.1 Overview The PIO Controller integrates an interface able to read data from a CMOS digital image sensor, a high-speed parallel ADC, a DSP synchronous port in synchronous mode, etc. For better understanding and to ease reading, the following description uses an example with a CMOS digital image sensor. #### 28.5.13.2 Functional Description The CMOS digital image sensor provides a sensor clock, an 8-bit data synchronous with the sensor clock, and two data enables which are synchronous with the sensor clock too. Figure 28-9. PIO controller connection with CMOS digital image sensor As soon as the parallel capture mode is enabled by writing the PCEN bit at 1 in PIO\_PCMR ("PIO Parallel Capture Mode Register"), the I/O lines connected to the sensor clock (PIODCCLK), the sensor data (PIODC[7:0]) and the sensor data enable signals (PIODCEN1 and PIODCEN2) are configured automatically as INPUTS. To know which I/O lines are associated with the sensor clock, the sensor data and the sensor data enable signals, refer to the I/O multiplexing table(s) in the product datasheet. Once it is enabled, the parallel capture mode samples the data at rising edge of the sensor clock and resynchronizes it with the PIO clock domain. The size of the data which can be read in PIO\_PCRHR ("PIO Parallel Capture Reception Holding Register") can be programmed thanks to the DSIZE field in PIO\_PCMR. If this data size is larger than 8 bits, then the parallel capture mode samples several sensor data to form a concatenated data of size defined by DSIZE. Then this data is stored in PIO\_PCRHR and the flag DRDY is set to 1 in PIO\_PCISR ("PIO Parallel Capture Interrupt Status Register"). The parallel capture mode can be associated with a reception channel of the Peripheral DMA Controller (PDC). This enables performing reception transfer from parallel capture mode to a memory buffer without any intervention from the CPU. Transfer status signals from PDC are available in PIO\_PCISR through the flags ENDRX and RXBUFF (see "PIO Parallel Capture Interrupt Status Register" on page 549). The parallel capture mode can take into account the sensor data enable signals or not. If the bit ALWYS is set to 0 in PIO\_PCMR, the parallel capture mode samples the sensor data at the rising edge of the sensor clock only if both data enable signals are active (at 1). If the bit ALWYS is set to 1, the parallel capture mode samples the sensor data at the rising edge of the sensor clock whichever the data enable signals are. The parallel capture mode can sample the sensor data only one time out of two. This is particularly useful when the user wants only to sample the luminance Y of a CMOS digital image sensor which outputs a YUV422 data stream. If the HALFS bit is set to 0 in PIO\_PCMR, the parallel capture mode samples the sensor data in the conditions described above. If the HALFS bit is set to 1 in PIO\_PCMR, the parallel capture mode samples the sensor data in the conditions described above, but only one time out of two. Depending on the FRSTS bit in PIO\_PCMR, the sensor can either sample the even or odd sensor data. If sensor data are numbered in the order that they are received with an index from 0 to n, if FRSTS = 0 then only data with an even index are sampled, if FRSTS = 1 then only data with an odd index are sampled. If data is ready in PIO\_PCRHR and it is not read before a new data is stored in PIO\_PCRHR, then an overrun error occurs. The previous data is lost and the OVRE flag in PIO\_PCISR is set to 1. This flag is automatically reset when PIO\_PCISR is read (reset after read). The flags DRDY, OVRE, ENDRX and RXBUFF can be a source of the PIO interrupt. Figure 28-10. Parallel Capture Mode Waveforms (DSIZE = 2, ALWYS = 0, HALFS = 0) **PIODCCLK** 0x01 0x12 0x23 0x34 0x45 0x56 0x67 0x89 PIODC[7:0] PIODCEN1 PIODCEN2 DRDY (PIO\_PCISR) Read of PIO\_PCISR 0x5645\_3423 RDATA (PIO\_PCRHR) ∕Itmel Figure 28-11. Parallel Capture Mode Waveforms (DSIZE=2, ALWYS=1, HALFS=0) Figure 28-12. Parallel Capture Mode Waveforms (DSIZE=2, ALWYS=0, HALFS=1, FRSTS=0) #### 28.5.13.3 Restrictions - Configuration fields DSIZE, ALWYS, HALFS and FRSTS in PIO\_PCMR ("PIO Parallel Capture Mode Register") can be changed ONLY if the parallel capture mode is disabled at this time (PCEN = 0 in PIO\_PCMR). - Frequency of PIO controller clock must be strictly superior to 2 times the frequency of the clock of the device which generates the parallel data. #### 28.5.13.4 Programming Sequence #### **Without PDC** - 1. Write PIO\_PCIDR and PIO\_PCIER ("PIO Parallel Capture Interrupt Disable Register" and "PIO Parallel Capture Interrupt Enable Register") in order to configure the parallel capture mode interrupt mask. - 2. Write PIO\_PCMR ("PIO Parallel Capture Mode Register") to set the fields DSIZE, ALWYS, HALFS and FRSTS in order to configure the parallel capture mode **WITHOUT** enabling the parallel capture mode. - 3. Write PIO\_PCMR to set the PCEN bit to 1 in order to enable the parallel capture mode **WITHOUT** changing the previous configuration. - 4. Wait for a data ready by polling the DRDY flag in PIO\_PCISR ("PIO Parallel Capture Interrupt Status Register") or by waiting the corresponding interrupt. - 5. Check OVRE flag in PIO\_PCISR. - 6. Read the data in PIO\_PCRHR ("PIO Parallel Capture Reception Holding Register"). - 7. If new data are expected go to step 4. - 8. Write PIO\_PCMR to set the PCEN bit to 0 in order to disable the parallel capture mode **WITHOUT** changing the previous configuration. #### With PDC - 1. Write PIO\_PCIDR and PIO\_PCIER ("PIO Parallel Capture Interrupt Disable Register" and "PIO Parallel Capture Interrupt Enable Register") in order to configure the parallel capture mode interrupt mask. - 2. Configure PDC transfer in PDC registers. - 3. Write PIO\_PCMR ("PIO Parallel Capture Mode Register") to set the fields DSIZE, ALWYS, HALFS and FRSTS in order to configure the parallel capture mode **WITHOUT** enabling the parallel capture mode. - 4. Write PIO\_PCMR to set PCEN bit to 1 in order to enable the parallel capture mode **WITHOUT** changing the previous configuration. - 5. Wait for end of transfer by waiting the interrupt corresponding the flag ENDRX in PIO\_PCISR ("PIO Parallel Capture Interrupt Status Register"). - 6. Check OVRE flag in PIO\_PCISR. - 7. If a new buffer transfer is expected go to step 5. - 8. Write PIO\_PCMR to set the PCEN bit to 0 in order to disable the parallel capture mode **WITHOUT** changing the previous configuration. ### 28.5.14 Write Protection Registers To prevent any single software error that may corrupt PIO behavior, certain address spaces can be write-protected by setting the WPEN bit in the "PIO Write Protect Mode Register" (PIO\_WPMR). If a write access to the protected registers is detected, then the WPVS flag in the PIO Write Protect Status Register (PIO\_WPSR) is set and the field WPVSRC indicates in which register the write access has been attempted. The WPVS flag is reset by writing the PIO Write Protect Mode Register (PIO\_WPMR) with the appropriate access key, WPKEY. ### The protected registers are: - "PIO Enable Register" on page 496 - "PIO Disable Register" on page 497 - "PIO Output Enable Register" on page 499 - "PIO Output Disable Register" on page 500 - "PIO Input Filter Enable Register" on page 502. - "PIO Input Filter Disable Register" on page 503 - "PIO Multi-driver Enable Register" on page 513 - "PIO Multi-driver Disable Register" on page 514 - "PIO Pull Up Disable Register" on page 516 - "PIO Pull Up Enable Register" on page 517 - "PIO Peripheral ABCD Select Register 1" on page 519 - "PIO Peripheral ABCD Select Register 2" on page 520 - "PIO Output Write Enable Register" on page 528 - "PIO Output Write Disable Register" on page 529 - "PIO Pad Pull Down Disable Register" on page 525 - "PIO Pad Pull Down Status Register" on page 527 - "PIO Parallel Capture Mode Register" on page 545 # 28.6 I/O Lines Programming Example The programing example as shown in Table 28-3 below is used to obtain the following configuration. - 4-bit output port on I/O lines 0 to 3, (should be written in a single write operation), open-drain, with pull-up resistor - Four output signals on I/O lines 4 to 7 (to drive LEDs for example), driven high and low, no pull-up resistor, no pull-down resistor - Four input signals on I/O lines 8 to 11 (to read push-button states for example), with pull-up resistors, glitch filters and input change interrupts - Four input signals on I/O line 12 to 15 to read an external device status (polled, thus no input change interrupt), no pull-up resistor, no glitch filter - I/O lines 16 to 19 assigned to peripheral A functions with pull-up resistor - I/O lines 20 to 23 assigned to peripheral B functions with pull-down resistor - I/O line 24 to 27 assigned to peripheral C with Input Change Interrupt, no pull-up resistor and no pull-down resistor - I/O line 28 to 31 assigned to peripheral D, no pull-up resistor and no pull-down resistor Table 28-3. Programming Example | Register | Value to be Written | |-------------|---------------------| | PIO_PER | 0x0000_FFFF | | PIO_PDR | 0xFFFF_0000 | | PIO_OER | 0x0000_00FF | | PIO_ODR | 0xFFFF_FF00 | | PIO_IFER | 0x0000_0F00 | | PIO_IFDR | 0xFFFF_F0FF | | PIO_SODR | 0x0000_0000 | | PIO_CODR | 0x0FFF_FFFF | | PIO_IER | 0x0F00_0F00 | | PIO_IDR | 0xF0FF_F0FF | | PIO_MDER | 0x0000_000F | | PIO_MDDR | 0xFFFF_FFF0 | | PIO_PUDR | 0xFFF0_00F0 | | PIO_PUER | 0x000F_FF0F | | PIO_PPDDR | 0xFF0F_FFFF | | PIO_PPDER | 0x00F0_0000 | | PIO_ABCDSR1 | 0xF0F0_0000 | | PIO_ABCDSR2 | 0xFF00_0000 | | PIO_OWER | 0x0000_000F | | PIO_OWDR | 0x0FFF_ FFF0 | # 28.7 Parallel Input/Output Controller (PIO) User Interface Each I/O line controlled by the PIO Controller is associated with a bit in each of the PIO Controller User Interface registers. Each register is 32 bits wide. If a parallel I/O line is not defined, writing to the corresponding bits has no effect. Undefined bits read zero. If the I/O line is not multiplexed with any peripheral, the I/O line is controlled by the PIO Controller and PIO\_PSR returns 1 systematically. Table 28-4. Register Mapping | Offset | Register | Name | Access | Reset | |--------|------------------------------------------|----------|----------------------------------------------|-------------| | 0x0000 | PIO Enable Register | PIO_PER | Write-only | _ | | 0x0004 | PIO Disable Register | PIO_PDR | Write-only | _ | | 0x0008 | PIO Status Register | PIO_PSR | Read-only | (1) | | 0x000C | Reserved | | | | | 0x0010 | Output Enable Register | PIO_OER | Write-only | _ | | 0x0014 | Output Disable Register | PIO_ODR | Write-only | - | | 0x0018 | Output Status Register | PIO_OSR | Read-only | 0x0000 0000 | | 0x001C | Reserved | | | | | 0x0020 | Glitch Input Filter Enable Register | PIO_IFER | Write-only | _ | | 0x0024 | Glitch Input Filter Disable Register | PIO_IFDR | Write-only | _ | | 0x0028 | Glitch Input Filter Status Register | PIO_IFSR | Read-only | 0x0000 0000 | | 0x002C | Reserved | | | | | 0x0030 | Set Output Data Register | PIO_SODR | Write-only | _ | | 0x0034 | Clear Output Data Register | PIO_CODR | Write-only | | | 0x0038 | Output Data Status Register | PIO_ODSR | Read-only<br>or <sup>(2)</sup><br>Read-write | _ | | 0x003C | Pin Data Status Register | PIO_PDSR | Read-only | (3) | | 0x0040 | Interrupt Enable Register | PIO_IER | Write-only | _ | | 0x0044 | Interrupt Disable Register | PIO_IDR | Write-only | _ | | 0x0048 | Interrupt Mask Register | PIO_IMR | Read-only | 0x00000000 | | 0x004C | Interrupt Status Register <sup>(4)</sup> | PIO_ISR | Read-only | 0x00000000 | | 0x0050 | Multi-driver Enable Register | PIO_MDER | Write-only | _ | | 0x0054 | Multi-driver Disable Register | PIO_MDDR | Write-only | _ | | 0x0058 | Multi-driver Status Register | PIO_MDSR | Read-only | 0x00000000 | | 0x005C | Reserved | | | | | 0x0060 | Pull-up Disable Register | PIO_PUDR | Write-only | _ | | 0x0064 | Pull-up Enable Register | PIO_PUER | Write-only | - | | 0x0068 | Pad Pull-up Status Register | PIO_PUSR | Read-only | (1) | | 0x006C | Reserved | | | | Table 28-4. Register Mapping (Continued) | Offset | Register | Name | Access | Reset | | |------------------------|----------------------------------------------|-------------|------------|------------|--| | 0x0070 | Peripheral Select Register 1 | PIO_ABCDSR1 | Read-write | 0x00000000 | | | 0x0074 | Peripheral Select Register 2 | PIO_ABCDSR2 | Read-write | 0x00000000 | | | 0x0078<br>to<br>0x007C | Reserved | | | | | | 0x0080 | Input Filter Slow Clock Disable Register | PIO_IFSCDR | Write-only | _ | | | 0x0084 | Input Filter Slow Clock Enable Register | PIO_IFSCER | Write-only | _ | | | 0x0088 | Input Filter Slow Clock Status Register | PIO_IFSCSR | Read-only | 0x00000000 | | | 0x008C | Slow Clock Divider Debouncing Register | PIO_SCDR | Read-write | 0x00000000 | | | 0x0090 | Pad Pull-down Disable Register | PIO_PPDDR | Write-only | _ | | | 0x0094 | Pad Pull-down Enable Register | PIO_PPDER | Write-only | _ | | | 0x0098 | Pad Pull-down Status Register | PIO_PPDSR | Read-only | (1) | | | 0x009C | Reserved | | | | | | 0x00A0 | Output Write Enable | PIO_OWER | Write-only | _ | | | 0x00A4 | Output Write Disable | PIO_OWDR | Write-only | _ | | | 0x00A8 | Output Write Status Register | PIO_OWSR | Read-only | 0x00000000 | | | 0x00AC | Reserved | | | | | | 0x00B0 | Additional Interrupt Modes Enable Register | PIO_AIMER | Write-only | _ | | | 0x00B4 | Additional Interrupt Modes Disables Register | PIO_AIMDR | Write-only | _ | | | 0x00B8 | Additional Interrupt Modes Mask Register | PIO_AIMMR | Read-only | 0x00000000 | | | 0x00BC | Reserved | | | | | | 0x00C0 | Edge Select Register | PIO_ESR | Write-only | _ | | | 0x00C4 | Level Select Register | PIO_LSR | Write-only | _ | | | 0x00C8 | Edge/Level Status Register | PIO_ELSR | Read-only | 0x00000000 | | | 0x00CC | Reserved | | | | | | 0x00D0 | Falling Edge/Low Level Select Register | PIO_FELLSR | Write-only | _ | | | 0x00D4 | Rising Edge/ High Level Select Register | PIO_REHLSR | Write-only | _ | | | 0x00D8 | Fall/Rise - Low/High Status Register | PIO_FRLHSR | Read-only | 0x00000000 | | | 0x00DC | Reserved | | | | | | 0x00E0 | Lock Status | PIO_LOCKSR | Read-only | 0x00000000 | | | 0x00E4 | Write Protect Mode Register | PIO_WPMR | Read-write | 0x0 | | | 0x00E8 | Write Protect Status Register | PIO_WPSR | Read-only | 0x0 | | | 0x00EC<br>to<br>0x00F8 | Reserved | | | | | | 0x0100 | Schmitt Trigger Register | PIO_SCHMITT | Read-write | 0x00000000 | | | 0x0104-<br>0x010C | Reserved | | | | | | 0x0110 | Reserved | | | | | Table 28-4. **Register Mapping (Continued)** | Offset | Register | Name | Access | Reset | |------------------------|---------------------------------------------|-----------|------------|------------| | 0x0114-<br>0x011C | Reserved | | | | | 0x150 | Parallel Capture Mode Register | PIO_PCMR | Read-write | 0x00000000 | | 0x154 | Parallel Capture Interrupt Enable Register | PIO_PCIER | Write-only | _ | | 0x158 | Parallel Capture Interrupt Disable Register | PIO_PCIDR | Write-only | _ | | 0x15C | Parallel Capture Interrupt Mask Register | PIO_PCIMR | Read-only | 0x00000000 | | 0x160 | Parallel Capture Interrupt Status Register | PIO_PCISR | Read-only | 0x00000000 | | 0x164 | Parallel Capture Reception Holding Register | PIO_PCRHR | Read-only | 0x00000000 | | 0x0168<br>to<br>0x018C | Reserved for PDC Registers | | | | - Notes: 1. Reset value depends on the product implementation. - 2. PIO\_ODSR is Read-only or Read/Write depending on PIO\_OWSR I/O lines. - 3. Reset value of PIO\_PDSR depends on the level of the I/O lines. Reading the I/O line levels requires the clock of the PIO Controller to be enabled, otherwise PIO\_PDSR reads the levels present on the I/O line at the time the clock was disabled. - 4. PIO\_ISR is reset at 0x0. However, the first read of the register may read a different value as input changes may have occurred. Note: if an offset is not listed in the table it must be considered as reserved. # 28.7.1 PIO Enable Register Name: PIO\_PER Address: 0x400E0E00 (PIOA), 0x400E1000 (PIOB), 0x400E1200 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . ### • P0-P31: PIO Enable 0: No effect. 1: Enables the PIO to control the corresponding pin (disables peripheral control of the pin). # 28.7.2 PIO Disable Register Name: PIO\_PDR Address: 0x400E0E04 (PIOA), 0x400E1004 (PIOB), 0x400E1204 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . ### • P0-P31: PIO Disable 0: No effect. 1: Disables the PIO from controlling the corresponding pin (enables peripheral control of the pin). # 28.7.3 PIO Status Register Name: PIO\_PSR **Address:** 0x400E0E08 (PIOA), 0x400E1008 (PIOB), 0x400E1208 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### • P0-P31: PIO Status 0: PIO is inactive on the corresponding I/O line (peripheral is active). 1: PIO is active on the corresponding I/O line (peripheral is inactive). # 28.7.4 PIO Output Enable Register Name: PIO\_OER **Address:** 0x400E0E10 (PIOA), 0x400E1010 (PIOB), 0x400E1210 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . # • P0-P31: Output Enable 0: No effect. 1: Enables the output on the I/O line. # 28.7.5 PIO Output Disable Register Name: PIO\_ODR **Address:** 0x400E0E14 (PIOA), 0x400E1014 (PIOB), 0x400E1214 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . # • P0-P31: Output Disable 0: No effect. 1: Disables the output on the I/O line. # 28.7.6 PIO Output Status Register Name: PIO\_OSR **Address:** 0x400E0E18 (PIOA), 0x400E1018 (PIOB), 0x400E1218 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | # • P0-P31: Output Status 0: The I/O line is a pure input. 1: The I/O line is enabled in output. # 28.7.7 PIO Input Filter Enable Register Name: PIO\_IFER **Address:** 0x400E0E20 (PIOA), 0x400E1020 (PIOB), 0x400E1220 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . # • P0-P31: Input Filter Enable 0: No effect. 1: Enables the input glitch filter on the I/O line. # 28.7.8 PIO Input Filter Disable Register Name: PIO\_IFDR **Address:** 0x400E0E24 (PIOA), 0x400E1024 (PIOB), 0x400E1224 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . # • P0-P31: Input Filter Disable 0: No effect. 1: Disables the input glitch filter on the I/O line. # 28.7.9 PIO Input Filter Status Register Name: PIO\_IFSR **Address:** 0x400E0E28 (PIOA), 0x400E1028 (PIOB), 0x400E1228 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | # • P0-P31: Input Filer Status 0: The input glitch filter is disabled on the I/O line. 1: The input glitch filter is enabled on the I/O line. ## 28.7.10 PIO Set Output Data Register Name: PIO\_SODR **Address:** 0x400E0E30 (PIOA), 0x400E1030 (PIOB), 0x400E1230 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | # • P0-P31: Set Output Data 0: No effect. 1: Sets the data to be driven on the I/O line. ## 28.7.11 PIO Clear Output Data Register Name: PIO\_CODR **Address:** 0x400E0E34 (PIOA), 0x400E1034 (PIOB), 0x400E1234 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | # • P0-P31: Clear Output Data 0: No effect. <sup>1:</sup> Clears the data to be driven on the I/O line. ## 28.7.12 PIO Output Data Status Register Name: PIO\_ODSR **Address:** 0x400E0E38 (PIOA), 0x400E1038 (PIOB), 0x400E1238 (PIOC) Access: Read-only or Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### • P0-P31: Output Data Status 0: The data to be driven on the I/O line is 0. 1: The data to be driven on the I/O line is 1. ## 28.7.13 PIO Pin Data Status Register Name: PIO\_PDSR **Address:** 0x400E0E3C (PIOA), 0x400E103C (PIOB), 0x400E123C (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### • P0-P31: Output Data Status 0: The I/O line is at level 0. 1: The I/O line is at level 1. ## 28.7.14 PIO Interrupt Enable Register Name: PIO\_IER **Address:** 0x400E0E40 (PIOA), 0x400E1040 (PIOB), 0x400E1240 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | # • P0-P31: Input Change Interrupt Enable 0: No effect. 1: Enables the Input Change Interrupt on the I/O line. ## 28.7.15 PIO Interrupt Disable Register Name: PIO\_IDR **Address:** 0x400E0E44 (PIOA), 0x400E1044 (PIOB), 0x400E1244 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### • P0-P31: Input Change Interrupt Disable 0: No effect. <sup>1:</sup> Disables the Input Change Interrupt on the I/O line. ## 28.7.16 PIO Interrupt Mask Register Name: PIO\_IMR **Address:** 0x400E0E48 (PIOA), 0x400E1048 (PIOB), 0x400E1248 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### • P0-P31: Input Change Interrupt Mask 0: Input Change Interrupt is disabled on the I/O line. 1: Input Change Interrupt is enabled on the I/O line. ### 28.7.17 PIO Interrupt Status Register Name: PIO\_ISR **Address:** 0x400E0E4C (PIOA), 0x400E104C (PIOB), 0x400E124C (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### • P0-P31: Input Change Interrupt Status 0: No Input Change has been detected on the I/O line since PIO\_ISR was last read or since reset. <sup>1:</sup> At least one Input Change has been detected on the I/O line since PIO\_ISR was last read or since reset. ## 28.7.18 PIO Multi-driver Enable Register Name: PIO\_MDER **Address:** 0x400E0E50 (PIOA), 0x400E1050 (PIOB), 0x400E1250 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . • P0-P31: Multi Drive Enable. 0: No effect. 1: Enables Multi Drive on the I/O line. ## 28.7.19 PIO Multi-driver Disable Register Name: PIO\_MDDR **Address:** 0x400E0E54 (PIOA), 0x400E1054 (PIOB), 0x400E1254 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . • P0-P31: Multi Drive Disable. 0: No effect. 1: Disables Multi Drive on the I/O line. ## 28.7.20 PIO Multi-driver Status Register Name: PIO\_MDSR **Address:** 0x400E0E58 (PIOA), 0x400E1058 (PIOB), 0x400E1258 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | #### • P0-P31: Multi Drive Status. 0: The Multi Drive is disabled on the I/O line. The pin is driven at high and low level. 1: The Multi Drive is enabled on the I/O line. The pin is driven at low level only. ## 28.7.21 PIO Pull Up Disable Register Name: PIO\_PUDR **Address:** 0x400E0E60 (PIOA), 0x400E1060 (PIOB), 0x400E1260 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . ### • P0-P31: Pull Up Disable. 0: No effect. 1: Disables the pull up resistor on the I/O line. ## 28.7.22 PIO Pull Up Enable Register Name: PIO\_PUER **Address:** 0x400E0E64 (PIOA), 0x400E1064 (PIOB), 0x400E1264 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . ### • P0-P31: Pull Up Enable. 0: No effect. 1: Enables the pull up resistor on the I/O line. ## 28.7.23 PIO Pull Up Status Register Name: PIO\_PUSR **Address:** 0x400E0E68 (PIOA), 0x400E1068 (PIOB), 0x400E1268 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### • P0-P31: Pull Up Status. 0: Pull Up resistor is enabled on the I/O line. 1: Pull Up resistor is disabled on the I/O line. ### 28.7.24 PIO Peripheral ABCD Select Register 1 Name: PIO\_ABCDSR1 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register". ### • P0-P31: Peripheral Select. If the same bit is set to 0 in PIO\_ABCDSR2: 0: Assigns the I/O line to the Peripheral A function. 1: Assigns the I/O line to the Peripheral B function. If the same bit is set to 1 in PIO\_ABCDSR2: 0: Assigns the I/O line to the Peripheral C function. 1: Assigns the I/O line to the Peripheral D function. ### 28.7.25 PIO Peripheral ABCD Select Register 2 Name: PIO\_ABCDSR2 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register". #### • P0-P31: Peripheral Select. If the same bit is set to 0 in PIO\_ABCDSR1: 0: Assigns the I/O line to the Peripheral A function. 1: Assigns the I/O line to the Peripheral C function. If the same bit is set to 1 in PIO\_ABCDSR1: 0: Assigns the I/O line to the Peripheral B function. 1: Assigns the I/O line to the Peripheral D function. ## 28.7.26 PIO Input Filter Slow Clock Disable Register Name: PIO\_IFSCDR **Address:** 0x400E0E80 (PIOA), 0x400E1080 (PIOB), 0x400E1280 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | <sup>•</sup> P0-P31: PIO Clock Glitch Filtering Select. <sup>0:</sup> No Effect. <sup>1:</sup> The Glitch Filter is able to filter glitches with a duration < Tmck/2. ## 28.7.27 PIO Input Filter Slow Clock Enable Register Name: PIO\_IFSCER **Address:** 0x400E0E84 (PIOA), 0x400E1084 (PIOB), 0x400E1284 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### • P0-P31: Debouncing Filtering Select. 0: No Effect. <sup>1:</sup> The Debouncing Filter is able to filter pulses with a duration < Tdiv\_slclk/2. ## 28.7.28 PIO Input Filter Slow Clock Status Register Name: PIO\_IFSCSR Address: 0x400E0E88 (PIOA), 0x400E1088 (PIOB), 0x400E1288 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### • P0-P31: Glitch or Debouncing Filter Selection Status 0: The Glitch Filter is able to filter glitches with a duration < Tmck2. 1: The Debouncing Filter is able to filter pulses with a duration < Tdiv\_slclk/2. ## 28.7.29 PIO Slow Clock Divider Debouncing Register Name: PIO\_SCDR **Address:** 0x400E0E8C (PIOA), 0x400E108C (PIOB), 0x400E128C (PIOC) Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|----| | _ | 1 | 1 | _ | | 1 | 1 | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | ı | _ | - | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | | | D | IV | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | D | IV | _ | _ | | ### • DIVx: Slow Clock Divider Selection for Debouncing $Tdiv_slclk = 2*(DIV+1)*Tslow_clock.$ ## 28.7.30 PIO Pad Pull Down Disable Register Name: PIO\_PPDDR **Address:** 0x400E0E90 (PIOA), 0x400E1090 (PIOB), 0x400E1290 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . #### • P0-P31: Pull Down Disable. 0: No effect. 1: Disables the pull down resistor on the I/O line. ## 28.7.31 PIO Pad Pull Down Enable Register Name: PIO\_PPDER **Address:** 0x400E0E94 (PIOA), 0x400E1094 (PIOB), 0x400E1294 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . #### • P0-P31: Pull Down Enable. 0: No effect. 1: Enables the pull down resistor on the I/O line. ### 28.7.32 PIO Pad Pull Down Status Register Name: PIO\_PPDSR **Address:** 0x400E0E98 (PIOA), 0x400E1098 (PIOB), 0x400E1298 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . #### • P0-P31: Pull Down Status. 0: Pull Down resistor is enabled on the I/O line. 1: Pull Down resistor is disabled on the I/O line. ## 28.7.33 PIO Output Write Enable Register Name: PIO\_OWER **Address:** 0x400E0EA0 (PIOA), 0x400E10A0 (PIOB), 0x400E12A0 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . ### • P0-P31: Output Write Enable. 0: No effect. 1: Enables writing PIO\_ODSR for the I/O line. ## 28.7.34 PIO Output Write Disable Register Name: PIO\_OWDR **Address:** 0x400E0EA4 (PIOA), 0x400E10A4 (PIOB), 0x400E12A4 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register" . ### • P0-P31: Output Write Disable. 0: No effect. 1: Disables writing PIO\_ODSR for the I/O line. ## 28.7.35 PIO Output Write Status Register Name: PIO\_OWSR **Address:** 0x400E0EA8 (PIOA), 0x400E10A8 (PIOB), 0x400E12A8 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### • P0-P31: Output Write Status. 0: Writing PIO\_ODSR does not affect the I/O line. 1: Writing PIO\_ODSR affects the I/O line. ### 28.7.36 PIO Additional Interrupt Modes Enable Register Name: PIO\_AIMER **Address:** 0x400E0EB0 (PIOA), 0x400E10B0 (PIOB), 0x400E12B0 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | <sup>•</sup> P0-P31: Additional Interrupt Modes Enable. <sup>0:</sup> No effect. <sup>1:</sup> The interrupt source is the event described in PIO\_ELSR and PIO\_FRLHSR. ### 28.7.37 PIO Additional Interrupt Modes Disable Register Name: PIO\_AIMDR **Address:** 0x400E0EB4 (PIOA), 0x400E10B4 (PIOB), 0x400E12B4 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### • P0-P31: Additional Interrupt Modes Disable. 0: No effect. <sup>1:</sup> The interrupt mode is set to the default interrupt mode (Both Edge detection). ### 28.7.38 PIO Additional Interrupt Modes Mask Register Name: PIO\_AIMMR **Address:** 0x400E0EB8 (PIOA), 0x400E10B8 (PIOB), 0x400E12B8 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### • P0-P31: Peripheral CD Status. 0: The interrupt source is a Both Edge detection event 1: The interrupt source is described by the registers PIO\_ELSR and PIO\_FRLHSR ## 28.7.39 PIO Edge Select Register Name: PIO\_ESR **Address:** 0x400E0EC0 (PIOA), 0x400E10C0 (PIOB), 0x400E12C0 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | # • P0-P31: Edge Interrupt Selection. 0: No effect. <sup>1:</sup> The interrupt source is an Edge detection event. ## 28.7.40 PIO Level Select Register Name: PIO\_LSR **Address:** 0x400E0EC4 (PIOA), 0x400E10C4 (PIOB), 0x400E12C4 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | # • P0-P31: Level Interrupt Selection. 0: No effect. <sup>1:</sup> The interrupt source is a Level detection event. ## 28.7.41 PIO Edge/Level Status Register Name: PIO\_ELSR **Address:** 0x400E0EC8 (PIOA), 0x400E10C8 (PIOB), 0x400E12C8 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### • P0-P31: Edge/Level Interrupt source selection. 0: The interrupt source is an Edge detection event. 1: The interrupt source is a Level detection event. ### 28.7.42 PIO Falling Edge/Low Level Select Register Name: PIO\_FELLSR **Address:** 0x400E0ED0 (PIOA), 0x400E10D0 (PIOB), 0x400E12D0 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | <sup>•</sup> P0-P31: Falling Edge/Low Level Interrupt Selection. <sup>0:</sup> No effect. <sup>1:</sup> The interrupt source is set to a Falling Edge detection or Low Level detection event, depending on PIO\_ELSR. ## 28.7.43 PIO Rising Edge/High Level Select Register Name: PIO\_REHLSR **Address:** 0x400E0ED4 (PIOA), 0x400E10D4 (PIOB), 0x400E12D4 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | <sup>•</sup> P0-P31: Rising Edge /High Level Interrupt Selection. <sup>0:</sup> No effect. <sup>1:</sup> The interrupt source is set to a Rising Edge detection or High Level detection event, depending on PIO\_ELSR. ### 28.7.44 PIO Fall/Rise - Low/High Status Register Name: PIO\_FRLHSR **Address:** 0x400E0ED8 (PIOA), 0x400E10D8 (PIOB), 0x400E12D8 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | ### • P0-P31: Edge /Level Interrupt Source Selection. <sup>0:</sup> The interrupt source is a Falling Edge detection (if PIO\_ELSR = 0) or Low Level detection event (if PIO\_ELSR = 1). <sup>1:</sup> The interrupt source is a Rising Edge detection (if PIO\_ELSR = 0) or High Level detection event (if PIO\_ELSR = 1). ## 28.7.45 PIO Lock Status Register Name: PIO\_LOCKSR **Address:** 0x400E0EE0 (PIOA), 0x400E10E0 (PIOB), 0x400E12E0 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | • P0-P31: Lock Status. 0: The I/O line is not locked. 1: The I/O line is locked. ## 28.7.46 PIO Write Protect Mode Register Name: PIO\_WPMR **Address:** 0x400E0EE4 (PIOA), 0x400E10E4 (PIOB), 0x400E12E4 (PIOC) Access: Read-write Reset: See Table 28-4 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |----|-------|----|----|-----|----|----|------|--| | | | | WP | KEY | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | WPKEY | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | WP | KEY | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | WPEN | | For more information on Write Protection Registers, refer to Section 28.7 "Parallel Input/Output Controller (PIO) User Interface". #### • WPEN: Write Protect Enable 0: Disables the Write Protect if WPKEY corresponds to 0x50494F ("PIO" in ASCII). 1: Enables the Write Protect if WPKEY corresponds to 0x50494F ("PIO" in ASCII). ### Protects the registers: "PIO Enable Register" on page 496 "PIO Disable Register" on page 497 "PIO Output Enable Register" on page 499 "PIO Output Disable Register" on page 500 "PIO Input Filter Enable Register" on page 502 "PIO Input Filter Disable Register" on page 503 "PIO Multi-driver Enable Register" on page 513 "PIO Multi-driver Disable Register" on page 514 "PIO Pull Up Disable Register" on page 516 "PIO Pull Up Enable Register" on page 517 "PIO Peripheral ABCD Select Register 1" on page 519 "PIO Peripheral ABCD Select Register 2" on page 520 "PIO Output Write Enable Register" on page 528 "PIO Output Write Disable Register" on page 529 "PIO Pad Pull Down Disable Register" on page 525 "PIO Pad Pull Down Status Register" on page 527 "PIO Parallel Capture Mode Register" on page 545 ## • WPKEY: Write Protect KEY Should be written at value 0x50494F ("PIO" in ASCII). Writing any other value in this field aborts the write operation of the WPEN bit. Always reads as 0. ## 28.7.47 PIO Write Protect Status Register Name: PIO\_WPSR **Address:** 0x400E0EE8 (PIOA), 0x400E10E8 (PIOB), 0x400E12E8 (PIOC) Access: Read-only Reset: See Table 28-4 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|--------|----|-----|------|----|----|------|--|--| | _ | - | - | - | - | _ | - | _ | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | WPVSRC | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | WPV | 'SRC | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | _ | _ | _ | WPVS | | | #### • WPVS: Write Protect Violation Status 0: No Write Protect Violation has occurred since the last read of the PIO\_WPSR register. 1: A Write Protect Violation has occurred since the last read of the PIO\_WPSR register. If this violation is an unauthorized attempt to write a protected register, the associated violation is reported into field WPVSRC. #### WPVSRC: Write Protect Violation Source When WPVS is active, this field indicates the write-protected register (through address offset or code) in which a write access has been attempted. Note: Reading PIO\_WPSR automatically clears all fields. ## 28.7.48 PIO Schmitt Trigger Register Name: PIO\_SCHMITT **Address:** 0x400E0F00 (PIOA), 0x400E1100 (PIOB), 0x400E1300 (PIOC) Access: Read-write Reset: See Figure 28-4 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | SCHMITT31 | SCHMITT30 | SCHMITT29 | SCHMITT28 | SCHMITT27 | SCHMITT26 | SCHMITT25 | SCHMITT24 | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | SCHMITT23 | SCHMITT22 | SCHMITT21 | SCHMITT20 | SCHMITT19 | SCHMITT18 | SCHMITT17 | SCHMITT16 | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | SCHMITT15 | SCHMITT14 | SCHMITT13 | SCHMITT12 | SCHMITT11 | SCHMITT10 | SCHMITT9 | SCHMITT8 | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SCHMITT7 | SCHMITT6 | SCHMITT5 | SCHMITT4 | SCHMITT3 | SCHMITT2 | SCHMITT1 | SCHMITT0 | ## • SCHMITTx [x=0..31]: 0: Schmitt Trigger is enabled. 1= Schmitt Trigger is disabled. ## 28.7.49 PIO Parallel Capture Mode Register Name: PIO PCMR **Address:** 0x400E0F50 (PIOA), 0x400E1150 (PIOB), 0x400E1350 (PIOC) Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|-----|-------|-------|-------|------| | _ | _ | - | _ | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | ı | _ | _ | - | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | ı | _ | FRSTS | HALFS | ALWYS | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | DS | IZE | _ | _ | _ | PCEN | This register can only be written if the WPEN bit is cleared in "PIO Write Protect Mode Register". ## • PCEN: Parallel Capture Mode Enable 0: The parallel capture mode is disabled. 1: The parallel capture mode is enabled. ## • DSIZE: Parallel Capture Mode Data Size | Value | Name | Description | |-------|-----------|----------------------------------------------------------------------| | 0 | BYTE | The reception data in the PIO_PCRHR register is a BYTE (8-bit) | | 1 | HALF-WORD | The reception data in the PIO_PCRHR register is a HALF-WORD (16-bit) | | 2 | WORD | The reception data in the PIO_PCRHR register is a WORD (32-bit) | | 3 | - | Reserved | #### ALWYS: Parallel Capture Mode Always Sampling 0: The parallel capture mode samples the data when both data enables are active. 1: The parallel capture mode samples the data whatever the data enables are. ### HALFS: Parallel Capture Mode Half Sampling Independently from the ALWYS bit: 0: The parallel capture mode samples all the data. 1: The parallel capture mode samples the data only one time out of two. ### • FRSTS: Parallel Capture Mode First Sample This bit is useful only if the HALFS bit is set to 1. If data are numbered in the order that they are received with an index from 0 to n: 0: Only data with an even index are sampled. 1: Only data with an odd index are sampled. ## 28.7.50 PIO Parallel Capture Interrupt Enable Register Name: PIO\_PCIER **Address:** 0x400E0F54 (PIOA), 0x400E1154 (PIOB), 0x400E1354 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|--------|-------|------|------| | _ | - | 1 | 1 | - | - | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | 1 | ı | ı | 1 | 1 | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | | 1 | ı | - | 1 | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | 1 | 1 | RXBUFF | ENDRX | OVRE | DRDY | • DRDY: Parallel Capture Mode Data Ready Interrupt Enable • OVRE: Parallel Capture Mode Overrun Error Interrupt Enable • ENDRX: End of Reception Transfer Interrupt Enable • RXBUFF: Reception Buffer Full Interrupt Enable ## 28.7.51 PIO Parallel Capture Interrupt Disable Register Name: PIO\_PCIDR **Address:** 0x400E0F58 (PIOA), 0x400E1158 (PIOB), 0x400E1358 (PIOC) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|--------|-------|------|------| | _ | - | 1 | 1 | - | - | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | 1 | ı | ı | 1 | 1 | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | | 1 | ı | - | 1 | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | 1 | 1 | RXBUFF | ENDRX | OVRE | DRDY | • DRDY: Parallel Capture Mode Data Ready Interrupt Disable • OVRE: Parallel Capture Mode Overrun Error Interrupt Disable • ENDRX: End of Reception Transfer Interrupt Disable • RXBUFF: Reception Buffer Full Interrupt Disable ## 28.7.52 PIO Parallel Capture Interrupt Mask Register Name: PIO\_PCIMR **Address:** 0x400E0F5C (PIOA), 0x400E115C (PIOB), 0x400E135C (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|--------|-------|------|------| | _ | _ | 1 | 1 | - | - | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | ı | ı | ı | ı | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | ı | ı | - | - | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | 1 | 1 | RXBUFF | ENDRX | OVRE | DRDY | • DRDY: Parallel Capture Mode Data Ready Interrupt Mask • OVRE: Parallel Capture Mode Overrun Error Interrupt Mask • ENDRX: End of Reception Transfer Interrupt Mask • RXBUFF: Reception Buffer Full Interrupt Mask ## 28.7.53 PIO Parallel Capture Interrupt Status Register Name: PIO\_PCISR **Address:** 0x400E0F60 (PIOA), 0x400E1160 (PIOB), 0x400E1360 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|--------|-------|------|------| | _ | - | 1 | 1 | - | - | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | 1 | ı | ı | 1 | 1 | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | | 1 | ı | - | 1 | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | 1 | 1 | RXBUFF | ENDRX | OVRE | DRDY | ## • DRDY: Parallel Capture Mode Data Ready 0: No new data is ready to be read since the last read of PIO\_PCRHR. 1: A new data is ready to be read since the last read of PIO\_PCRHR. The DRDY flag is automatically reset when PIO\_PCRHR is read or when the parallel capture mode is disabled. ### OVRE: Parallel Capture Mode Overrun Error. 0: No overrun error occurred since the last read of this register. 1: At least one overrun error occurred since the last read of this register. The OVRE flag is automatically reset when this register is read or when the parallel capture mode is disabled. ## • ENDRX: End of Reception Transfer. 0: The End of Transfer signal from the Reception PDC channel is inactive. 1: The End of Transfer signal from the Reception PDC channel is active. ## • RXBUFF: Reception Buffer Full 0: The signal Buffer Full from the Reception PDC channel is inactive. 1: The signal Buffer Full from the Reception PDC channel is active. ## 28.7.54 PIO Parallel Capture Reception Holding Register Name: PIO\_PCRHR **Address:** 0x400E0F64 (PIOA), 0x400E1164 (PIOB), 0x400E1364 (PIOC) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |----|-------|----|-----|-----|----|----|----|--| | | | | RD. | ATA | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | RDATA | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | RD. | ATA | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | RD. | ATA | | | | | ## • RDATA: Parallel Capture Mode Reception Data. if DSIZE = 0 in PIO\_PCMR, only the 8 LSBs of RDATA are useful. if DSIZE = 1 in PIO\_PCMR, only the 16 LSBs of RDATA are useful. # 29. Synchronous Serial Controller (SSC) ## 29.1 Description The Atmel Synchronous Serial Controller (SSC) provides a synchronous communication link with external devices. It supports many serial synchronous communication protocols generally used in audio and telecom applications such as I2S, Short Frame Sync, Long Frame Sync, etc. The SSC contains an independent receiver and transmitter and a common clock divider. The receiver and the transmitter each interface with three signals: the TD/RD signal for data, the TK/RK signal for the clock and the TF/RF signal for the Frame Sync. The transfers can be programmed to start automatically or on different events detected on the Frame Sync signal. The SSC's high-level of programmability and its two dedicated PDC channels of up to 32 bits permit a continuous high bit rate data transfer without processor intervention. Featuring connection to two PDC channels, the SSC permits interfacing with low processor overhead to the following: - CODEC's in master or slave mode - DAC through dedicated serial interface, particularly I2S - Magnetic card reader ## 29.2 Embedded Characteristics - Provides Serial Synchronous Communication Links Used in Audio and Telecom Applications - Contains an Independent Receiver and Transmitter and a Common Clock Divider - Interfaced with Two PDC Channels (DMA Access) to Reduce Processor Overhead - Offers Configurable Frame Sync and Data Length - Receiver and Transmitter Can be Programmed to Start Automatically or on Detection of Different Events on the Frame Sync Signal - Receiver and Transmitter Include a Data Signal, a Clock Signal and a Frame Synchronization Signal # 29.3 Block Diagram Figure 29-1. Block Diagram # 29.4 Application Block Diagram Figure 29-2. Application Block Diagram | OS or RTOS Driver | | М | Power<br>anagement | Interrupt<br>Management | Test<br>Management | | |-------------------|-------|---|-------------------------|-------------------------|--------------------|--| | SSC | | | | | | | | Serial AUDIO | Codec | | Time Slot<br>Management | Frame<br>Management | Line Interface | | ## 29.5 Pin Name List Table 29-1. I/O Lines Description | Pin Name | Pin Description | Туре | |----------|---------------------------|--------------| | RF | Receiver Frame Synchro | Input/Output | | RK | Receiver Clock | Input/Output | | RD | Receiver Data | Input | | TF | Transmitter Frame Synchro | Input/Output | | TK | Transmitter Clock | Input/Output | | TD | Transmitter Data | Output | ## 29.6 Product Dependencies #### 29.6.1 I/O Lines The pins used for interfacing the compliant external devices may be multiplexed with PIO lines. Before using the SSC receiver, the PIO controller must be configured to dedicate the SSC receiver I/O lines to the SSC peripheral mode. Before using the SSC transmitter, the PIO controller must be configured to dedicate the SSC transmitter I/O lines to the SSC peripheral mode. Table 29-2. I/O Lines | Instance | Signal | I/O Line | Peripheral | |----------|--------|----------|------------| | SSC | RD | PA18 | A | | SSC | RF | PA20 | А | | SSC | RK | PA19 | А | | SSC | TD | PA17 | А | | SSC | TF | PA15 | А | | SSC | TK | PA16 | А | ### 29.6.2 Power Management The SSC is not continuously clocked. The SSC interface may be clocked through the Power Management Controller (PMC), therefore the programmer must first configure the PMC to enable the SSC clock. ## 29.6.3 Interrupt The SSC interface has an interrupt line connected to the Nested Vector Interrupt Controller (NVIC). Handling interrupts requires programming the NVIC before configuring the SSC. All SSC interrupts can be enabled/disabled configuring the SSC Interrupt mask register. Each pending and unmasked SSC interrupt will assert the SSC interrupt line. The SSC interrupt service routine can get the interrupt origin by reading the SSC interrupt status register. Table 29-3. Peripheral IDs | Instance | ID | |----------|----| | SSC | 22 | ## 29.7 Functional Description This chapter contains the functional description of the following: SSC Functional Block, Clock Management, Data format, Start, Transmitter, Receiver and Frame Sync. The receiver and transmitter operate separately. However, they can work synchronously by programming the receiver to use the transmit clock and/or to start a data transfer when transmission starts. Alternatively, this can be done by programming the transmitter to use the receive clock and/or to start a data transfer when reception starts. The transmitter and the receiver can be programmed to operate with the clock signals provided on either the TK or RK pins. This allows the SSC to support many slave-mode data transfers. The maximum clock speed allowed on the TK and RK pins is the master clock divided by 2. Figure 29-3. SSC Functional Block Diagram ### 29.7.1 Clock Management The transmitter clock can be generated by: - an external clock received on the TK I/O pad - the receiver clock - the internal clock divider The receiver clock can be generated by: - an external clock received on the RK I/O pad - the transmitter clock - the internal clock divider Furthermore, the transmitter block can generate an external clock on the TK I/O pad, and the receiver block can generate an external clock on the RK I/O pad. This allows the SSC to support many Master and Slave Mode data transfers. #### 29.7.1.1 Clock Divider Figure 29-4. Divided Clock Block Diagram The Master Clock divider is determined by the 12-bit field DIV counter and comparator (so its maximal value is 4095) in the Clock Mode Register SSC\_CMR, allowing a Master Clock division by up to 8190. The Divided Clock is provided to both the Receiver and Transmitter. When this field is programmed to 0, the Clock Divider is not used and remains inactive. When DIV is set to a value equal to or greater than 1, the Divided Clock has a frequency of Master Clock divided by 2 times DIV. Each level of the Divided Clock has a duration of the Master Clock multiplied by DIV. This ensures a 50% duty cycle for the Divided Clock regardless of whether the DIV value is even or odd. Figure 29-5. Divided Clock Generation Table 29-4. | Maximum | Minimum | |---------|------------| | MCK / 2 | MCK / 8190 | #### 29.7.1.2 Transmitter Clock Management The transmitter clock is generated from the receiver clock or the divider clock or an external clock scanned on the TK I/O pad. The transmitter clock is selected by the CKS field in SSC\_TCMR (Transmit Clock Mode Register). Transmit Clock can be inverted independently by the CKI bits in SSC\_TCMR. The transmitter can also drive the TK I/O pad continuously or be limited to the actual data transfer. The clock output is configured by the SSC\_TCMR register. The Transmit Clock Inversion (CKI) bits have no effect on the clock outputs. Programming the TCMR register to select TK pin (CKS field) and at the same time Continuous Transmit Clock (CKO field) might lead to unpredictable results. Figure 29-6. Transmitter Clock Management #### 29.7.1.3 Receiver Clock Management The receiver clock is generated from the transmitter clock or the divider clock or an external clock scanned on the RK I/O pad. The Receive Clock is selected by the CKS field in SSC\_RCMR (Receive Clock Mode Register). Receive Clocks can be inverted independently by the CKI bits in SSC\_RCMR. The receiver can also drive the RK I/O pad continuously or be limited to the actual data transfer. The clock output is configured by the SSC\_RCMR register. The Receive Clock Inversion (CKI) bits have no effect on the clock outputs. Programming the RCMR register to select RK pin (CKS field) and at the same time Continuous Receive Clock (CKO field) can lead to unpredictable results. Figure 29-7. Receiver Clock Management #### 29.7.1.4 Serial Clock Ratio Considerations The Transmitter and the Receiver can be programmed to operate with the clock signals provided on either the TK or RK pins. This allows the SSC to support many slave-mode data transfers. In this case, the maximum clock speed allowed on the RK pin is: - Master Clock divided by 2 if Receiver Frame Synchro is input - Master Clock divided by 3 if Receiver Frame Synchro is output In addition, the maximum clock speed allowed on the TK pin is: - Master Clock divided by 6 if Transmit Frame Synchro is input - Master Clock divided by 2 if Transmit Frame Synchro is output ## 29.7.2 Transmitter Operations A transmitted frame is triggered by a start event and can be followed by synchronization data before data transmission. The start event is configured by setting the Transmit Clock Mode Register (SSC\_TCMR). "Start" on page 559 The frame synchronization is configured setting the Transmit Frame Mode Register (SSC\_TFMR). See "Frame Sync" on page 561. To transmit data, the transmitter uses a shift register clocked by the transmitter clock signal and the start mode selected in the SSC\_TCMR. Data is written by the application to the SSC\_THR register then transferred to the shift register according to the data format selected. When both the SSC\_THR and the transmit shift register are empty, the status flag TXEMPTY is set in SSC\_SR. When the Transmit Holding register is transferred in the Transmit shift register, the status flag TXRDY is set in SSC\_SR and additional data can be loaded in the holding register. Figure 29-8. Transmitter Block Diagram ### 29.7.3 Receiver Operations A received frame is triggered by a start event and can be followed by synchronization data before data transmission. The start event is configured setting the Receive Clock Mode Register (SSC\_RCMR). See "Start" on page 559. The frame synchronization is configured setting the Receive Frame Mode Register (SSC\_RFMR). See "Frame Sync" on page 561. The receiver uses a shift register clocked by the receiver clock signal and the start mode selected in the SSC\_RCMR. The data is transferred from the shift register depending on the data format selected. When the receiver shift register is full, the SSC transfers this data in the holding register, the status flag RXRDY is set in SSC\_SR and the data can be read in the receiver holding register. If another transfer occurs before read of the RHR register, the status flag OVERUN is set in SSC\_SR and the receiver shift register is transferred in the RHR register. Figure 29-9. Receiver Block Diagram #### 29.7.4 Start The transmitter and receiver can both be programmed to start their operations when an event occurs, respectively in the Transmit Start Selection (START) field of SSC\_TCMR and in the Receive Start Selection (START) field of SSC\_RCMR. Under the following conditions the start event is independently programmable: - Continuous. In this case, the transmission starts as soon as a word is written in SSC\_THR and the reception starts as soon as the Receiver is enabled. - Synchronously with the transmitter/receiver - On detection of a falling/rising edge on TF/RF - On detection of a low level/high level on TF/RF - On detection of a level change or an edge on TF/RF A start can be programmed in the same manner on either side of the Transmit/Receive Clock Register (RCMR/TCMR). Thus, the start could be on TF (Transmit) or RF (Receive). Moreover, the Receiver can start when data is detected in the bit stream with the Compare Functions. Detection on TF/RF input/output is done by the field FSOS of the Transmit/Receive Frame Mode Register (TFMR/RFMR). Figure 29-10. Transmit Start Mode Figure 29-11. Receive Pulse/Edge Start Modes ## 29.7.5 Frame Sync The Transmitter and Receiver Frame Sync pins, TF and RF, can be programmed to generate different kinds of frame synchronization signals. The Frame Sync Output Selection (FSOS) field in the Receive Frame Mode Register (SSC\_RFMR) and in the Transmit Frame Mode Register (SSC\_TFMR) are used to select the required waveform. - Programmable low or high levels during data transfer are supported. - Programmable high levels before the start of data transfers or toggling are also supported. If a pulse waveform is selected, the Frame Sync Length (FSLEN) field in SSC\_RFMR and SSC\_TFMR programs the length of the pulse, from 1 bit time up to 256 bit time. The periodicity of the Receive and Transmit Frame Sync pulse output can be programmed through the Period Divider Selection (PERIOD) field in SSC\_RCMR and SSC\_TCMR. #### 29.7.5.1 Frame Sync Data Frame Sync Data transmits or receives a specific tag during the Frame Sync signal. During the Frame Sync signal, the Receiver can sample the RD line and store the data in the Receive Sync Holding Register and the transmitter can transfer Transmit Sync Holding Register in the Shifter Register. The data length to be sampled/shifted out during the Frame Sync signal is programmed by the FSLEN field in SSC\_RFMR/SSC\_TFMR and has a maximum value of 16. Concerning the Receive Frame Sync Data operation, if the Frame Sync Length is equal to or lower than the delay between the start event and the actual data reception, the data sampling operation is performed in the Receive Sync Holding Register through the Receive Shift Register. The Transmit Frame Sync Operation is performed by the transmitter only if the bit Frame Sync Data Enable (FSDEN) in SSC\_TFMR is set. If the Frame Sync length is equal to or lower than the delay between the start event and the actual data transmission, the normal transmission has priority and the data contained in the Transmit Sync Holding Register is transferred in the Transmit Register, then shifted out. #### 29.7.5.2 Frame Sync Edge Detection The Frame Sync Edge detection is programmed by the FSEDGE field in SSC\_RFMR/SSC\_TFMR. This sets the corresponding flags RXSYN/TXSYN in the SSC Status Register (SSC\_SR) on frame synchro edge detection (signals RF/TF). ### 29.7.6 Receive Compare Modes Figure 29-12. Receive Compare Modes #### 29.7.6.1 Compare Functions Length of the comparison patterns (Compare 0, Compare 1) and thus the number of bits they are compared to is defined by FSLEN, but with a maximum value of 16 bits. Comparison is always done by comparing the last bits received with the comparison pattern. Compare 0 can be one start event of the Receiver. In this case, the receiver compares at each new sample the last bits received at the Compare 0 pattern contained in the Compare 0 Register (SSC\_RCOR). When this start event is selected, the user can program the Receiver to start a new data transfer either by writing a new Compare 0, or by receiving continuously until Compare 1 occurs. This selection is done with the bit (STOP) in SSC\_RCMR. #### 29.7.7 Data Format The data framing format of both the transmitter and the receiver are programmable through the Transmitter Frame Mode Register (SSC\_TFMR) and the Receiver Frame Mode Register (SSC\_RFMR). In either case, the user can independently select: - the event that starts the data transfer (START) - the delay in number of bit periods between the start event and the first data bit (STTDLY) - the length of the data (DATLEN) - the number of data to be transferred for each start event (DATNB). - the length of synchronization transferred for each start event (FSLEN) - the bit sense: most or lowest significant bit first (MSBF) Additionally, the transmitter can be used to transfer synchronization and select the level driven on the TD pin while not in data transfer operation. This is done respectively by the Frame Sync Data Enable (FSDEN) and by the Data Default Value (DATDEF) bits in SSC\_TFMR. Table 29-5. Data Frame Registers | Transmitter | Receiver | Field | Length | Comment | |-------------|----------|--------|-----------|--------------------------------------| | SSC_TFMR | SSC_RFMR | DATLEN | Up to 32 | Size of word | | SSC_TFMR | SSC_RFMR | DATNB | Up to 16 | Number of words transmitted in frame | | SSC_TFMR | SSC_RFMR | MSBF | | Most significant bit first | | SSC_TFMR | SSC_RFMR | FSLEN | Up to 16 | Size of Synchro data register | | SSC_TFMR | | DATDEF | 0 or 1 | Data default value ended | | SSC_TFMR | | FSDEN | | Enable send SSC_TSHR | | SSC_TCMR | SSC_RCMR | PERIOD | Up to 512 | Frame size | | SSC_TCMR | SSC_RCMR | STTDLY | Up to 255 | Size of transmit start delay | Figure 29-13. Transmit and Receive Frame Format in Edge/Pulse Start Modes Note: 1. Example of input on falling edge of TF/RF. Figure 29-14. Transmit Frame Format in Continuous Mode Start: 1. TXEMPTY set to 1 2. Write into the SSC\_THR Note: 1. STTDLY is set to 0. In this example, SSC\_THR is loaded twice. FSDEN value has no effect on the transmission. SyncData cannot be output in continuous mode. Figure 29-15. Receive Frame Format in Continuous Mode Note: 1. STTDLY is set to 0. ### 29.7.8 Loop Mode The receiver can be programmed to receive transmissions from the transmitter. This is done by setting the Loop Mode (LOOP) bit in SSC\_RFMR. In this case, RD is connected to TD, RF is connected to TF and RK is connected to TK. ## 29.7.9 Interrupt Most bits in SSC\_SR have a corresponding bit in interrupt management registers. The SSC can be programmed to generate an interrupt when it detects an event. The interrupt is controlled by writing SSC\_IER (Interrupt Enable Register) and SSC\_IDR (Interrupt Disable Register) These registers enable and disable, respectively, the corresponding interrupt by setting and clearing the corresponding bit in SSC\_IMR (Interrupt Mask Register), which controls the generation of interrupts by asserting the SSC interrupt line connected to the NVIC. Figure 29-16. Interrupt Block Diagram ## 29.8 SSC Application Examples The SSC can support several serial communication modes used in audio or high speed serial links. Some standard applications are shown in the following figures. All serial link applications supported by the SSC are not listed here. Figure 29-17. Audio Application Block Diagram Figure 29-18. Codec Application Block Diagram Figure 29-19. Time Slot Application Block Diagram ## 29.8.1 Write Protection Registers To prevent any single software error that may corrupt SSC behavior, certain address spaces can be write-protected by setting the WPEN bit in the "SSC Write Protect Mode Register" (SSC\_WPMR). If a write access to the protected registers is detected, then the WPVS flag in the SSC Write Protect Status Register (US\_WPSR) is set and the field WPVSRC indicates in which register the write access has been attempted. The WPVS flag is reset by writing the SSC Write Protect Mode Register (SSC\_WPMR) with the appropriate access key, WPKEY. ## The protected registers are: - "SSC Clock Mode Register" on page 570 - "SSC Receive Clock Mode Register" on page 571 - "SSC Receive Frame Mode Register" on page 573 - "SSC Transmit Clock Mode Register" on page 575 - "SSC Transmit Frame Mode Register" on page 577 - "SSC Receive Compare 0 Register" on page 583 - "SSC Receive Compare 1 Register" on page 584 # 29.9 Synchronous Serial Controller (SSC) User Interface Table 29-6. Register Mapping | Offset | Register | Name | Access | Reset | |--------------|-----------------------------------------------|----------|------------|------------| | 0x0 | Control Register | SSC_CR | Write-only | _ | | 0x4 | Clock Mode Register | SSC_CMR | Read-write | 0x0 | | 0x8 | Reserved | _ | _ | _ | | 0xC | Reserved | _ | _ | _ | | 0x10 | Receive Clock Mode Register | SSC_RCMR | Read-write | 0x0 | | 0x14 | Receive Frame Mode Register | SSC_RFMR | Read-write | 0x0 | | 0x18 | Transmit Clock Mode Register | SSC_TCMR | Read-write | 0x0 | | 0x1C | Transmit Frame Mode Register | SSC_TFMR | Read-write | 0x0 | | 0x20 | Receive Holding Register | SSC_RHR | Read-only | 0x0 | | 0x24 | Transmit Holding Register | SSC_THR | Write-only | _ | | 0x28 | Reserved | _ | _ | _ | | 0x2C | Reserved | _ | _ | _ | | 0x30 | Receive Sync. Holding Register | SSC_RSHR | Read-only | 0x0 | | 0x34 | Transmit Sync. Holding Register | SSC_TSHR | Read-write | 0x0 | | 0x38 | Receive Compare 0 Register | SSC_RC0R | Read-write | 0x0 | | 0x3C | Receive Compare 1 Register | SSC_RC1R | Read-write | 0x0 | | 0x40 | Status Register | SSC_SR | Read-only | 0x000000CC | | 0x44 | Interrupt Enable Register | SSC_IER | Write-only | _ | | 0x48 | Interrupt Disable Register | SSC_IDR | Write-only | _ | | 0x4C | Interrupt Mask Register | SSC_IMR | Read-only | 0x0 | | 0xE4 | Write Protect Mode Register | SSC_WPMR | Read-write | 0x0 | | 0xE8 | Write Protect Status Register | SSC_WPSR | Read-only | 0x0 | | 0x50-0xFC | Reserved | _ | _ | _ | | 0x100- 0x124 | Reserved for Peripheral Data Controller (PDC) | _ | _ | _ | ## 29.9.1 SSC Control Register Name: SSC\_CR Address: 0x40004000 Access: Write-only | ACCESS. | vviite-only | | | | | | | |---------|-------------|----|----|----|----|-------|------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | - | _ | - | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | - | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | SWRST | _ | _ | _ | _ | - | TXDIS | TXEN | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | RXDIS | RXEN | #### RXEN: Receive Enable 0 = No effect. 1 = Enables Receive if RXDIS is not set. #### • RXDIS: Receive Disable 0 = No effect. 1 = Disables Receive. If a character is currently being received, disables at end of current character reception. #### • TXEN: Transmit Enable 0 = No effect. 1 = Enables Transmit if TXDIS is not set. ### • TXDIS: Transmit Disable 0 = No effect. 1 = Disables Transmit. If a character is currently being transmitted, disables at end of current character transmission. #### • SWRST: Software Reset 0 = No effect. 1 = Performs a software reset. Has priority on any other bit in SSC\_CR. ## 29.9.2 SSC Clock Mode Register Name: SSC\_CMR Address: 0x40004004 Access: Read-write DIV DIV This register can only be written if the WPEN bit is cleared in "SSC Write Protect Mode Register". ### • DIV: Clock Divider 0 = The Clock Divider is not active. Any Other Value: The Divided Clock equals the Master Clock divided by 2 times DIV. The maximum bit rate is MCK/2. The minimum bit rate is MCK/2 x 4095 = MCK/8190. ## 29.9.3 SSC Receive Clock Mode Register Name: SSC\_RCMR Address: 0x40004010 Access: Read-write | 7100000. | rtodd Wiito | | | | | | | | | |----------|-------------|-----|------|-------|----|----|----|--|--| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | PERIOD | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | STT | DLY | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | _ | - | _ | STOP | START | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | CKG | CKI | | CKO | | CI | KS | | | | | | | | | | | | | | This register can only be written if the WPEN bit is cleared in "SSC Write Protect Mode Register". ## • CKS: Receive Clock Selection | Value | Name | Description | | | | |-------|------|-----------------|--|--|--| | 0 | MCK | Divided Clock | | | | | 1 | TK | TK Clock signal | | | | | 2 | RK | RK pin | | | | | 3 | | Reserved | | | | #### • CKO: Receive Clock Output Mode Selection | Value | Name | Description RK Pin | | |-------|------------|------------------------------------------|------------| | 0 | NONE | None | Input-only | | 1 | CONTINUOUS | Continuous Receive Clock | Output | | 2 | TRANSFER | Receive Clock only during data transfers | Output | | 3-7 | | Reserved | | ### • CKI: Receive Clock Inversion 0 = The data inputs (Data and Frame Sync signals) are sampled on Receive Clock falling edge. The Frame Sync signal output is shifted out on Receive Clock rising edge. 1 = The data inputs (Data and Frame Sync signals) are sampled on Receive Clock rising edge. The Frame Sync signal output is shifted out on Receive Clock falling edge. CKI affects only the Receive Clock and not the output clock signal. ## • CKG: Receive Clock Gating Selection | Value | Name | Description | RK Pin | |-------|------------|------------------------------------------|------------| | 0 | NONE | None | Input-only | | 1 | CONTINUOUS | Continuous Receive Clock | Output | | 2 | TRANSFER | Receive Clock only during data transfers | Output | | 3-7 | | Reserved | | #### START: Receive Start Selection | 01741411140 | TAKT. Reserve Start Sciention | | | | | |-------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------|--|--|--| | Value | Name | Description | | | | | 0 | CONTINUOUS | Continuous, as soon as the receiver is enabled, and immediately after the end of transfer of the previous data. | | | | | 1 | TRANSMIT | Transmit start | | | | | 2 | RF_LOW | Detection of a low level on RF signal | | | | | 3 | RF_HIGH | Detection of a high level on RF signal | | | | | 4 | RF_FALLING | Detection of a falling edge on RF signal | | | | | 5 | RF_RISING | Detection of a rising edge on RF signal | | | | | 6 | RF_LEVEL | Detection of any level change on RF signal | | | | | 7 | RF_EDGE | Detection of any edge on RF signal | | | | | 8 | CMP_0 | Compare 0 | | | | ### • STOP: Receive Stop Selection 0 = After completion of a data transfer when starting with a Compare 0, the receiver stops the data transfer and waits for a new compare 0. 1 = After starting a receive with a Compare 0, the receiver operates in a continuous mode until a Compare 1 is detected. ### STTDLY: Receive Start Delay If STTDLY is not 0, a delay of STTDLY clock cycles is inserted between the start event and the actual start of reception. When the Receiver is programmed to start synchronously with the Transmitter, the delay is also applied. Note: It is very important that STTDLY be set carefully. If STTDLY must be set, it should be done in relation to TAG (Receive Sync Data) reception. ## • PERIOD: Receive Period Divider Selection This field selects the divider to apply to the selected Receive Clock in order to generate a new Frame Sync Signal. If 0, no PERIOD signal is generated. If not 0, a PERIOD signal is generated each 2 x (PERIOD+1) Receive Clock. ## 29.9.4 SSC Receive Frame Mode Register Name: SSC\_RFMR Address: 0x40004014 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----------|-----------|-----------|-----------|----|--------|-----|--------| | FSLEN_EXT | FSLEN_EXT | FSLEN_EXT | FSLEN_EXT | - | _ | _ | FSEDGE | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | | FSOS | | | FSL | _EN | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | | DAT | ΓNB | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MSBF | _ | LOOP | | | DATLEN | | | This register can only be written if the WPEN bit is cleared in "SSC Write Protect Mode Register". ### DATLEN: Data Length 0 = Forbidden value (1-bit data length not supported). Any other value: The bit stream contains DATLEN + 1 data bits. Moreover, it defines the transfer size performed by the PDC assigned to the Receiver. If DATLEN is lower or equal to 7, data transfers are in bytes. If DATLEN is between 8 and 15 (included), half-words are transferred, and for any other value, 32-bit words are transferred. #### LOOP: Loop Mode 0 = Normal operating mode. 1 = RD is driven by TD, RF is driven by TF and TK drives RK. #### MSBF: Most Significant Bit First 0 = The lowest significant bit of the data register is sampled first in the bit stream. 1 = The most significant bit of the data register is sampled first in the bit stream. ### • DATNB: Data Number per Frame This field defines the number of data words to be received after each transfer start, which is equal to (DATNB + 1). #### FSLEN: Receive Frame Sync Length This field defines the number of bits sampled and stored in the Receive Sync Data Register. When this mode is selected by the START field in the Receive Clock Mode Register, it also determines the length of the sampled data to be compared to the Compare 0 or Compare 1 register. This field is used with FSLEN\_EXT to determine the pulse length of the Receive Frame Sync signal. Pulse length is equal to FSLEN + (FSLEN\_EXT \* 16) + 1 Receive Clock periods. ## • FSOS: Receive Frame Sync Output Selection | Value | Name | Description | RF Pin | |-------|----------|-----------------------------------------|------------| | 0 | NONE | None | Input-only | | 1 | NEGATIVE | Negative Pulse | Output | | 2 | POSITIVE | Positive Pulse | Output | | 3 | LOW | Driven Low during data transfer | Output | | 4 | HIGH | Driven High during data transfer | Output | | 5 | TOGGLING | Toggling at each start of data transfer | Output | | 6-7 | | Reserved | Undefined | ## • FSEDGE: Frame Sync Edge Detection Determines which edge on Frame Sync will generate the interrupt RXSYN in the SSC Status Register. | Value | Name | Description | |-------|----------|-------------------------| | 0 | POSITIVE | Positive Edge Detection | | 1 | NEGATIVE | Negative Edge Detection | ## • FSLEN\_EXT: FSLEN Field Extension Extends FSLEN field. For details, refer to FSLEN bit description on page 573. ## 29.9.5 SSC Transmit Clock Mode Register Name: SSC\_TCMR Address: 0x40004018 Access: Read-write | Read-write | | | | | | | |------------|--------------------------|---------------------------|--------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | PER | RIOD | | | | | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | STT | DLY | | | | | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | - | - | _ | | STA | \RT | | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CKG | CKI | | CKO | | Cl | KS | | | 30<br>22<br>14<br>-<br>6 | 30 29 22 21 14 13 6 5 | PEF 22 21 20 STT 14 13 12 6 5 4 | 30 29 28 27 PERIOD 22 21 20 19 STTDLY 14 13 12 11 | 30 29 28 27 26 PERIOD 22 21 20 19 18 STTDLY 14 13 12 11 10 STA 6 5 4 3 2 | 30 29 28 27 26 25 PERIOD 22 21 20 19 18 17 STTDLY 14 13 12 11 10 9 - - - START 6 5 4 3 2 1 | This register can only be written if the WPEN bit is cleared in "SSC Write Protect Mode Register". ## • CKS: Transmit Clock Selection | Value | Name | Description | |-------|------|-----------------| | 0 | MCK | Divided Clock | | 1 | TK | TK Clock signal | | 2 | RK | RK pin | | 3 | | Reserved | ### • CKO: Transmit Clock Output Mode Selection | Value | Name | Description | TK Pin | |-------|------------|-------------------------------------------|------------| | 0 | NONE | None | Input-only | | 1 | CONTINUOUS | Continuous Receive Clock | Output | | 2 | TRANSFER | Transmit Clock only during data transfers | Output | | 3-7 | | Reserved | | ### • CKI: Transmit Clock Inversion 0 = The data outputs (Data and Frame Sync signals) are shifted out on Transmit Clock falling edge. The Frame sync signal input is sampled on Transmit clock rising edge. 1 = The data outputs (Data and Frame Sync signals) are shifted out on Transmit Clock rising edge. The Frame sync signal input is sampled on Transmit clock falling edge. CKI affects only the Transmit Clock and not the output clock signal. ## • CKG: Transmit Clock Gating Selection | Valu | е | Name | Description | |------|---|------------|----------------------------------------| | 0 | | NONE | None | | 1 | | CONTINUOUS | Transmit Clock enabled only if TF Low | | 2 | | TRANSFER | Transmit Clock enabled only if TF High | #### • START: Transmit Start Selection | Value | Name | Description | |-------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | CONTINUOUS | Continuous, as soon as a word is written in the SSC_THR Register (if Transmit is enabled), and immediately after the end of transfer of the previous data. | | 1 | RECEIVE | Receive start | | 2 | RF_LOW | Detection of a low level on TF signal | | 3 | RF_HIGH | Detection of a high level on TF signal | | 4 | RF_FALLING | Detection of a falling edge on TF signal | | 5 | RF_RISING | Detection of a rising edge on TF signal | | 6 | RF_LEVEL | Detection of any level change on TF signal | | 7 | RF_EDGE | Detection of any edge on TF signal | | 8 | CMP_0 | Compare 0 | ## • STTDLY: Transmit Start Delay If STTDLY is not 0, a delay of STTDLY clock cycles is inserted between the start event and the actual start of transmission of data. When the Transmitter is programmed to start synchronously with the Receiver, the delay is also applied. Note: STTDLY must be set carefully. If STTDLY is too short in respect to TAG (Transmit Sync Data) emission, data is emitted instead of the end of TAG. ### • PERIOD: Transmit Period Divider Selection This field selects the divider to apply to the selected Transmit Clock to generate a new Frame Sync Signal. If 0, no period signal is generated. If not 0, a period signal is generated at each 2 x (PERIOD+1) Transmit Clock. ### 29.9.6 SSC Transmit Frame Mode Register Name: SSC\_TFMR Address: 0x4000401C Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |-----------|-----------|-----------|-----------|-------|--------|----|--------|--| | FSLEN_EXT | FSLEN_EXT | FSLEN_EXT | FSLEN_EXT | _ | _ | _ | FSEDGE | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | FSDEN | SDEN FSOS | | | FSLEN | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | _ | _ | _ | - | DATNB | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | MSBF | _ | DATDEF | | | DATLEN | | | | This register can only be written if the WPEN bit is cleared in "SSC Write Protect Mode Register". ### DATLEN: Data Length 0 = Forbidden value (1-bit data length not supported). Any other value: The bit stream contains DATLEN + 1 data bits. Moreover, it defines the transfer size performed by the PDC assigned to the Transmit. If DATLEN is lower or equal to 7, data transfers are bytes, if DATLEN is between 8 and 15 (included), half-words are transferred, and for any other value, 32-bit words are transferred. #### • DATDEF: Data Default Value This bit defines the level driven on the TD pin while out of transmission. Note that if the pin is defined as multi-drive by the PIO Controller, the pin is enabled only if the SCC TD output is 1. #### MSBF: Most Significant Bit First 0 = The lowest significant bit of the data register is shifted out first in the bit stream. 1 = The most significant bit of the data register is shifted out first in the bit stream. ### • DATNB: Data Number per frame This field defines the number of data words to be transferred after each transfer start, which is equal to (DATNB +1). #### • FSLEN: Transmit Frame Sync Length This field defines the length of the Transmit Frame Sync signal and the number of bits shifted out from the Transmit Sync Data Register if FSDEN is 1. This field is used with FSLEN\_EXT to determine the pulse length of the Transmit Frame Sync signal. Pulse length is equal to FSLEN + (FSLEN\_EXT \* 16) + 1 Transmit Clock period. # • FSOS: Transmit Frame Sync Output Selection | Value | Name | Description | RF Pin | |-------|----------|-----------------------------------------|------------| | 0 | NONE | None | Input-only | | 1 | NEGATIVE | Negative Pulse | Output | | 2 | POSITIVE | Positive Pulse | Output | | 3 | LOW | Driven Low during data transfer | Output | | 4 | HIGH | Driven High during data transfer | Output | | 5 | TOGGLING | Toggling at each start of data transfer | Output | | 6-7 | | Reserved | Undefined | ## • FSDEN: Frame Sync Data Enable 0 = The TD line is driven with the default value during the Transmit Frame Sync signal. 1 = SSC\_TSHR value is shifted out during the transmission of the Transmit Frame Sync signal. # • FSEDGE: Frame Sync Edge Detection Determines which edge on frame sync will generate the interrupt TXSYN (Status Register). | Value | Name | Description | |-------|----------|-------------------------| | 0 | POSITIVE | Positive Edge Detection | | 1 | NEGATIVE | Negative Edge Detection | ### FSLEN\_EXT: FSLEN Field Extension Extends FSLEN field. For details, refer to FSLEN bit description on page 577. # 29.9.7 SSC Receive Holding Register Name: SSC\_RHR Address: 0x40004020 Access: Read-only | | , | | | | | | | | | | | |----|------|----|----|----|----|----|----|--|--|--|--| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | | RDAT | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | RDAT | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | RD | AT | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | RD | AT | | | | | | | | ## • RDAT: Receive Data Right aligned regardless of the number of data bits defined by DATLEN in SSC\_RFMR. # 29.9.8 SSC Transmit Holding Register Name: SSC\_THR Address: 0x40004024 Access: Write-only | | - | | | | | | | | | | | |----|------|----|----|----|----|----|----|--|--|--|--| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | | TDAT | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | TDAT | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | TD | AT | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | TD | AT | | | | | | | | ## • TDAT: Transmit Data Right aligned regardless of the number of data bits defined by DATLEN in SSC\_TFMR. # 29.9.9 SSC Receive Synchronization Holding Register Name: SSC\_RSHR Address: 0x40004030 Access: Read-only | Access. | redu only | | | | | | | |---------|-----------|----|----|------|----|----|----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | _ | - | - | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | RS | SDAT | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | RS | SDAT | | | | <sup>•</sup> RSDAT: Receive Synchronization Data # 29.9.10 SSC Transmit Synchronization Holding Register SSC\_TSHR Name: Address: 0x40004034 Access: Read-write TSDAT TSDAT <sup>•</sup> TSDAT: Transmit Synchronization Data # 29.9.11 SSC Receive Compare 0 Register Name: SSC\_RC0R Address: 0x40004038 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|----| | _ | _ | - | _ | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | _ | - | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | CI | P0 | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | CI | P0 | | | | This register can only be written if the WPEN bit is cleared in "SSC Write Protect Mode Register" . • CP0: Receive Compare Data 0 # 29.9.12 SSC Receive Compare 1 Register SSC\_RC1R Name: Address: 0x4000403C Access: Read-write CP1 CP1 This register can only be written if the WPEN bit is cleared in "SSC Write Protect Mode Register". # • CP1: Receive Compare Data 1 ### 29.9.13 SSC Status Register Name: SSC SR Address: 0x40004040 Access: Read-only | , 100000. | rtodd orny | | | | | | | |-----------|------------|-------|-------|--------|-------|---------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | - | _ | - | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | RXEN | TXEN | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | RXSYN | TXSYN | CP1 | CP0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RXBUFF | ENDRX | OVRUN | RXRDY | TXBUFE | ENDTX | TXEMPTY | TXRDY | ### • TXRDY: Transmit Ready 0 = Data has been loaded in SSC\_THR and is waiting to be loaded in the Transmit Shift Register (TSR). $1 = SSC_THR$ is empty. ## • TXEMPTY: Transmit Empty 0 = Data remains in SSC\_THR or is currently transmitted from TSR. 1 = Last data written in SSC\_THR has been loaded in TSR and last data loaded in TSR has been transmitted. #### • ENDTX: End of Transmission 0 = The register SSC\_TCR has not reached 0 since the last write in SSC\_TCR or SSC\_TNCR. 1 = The register SSC\_TCR has reached 0 since the last write in SSC\_TCR or SSC\_TNCR. #### • TXBUFE: Transmit Buffer Empty 0 = SSC\_TCR or SSC\_TNCR have a value other than 0. 1 = Both SSC\_TCR and SSC\_TNCR have a value of 0. ### • RXRDY: Receive Ready $0 = SSC_RHR$ is empty. 1 = Data has been received and loaded in SSC\_RHR. #### OVRUN: Receive Overrun 0 = No data has been loaded in SSC\_RHR while previous data has not been read since the last read of the Status Register. 1 = Data has been loaded in SSC\_RHR while previous data has not yet been read since the last read of the Status Register. ### • ENDRX: End of Reception 0 = Data is written on the Receive Counter Register or Receive Next Counter Register. 1 = End of PDC transfer when Receive Counter Register has arrived at zero. ### • RXBUFF: Receive Buffer Full 0 = SSC\_RCR or SSC\_RNCR have a value other than 0. 1 = Both SSC\_RCR and SSC\_RNCR have a value of 0. ### CP0: Compare 0 0 = A compare 0 has not occurred since the last read of the Status Register. 1 = A compare 0 has occurred since the last read of the Status Register. ### • CP1: Compare 1 0 = A compare 1 has not occurred since the last read of the Status Register. 1 = A compare 1 has occurred since the last read of the Status Register. ### • TXSYN: Transmit Sync 0 = A Tx Sync has not occurred since the last read of the Status Register. 1 = A Tx Sync has occurred since the last read of the Status Register. ### RXSYN: Receive Sync 0 = An Rx Sync has not occurred since the last read of the Status Register. 1 = An Rx Sync has occurred since the last read of the Status Register. #### • TXEN: Transmit Enable 0 = Transmit is disabled. 1 = Transmit is enabled. #### • RXEN: Receive Enable 0 = Receive is disabled. 1 = Receive is enabled. # 29.9.14 SSC Interrupt Enable Register Name: SSC\_IER Address: 0x40004044 Access: Write-only | Access: | Write-only | | | | | | | |---------|------------|-------|-------|--------|-------|---------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | - | - | _ | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | - | - | _ | _ | _ | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | - | RXSYN | TXSYN | CP1 | CP0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RXBUFF | ENDRX | OVRUN | RXRDY | TXBUFE | ENDTX | TXEMPTY | TXRDY | ### • TXRDY: Transmit Ready Interrupt Enable 0 = 0 = No effect. 1 = Enables the Transmit Ready Interrupt. ## • TXEMPTY: Transmit Empty Interrupt Enable 0 = No effect. 1 = Enables the Transmit Empty Interrupt. ### • ENDTX: End of Transmission Interrupt Enable 0 = No effect. 1 = Enables the End of Transmission Interrupt. ### • TXBUFE: Transmit Buffer Empty Interrupt Enable 0 = No effect. 1 = Enables the Transmit Buffer Empty Interrupt ## • RXRDY: Receive Ready Interrupt Enable 0 = No effect. 1 = Enables the Receive Ready Interrupt. ### • OVRUN: Receive Overrun Interrupt Enable 0 = No effect. 1 = Enables the Receive Overrun Interrupt. ### • ENDRX: End of Reception Interrupt Enable 0 = No effect. 1 = Enables the End of Reception Interrupt. # • RXBUFF: Receive Buffer Full Interrupt Enable - 0 = No effect. - 1 = Enables the Receive Buffer Full Interrupt. ## • CP0: Compare 0 Interrupt Enable - 0 = No effect. - 1 = Enables the Compare 0 Interrupt. # • CP1: Compare 1 Interrupt Enable - 0 = No effect. - 1 = Enables the Compare 1 Interrupt. ## • TXSYN: Tx Sync Interrupt Enable - 0 = No effect. - 1 = Enables the Tx Sync Interrupt. ## • RXSYN: Rx Sync Interrupt Enable - 0 = No effect. - 1 = Enables the Rx Sync Interrupt. # 29.9.15 SSC Interrupt Disable Register Name: SSC\_IDR Address: 0x40004048 Access: Write-only | Access: | Write-only | | | | | | | |---------|------------|-------|-------|--------|-------|---------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | _ | - | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | - | - | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | RXSYN | TXSYN | CP1 | CP0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RXBUFF | ENDRX | OVRUN | RXRDY | TXBUFE | ENDTX | TXEMPTY | TXRDY | ### • TXRDY: Transmit Ready Interrupt Disable 0 = No effect. 1 = Disables the Transmit Ready Interrupt. # • TXEMPTY: Transmit Empty Interrupt Disable 0 = No effect. 1 = Disables the Transmit Empty Interrupt. ### • ENDTX: End of Transmission Interrupt Disable 0 = No effect. 1 = Disables the End of Transmission Interrupt. ### • TXBUFE: Transmit Buffer Empty Interrupt Disable 0 = No effect. 1 = Disables the Transmit Buffer Empty Interrupt. ## • RXRDY: Receive Ready Interrupt Disable 0 = No effect. 1 = Disables the Receive Ready Interrupt. ### • OVRUN: Receive Overrun Interrupt Disable 0 = No effect. 1 = Disables the Receive Overrun Interrupt. ### • ENDRX: End of Reception Interrupt Disable 0 = No effect. 1 = Disables the End of Reception Interrupt. # • RXBUFF: Receive Buffer Full Interrupt Disable - 0 = No effect. - 1 = Disables the Receive Buffer Full Interrupt. ## • CP0: Compare 0 Interrupt Disable - 0 = No effect. - 1 = Disables the Compare 0 Interrupt. # • CP1: Compare 1 Interrupt Disable - 0 = No effect. - 1 = Disables the Compare 1 Interrupt. ## • TXSYN: Tx Sync Interrupt Enable - 0 = No effect. - 1 = Disables the Tx Sync Interrupt. ## • RXSYN: Rx Sync Interrupt Enable - 0 = No effect. - 1 = Disables the Rx Sync Interrupt. ### 29.9.16 SSC Interrupt Mask Register Name: SSC\_IMR Address: 0x4000404C | Access: | Read-only | | | | | | | |---------|-----------|-------|-------|--------|-------|---------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | _ | - | - | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | - | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | RXSYN | TXSYN | CP1 | CP0 | | | _ | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RXBUFF | ENDRX | OVRUN | RXRDY | TXBUFE | ENDTX | TXEMPTY | TXRDY | ### • TXRDY: Transmit Ready Interrupt Mask 0 = The Transmit Ready Interrupt is disabled. 1 = The Transmit Ready Interrupt is enabled. ## • TXEMPTY: Transmit Empty Interrupt Mask 0 = The Transmit Empty Interrupt is disabled. 1 = The Transmit Empty Interrupt is enabled. ### ENDTX: End of Transmission Interrupt Mask 0 = The End of Transmission Interrupt is disabled. 1 = The End of Transmission Interrupt is enabled. ### • TXBUFE: Transmit Buffer Empty Interrupt Mask 0 = The Transmit Buffer Empty Interrupt is disabled. 1 = The Transmit Buffer Empty Interrupt is enabled. ## • RXRDY: Receive Ready Interrupt Mask 0 = The Receive Ready Interrupt is disabled. 1 = The Receive Ready Interrupt is enabled. ### • OVRUN: Receive Overrun Interrupt Mask 0 = The Receive Overrun Interrupt is disabled. 1 = The Receive Overrun Interrupt is enabled. ### • ENDRX: End of Reception Interrupt Mask 0 = The End of Reception Interrupt is disabled. 1 = The End of Reception Interrupt is enabled. # • RXBUFF: Receive Buffer Full Interrupt Mask - 0 = The Receive Buffer Full Interrupt is disabled. - 1 = The Receive Buffer Full Interrupt is enabled. ### • CP0: Compare 0 Interrupt Mask - 0 = The Compare 0 Interrupt is disabled. - 1 = The Compare 0 Interrupt is enabled. ### • CP1: Compare 1 Interrupt Mask - 0 = The Compare 1 Interrupt is disabled. - 1 = The Compare 1 Interrupt is enabled. ## • TXSYN: Tx Sync Interrupt Mask - 0 = The Tx Sync Interrupt is disabled. - 1 = The Tx Sync Interrupt is enabled. ## • RXSYN: Rx Sync Interrupt Mask - 0 = The Rx Sync Interrupt is disabled. - 1 = The Rx Sync Interrupt is enabled. # 29.9.17 SSC Write Protect Mode Register Name: SSC\_WPMR Address: 0x400040E4 Access: Read-write Reset: See Table 29-6 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|-------|----|----|-----|----|----|------|--|--|--| | | WPKEY | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | WPKEY | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | WP | KEY | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | _ | _ | _ | _ | _ | WPEN | | | | #### • WPEN: Write Protect Enable 0 = Disables the Write Protect if WPKEY corresponds to 0x535343 ("SSC" in ASCII). 1 = Enables the Write Protect if WPKEY corresponds to 0x535343 ("SSC" in ASCII). ### Protects the registers: - "SSC Clock Mode Register" on page 570 - "SSC Receive Clock Mode Register" on page 571 - "SSC Receive Frame Mode Register" on page 573 - "SSC Transmit Clock Mode Register" on page 575 - "SSC Transmit Frame Mode Register" on page 577 - "SSC Receive Compare 0 Register" on page 583 - "SSC Receive Compare 1 Register" on page 584 ### • WPKEY: Write Protect KEY Should be written at value 0x535343 ("SSC" in ASCII). Writing any other value in this field aborts the write operation of the WPEN bit. Always reads as 0. # 29.9.18 SSC Write Protect Status Register Name: SSC\_WPSR Address: 0x400040E8 Access: Read-only Reset: See Table 29-6 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|--------|----|----|----|----|----|------| | _ | _ | _ | _ | _ | _ | | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | WPVSRC | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | WPVSRC | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | | _ | _ | _ | _ | WPVS | ### • WPVS: Write Protect Violation Status 0 = No Write Protect Violation has occurred since the last read of the SSC\_WPSR register. 1 = A Write Protect Violation has occurred since the last read of the SSC\_WPSR register. If this violation is an unauthorized attempt to write a protected register, the associated violation is reported into field WPVSRC. ### • WPVSRC: Write Protect Violation Source When WPVS is active, this field indicates the write-protected register (through address offset or code) in which a write access has been attempted. Note: Reading SSC\_WPSR automatically clears all fields. # 30. Two-wire Interface (TWI2) ## 30.1 Description The Atmel Two-wire Interface (TWI) interconnects components on a unique two-wire bus, made up of one clock line and one data line with speeds of up to 400 Kbits per second, based on a byte-oriented transfer format. It can be used with any Atmel Two-wire Interface bus Serial EEPROM and I<sup>2</sup>C compatible device such as Real Time Clock (RTC), Dot Matrix/Graphic LCD Controllers and Temperature Sensor, to name but a few. The TWI is programmable as a master or a slave with sequential or single-byte access. Multiple master capability is supported. 20 Arbitration of the bus is performed internally and puts the TWI in slave mode automatically if the bus arbitration is lost A configurable baud rate generator permits the output data rate to be adapted to a wide range of core clock frequencies. Below, Table 30-1 lists the compatibility level of the Atmel Two-wire Interface in Master Mode and a full I<sup>2</sup>C compatible device. Table 30-1. Atmel TWI compatibility with I<sup>2</sup>C Standard | I <sup>2</sup> C Standard | Atmel TWI | |-----------------------------------------------|---------------| | Standard Mode Speed (100 KHz) | Supported | | Fast Mode Speed (400 KHz) | Supported | | 7 or 10 bits Slave Addressing | Supported | | START BYTE <sup>(1)</sup> | Not Supported | | Repeated Start (Sr) Condition | Supported | | ACK and NACK Management | Supported | | Slope control and input filtering (Fast mode) | Not Supported | | Clock stretching | Supported | | Multi Master Capability | Supported | Note: 1. START + b000000001 + Ack + Sr ## 30.2 Embedded Characteristics - Master, Multi-Master and Slave Mode Operation - Compatibility with Atmel two-wire interface, serial memory and I<sup>2</sup>C compatible devices - One, two or three bytes for slave address - Sequential read/write operations - Bit Rate: Up to 400 kbit/s - General Call Supported in Slave Mode - Connection to PDC channel capabilities optimizes data transfers in Master Mode only - One channel for the receiver, one channel for the transmitter - Next buffer support # 30.3 List of Abbreviations Table 30-2. Abbreviations | Abbreviation | Description | |--------------|-------------------------| | TWI | Two-wire Interface | | A | Acknowledge | | NA | Non Acknowledge | | Р | Stop | | S | Start | | Sr | Repeated Start | | SADR | Slave Address | | ADR | Any address except SADR | | R | Read | | W | Write | # 30.4 Block Diagram Figure 30-1. Block Diagram # 30.5 Application Block Diagram Figure 30-2. Application Block Diagram Rp: Pull up value as given by the I2C Standard # 30.5.1 I/O Lines Description Table 30-3. I/O Lines Description | Pin Name | Pin Description | Туре | | |----------|-------------------------------|--------------|--| | TWD | Two-wire Serial Data | Input/Output | | | TWCK | Two-wire Serial Clock Input/O | | | # 30.6 Product Dependencies #### 30.6.1 I/O Lines Both TWD and TWCK are bidirectional lines, connected to a positive supply voltage via a current source or pull-up resistor (see Figure 30-2 on page 597). When the bus is free, both lines are high. The output stages of devices connected to the bus must have an open-drain or open-collector to perform the wired-AND function. TWD and TWCK pins may be multiplexed with PIO lines. To enable the TWI, the programmer must perform the following step: Program the PIO controller to dedicate TWD and TWCK as peripheral lines. The user must not program TWD and TWCK as open-drain. It is already done by the hardware. Table 30-4. I/O Lines | Instance | Signal | I/O Line | Peripheral | |----------|--------|----------|------------| | TWIO | TWCK0 | PA4 | Α | | TWI0 | TWD0 | PA3 | Α | | TWI1 | TWCK1 | PB5 | Α | | TWI1 | TWD1 | PB4 | Α | ### 30.6.2 Power Management Enable the peripheral clock. The TWI interface may be clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the TWI clock. ### 30.6.3 Interrupt The TWI interface has an interrupt line connected to the Interrupt Controller. In order to handle interrupts, the Interrupt Controller must be programmed before configuring the TWI. Table 30-5. Peripheral IDs | Instance | ID | |----------|----| | TWI0 | 19 | | TWI1 | 20 | # 30.7 Functional Description #### 30.7.1 Transfer Format The data put on the TWD line must be 8 bits long. Data is transferred MSB first; each byte must be followed by an acknowledgement. The number of bytes per transfer is unlimited (see Figure 30-4). Each transfer begins with a START condition and terminates with a STOP condition (see Figure 30-3). - A high-to-low transition on the TWD line while TWCK is high defines the START condition. - A low-to-high transition on the TWD line while TWCK is high defines a STOP condition. Figure 30-3. START and STOP Conditions Figure 30-4. Transfer Format ### 30.7.2 Modes of Operation The TWI has different modes of operations: - Master transmitter mode - Master receiver mode - Multi-master transmitter mode - Multi-master receiver mode - Slave transmitter mode - Slave receiver mode These modes are described in the following chapters. ### 30.8 Master Mode #### 30.8.1 Definition The Master is the device that starts a transfer, generates a clock and stops it. #### 30.8.2 Application Block Diagram Figure 30-5. Master Mode Typical Application Block Diagram Rp: Pull up value as given by the I2C Standard #### 30.8.3 Programming Master Mode The following registers have to be programmed before entering Master mode: - DADR (+ IADRSZ + IADR if a 10 bit device is addressed): The device address is used to access slave devices in read or write mode. - 2. CKDIV + CHDIV + CLDIV: Clock Waveform. - SVDIS: Disable the slave mode. - 4. MSEN: Enable the master mode. ### 30.8.4 Master Transmitter Mode After the master initiates a Start condition when writing into the Transmit Holding Register, TWI\_THR, it sends a 7-bit slave address, configured in the Master Mode register (DADR in TWI\_MMR), to notify the slave device. The bit following the slave address indicates the transfer direction, 0 in this case (MREAD = 0 in TWI\_MMR). The TWI transfers require the slave to acknowledge each received byte. During the acknowledge clock pulse (9th pulse), the master releases the data line (HIGH), enabling the slave to pull it down in order to generate the acknowledge. The master polls the data line during this clock pulse and sets the Not Acknowledge bit (NACK) in the status register if the slave does not acknowledge the byte. As with the other status bits, an interrupt can be generated if enabled in the interrupt enable register (TWI\_IER). If the slave acknowledges the byte, the data written in the TWI\_THR, is then shifted in the internal shifter and transferred. When an acknowledge is detected, the TXRDY bit is set until a new write in the TWI\_THR. TXRDY is used as Transmit Ready for the PDC transmit channel. While no new data is written in the TWI\_THR, the Serial Clock Line is tied low. When new data is written in the TWI\_THR, the SCL is released and the data is sent. To generate a STOP event, the STOP command must be performed by writing in the STOP field of TWI\_CR. After a Master Write transfer, the Serial Clock line is stretched (tied low) while no new data is written in the TWI\_THR or until a STOP command is performed. See Figure 30-6, Figure 30-7, and Figure 30-8. Figure 30-6. Master Write with One Data Byte Figure 30-7. Master Write with Multiple Data Bytes Figure 30-8. Master Write with One Byte Internal Address and Multiple Data Bytes #### 30.8.5 Master Receiver Mode The read sequence begins by setting the START bit. After the start condition has been sent, the master sends a 7-bit slave address to notify the slave device. The bit following the slave address indicates the transfer direction, 1 in this case (MREAD = 1 in TWI\_MMR). During the acknowledge clock pulse (9th pulse), the master releases the data line (HIGH), enabling the slave to pull it down in order to generate the acknowledge. The master polls the data line during this clock pulse and sets the **NACK** bit in the status register if the slave does not acknowledge the byte. If an acknowledge is received, the master is then ready to receive data from the slave. After data has been received, the master sends an acknowledge condition to notify the slave that the data has been received except for the last data, after the stop condition. See Figure 30-9. When the RXRDY bit is set in the status register, a character has been received in the receive-holding register (TWI\_RHR). The RXRDY bit is reset when reading the TWI\_RHR. When a single data byte read is performed, with or without internal address (IADR), the START and STOP bits must be set at the same time. See Figure 30-9. When a multiple data byte read is performed, with or without internal address (IADR), the STOP bit must be set after the next-to-last data received. See Figure 30-10. For Internal Address usage see Section 30.8.6. Figure 30-9. Master Read with One Data Byte Figure 30-10. Master Read with Multiple Data Bytes RXRDY is used as Receive Ready for the PDC receive channel. #### 30.8.6 Internal Address The TWI interface can perform various transfer formats: Transfers with 7-bit slave address devices and 10-bit slave address devices. #### 30.8.6.1 7-bit Slave Addressing When Addressing 7-bit slave devices, the internal address bytes are used to perform random address (read or write) accesses to reach one or more data bytes, within a memory page location in a serial memory, for example. When performing read operations with an internal address, the TWI performs a write operation to set the internal address into the slave device, and then switch to Master Receiver mode. Note that the second start condition (after sending the IADR) is sometimes called "repeated start" (Sr) in I<sup>2</sup>C fully-compatible devices. See Figure 30-12. See Figure 30-13 for Master Write operation with internal address. The three internal address bytes are configurable through the Master Mode register (TWI\_MMR). If the slave device supports only a 7-bit address, i.e. no internal address, IADRSZ must be set to 0. In the figures below the following abbreviations are used: - S Start - Sr Repeated Start - P Stop - W Write - R Read - A Acknowledge - N Not Acknowledge - DADR Device Address - IADR Internal Address Figure 30-11. Master Write with One, Two or Three Bytes Internal Address and One Data Byte Figure 30-12. Master Read with One, Two or Three Bytes Internal Address and One Data Byte #### 30.8.6.2 10-bit Slave Addressing For a slave address higher than 7 bits, the user must configure the address size (IADRSZ) and set the other slave address bits in the internal address register (TWI\_IADR). The two remaining Internal address bytes, IADR[15:8] and IADR[23:16] can be used the same as in 7-bit Slave Addressing. Example: Address a 10-bit device (10-bit device address is b1 b2 b3 b4 b5 b6 b7 b8 b9 b10) - 1. Program IADRSZ = 1, - 2. Program DADR with 1 1 1 1 0 b1 b2 (b1 is the MSB of the 10-bit address, b2, etc.) - Program TWI\_IADR with b3 b4 b5 b6 b7 b8 b9 b10 (b10 is the LSB of the 10-bit address) Figure 30-13 below shows a byte write to an Atmel AT24LC512 EEPROM. This demonstrates the use of internal addresses to access the device. Figure 30-13. Internal Address Usage ## 30.8.7 Using the Peripheral DMA Controller (PDC) The use of the PDC significantly reduces the CPU load. To assure correct implementation, respect the following programming sequences: #### 30.8.7.1 Data Transmit with the PDC - 1. Initialize the transmit PDC (memory pointers, transfer size). - 2. Configure the master mode. - 3. Start the transfer by setting the PDC TXTEN bit. - 4. Wait for the PDC ENDTX Flag either by using the polling method or ENDTX interrupt. - 5. Disable the PDC by setting the PDC TXDIS bit. #### 30.8.7.2 Data Receive with the PDC - 1. Initialize the receive PDC (memory pointers, transfer size 1). - 2. Configure the master mode (DADR, CKDIV, etc.). - 3. Start the transfer by setting the PDC RXTEN bit. - 4. Wait for the PDC ENDRX Flag either by using polling method or ENDRX interrupt. - 5. Disable the PDC by setting the PDC RXDIS bit. ### 30.8.8 SMBUS Quick Command (Master Mode Only) The TWI interface can perform a Quick Command: - 1. Configure the master mode (DADR, CKDIV, etc.). - 2. Write the MREAD bit in the TWI\_MMR register at the value of the one-bit command to be sent. - 3. Start the transfer by setting the QUICK bit in the TWI\_CR. Figure 30-14. SMBUS Quick Command #### 30.8.9 Read-write Flowcharts The following flowcharts shown in Figure 30-16 on page 607, Figure 30-17 on page 608, Figure 30-18 on page 609, Figure 30-19 on page 610 and Figure 30-20 on page 611 give examples for read and write operations. A polling or interrupt method can be used to check the status bits. The interrupt method requires that the interrupt enable register (TWI\_IER) be configured first. Figure 30-15. TWI Write Operation with Single Data Byte without Internal Address Figure 30-16. TWI Write Operation with Single Data Byte and Internal Address Figure 30-17. TWI Write Operation with Multiple Data Bytes with or without Internal Address Figure 30-18. TWI Read Operation with Single Data Byte without Internal Address Figure 30-19. TWI Read Operation with Single Data Byte and Internal Address Figure 30-20. TWI Read Operation with Multiple Data Bytes with or without Internal Address ## 30.9 Multi-master Mode #### 30.9.1 Definition More than one master may handle the bus at the same time without data corruption by using arbitration. Arbitration starts as soon as two or more masters place information on the bus at the same time, and stops (arbitration is lost) for the master that intends to send a logical one while the other master sends a logical zero. As soon as arbitration is lost by a master, it stops sending data and listens to the bus in order to detect a stop. When the stop is detected, the master who has lost arbitration may put its data on the bus by respecting arbitration. Arbitration is illustrated in Figure 30-22 on page 613. #### 30.9.2 Different Multi-master Modes Two multi-master modes may be distinguished: - 1. TWI is considered as a Master only and will never be addressed. - 2. TWI may be either a Master or a Slave and may be addressed. Note: In both Multi-master modes arbitration is supported. #### 30.9.2.1 TWI as Master Only In this mode, TWI is considered as a Master only (MSEN is always at one) and must be driven like a Master with the ARBLST (ARBitration Lost) flag in addition. If arbitration is lost (ARBLST = 1), the programmer must reinitiate the data transfer. If the user starts a transfer (ex.: DADR + START + W + Write in THR) and if the bus is busy, the TWI automatically waits for a STOP condition on the bus to initiate the transfer (see Figure 30-21 on page 613). Note: The state of the bus (busy or free) is not indicated in the user interface. #### 30.9.2.2 TWI as Master or Slave The automatic reversal from Master to Slave is not supported in case of a lost arbitration. Then, in the case where TWI may be either a Master or a Slave, the programmer must manage the pseudo Multimaster mode described in the steps below. - 1. Program TWI in Slave mode (SADR + MSDIS + SVEN) and perform Slave Access (if TWI is addressed). - 2. If TWI has to be set in Master mode, wait until TXCOMP flag is at 1. - 3. Program Master mode (DADR + SVDIS + MSEN) and start the transfer (ex: START + Write in THR). - 4. As soon as the Master mode is enabled, TWI scans the bus in order to detect if it is busy or free. When the bus is considered as free, TWI initiates the transfer. - 5. As soon as the transfer is initiated and until a STOP condition is sent, the arbitration becomes relevant and the user must monitor the ARBLST flag. - 6. If the arbitration is lost (ARBLST is set to 1), the user must program the TWI in Slave mode in the case where the Master that won the arbitration wanted to access the TWI. - 7. If TWI has to be set in Slave mode, wait until TXCOMP flag is at 1 and then program the Slave mode. Note: In the case where the arbitration is lost and TWI is addressed, TWI will not acknowledge even if it is programmed in Slave mode as soon as ARBLST is set to 1. Then, the Master must repeat SADR. Figure 30-21. Programmer Sends Data While the Bus is Busy Figure 30-22. Arbitration Cases The flowchart shown in Figure 30-23 on page 614 gives an example of read and write operations in Multi-master mode. Figure 30-23. Multi-master Flowchart ## 30.10 Slave Mode #### 30.10.1 Definition The Slave Mode is defined as a mode where the device receives the clock and the address from another device called the master. In this mode, the device never initiates and never completes the transmission (START, REPEATED\_START and STOP conditions are always provided by the master). #### 30.10.2 Application Block Diagram Figure 30-24. Slave Mode Typical Application Block Diagram # 30.10.3 Programming Slave Mode The following fields must be programmed before entering Slave mode: - SADR (TWI\_SMR): The slave device address is used in order to be accessed by master devices in read or write mode. - 2. MSDIS (TWI\_CR): Disable the master mode. - 3. SVEN (TWI\_CR): Enable the slave mode. As the device receives the clock, values written in TWI\_CWGR are not taken into account. ## 30.10.4 Receiving Data After a Start or Repeated Start condition is detected and if the address sent by the Master matches with the Slave address programmed in the SADR (Slave ADdress) field, SVACC (Slave ACCess) flag is set and SVREAD (Slave READ) indicates the direction of the transfer. SVACC remains high until a STOP condition or a repeated START is detected. When such a condition is detected, EOSACC (End Of Slave ACCess) flag is set. #### 30.10.4.1 Read Sequence In the case of a Read sequence (SVREAD is high), TWI transfers data written in the TWI\_THR (TWI Transmit Holding Register) until a STOP condition or a REPEATED\_START + an address different from SADR is detected. Note that at the end of the read sequence TXCOMP (Transmission Complete) flag is set and SVACC reset. As soon as data is written in the TWI\_THR, TXRDY (Transmit Holding Register Ready) flag is reset, and it is set when the shift register is empty and the sent data acknowledged or not. If the data is not acknowledged, the NACK flag is set. Note that a STOP or a repeated START always follows a NACK. ## See Figure 30-25 on page 616. #### 30.10.4.2 Write Sequence In the case of a Write sequence (SVREAD is low), the RXRDY (Receive Holding Register Ready) flag is set as soon as a character has been received in the TWI\_RHR (TWI Receive Holding Register). RXRDY is reset when reading the TWI\_RHR. TWI continues receiving data until a STOP condition or a REPEATED\_START + an address different from SADR is detected. Note that at the end of the write sequence TXCOMP flag is set and SVACC reset. See Figure 30-26 on page 617. ## 30.10.4.3 Clock Synchronization Sequence In the case where TWI\_THR or TWI\_RHR is not written/read in time, TWI performs a clock synchronization. Clock stretching information is given by the SCLWS (Clock Wait state) bit. See Figure 30-28 on page 618 and Figure 30-29 on page 619. #### 30.10.4.4 General Call In the case where a GENERAL CALL is performed, GACC (General Call ACCess) flag is set. After GACC is set, it is up to the programmer to interpret the meaning of the GENERAL CALL and to decode the new address programming sequence. See Figure 30-27 on page 617. #### 30.10.5 Data Transfer #### 30.10.5.1 Read Operation The read mode is defined as a data requirement from the master. After a START or a REPEATED START condition is detected, the decoding of the address starts. If the slave address (SADR) is decoded, SVACC is set and SVREAD indicates the direction of the transfer. Until a STOP or REPEATED START condition is detected, TWI continues sending data loaded in the TWI\_THR register. If a STOP condition or a REPEATED START + an address different from SADR is detected, SVACC is reset. Figure 30-25 on page 616 describes the write operation. Figure 30-25. Read Access Ordered by a MASTER Notes: 1. When SVACC is low, the state of SVREAD becomes irrelevant. 2. TXRDY is reset when data has been transmitted from TWI\_THR to the shift register and set when this data has been acknowledged or non acknowledged. #### 30.10.5.2 Write Operation The write mode is defined as a data transmission from the master. After a START or a REPEATED START, the decoding of the address starts. If the slave address is decoded, SVACC is set and SVREAD indicates the direction of the transfer (SVREAD is low in this case). Until a STOP or REPEATED START condition is detected, TWI stores the received data in the TWI\_RHR register. If a STOP condition or a REPEATED START + an address different from SADR is detected, SVACC is reset. Figure 30-26 on page 617 describes the Write operation. Figure 30-26. Write Access Ordered by a Master Notes: 1. When SVACC is low, the state of SVREAD becomes irrelevant. 2. RXRDY is set when data has been transmitted from the shift register to the TWI\_RHR and reset when this data is read. #### 30.10.5.3 General Call The general call is performed in order to change the address of the slave. If a GENERAL CALL is detected, GACC is set. After the detection of General Call, it is up to the programmer to decode the commands which come afterwards. In case of a WRITE command, the programmer has to decode the programming sequence and program a new SADR if the programming sequence matches. Figure 30-27 on page 617 describes the General Call access. Figure 30-27. Master Performs a General Call Note: This method allows the user to create an own programming sequence by choosing the programming bytes and the number of them. The programming sequence has to be provided to the master. #### 30.10.5.4 Clock Synchronization In both read and write modes, it may happen that TWI\_THR/TWI\_RHR buffer is not filled /emptied before the emission/reception of a new character. In this case, to avoid sending/receiving undesired data, a clock stretching mechanism is implemented. ## **Clock Synchronization in Read Mode** The clock is tied low if the shift register is empty and if a STOP or REPEATED START condition was not detected. It is tied low until the shift register is loaded. Figure 30-28 on page 618 describes the clock synchronization in Read mode. Figure 30-28. Clock Synchronization in Read Mode Notes: - 1. TXRDY is reset when data has been written in the TWI\_THR to the shift register and set when this data has been acknowledged or non acknowledged. - 2. At the end of the read sequence, TXCOMP is set after a STOP or after a REPEATED\_START + an address different from SADR. - 3. SCLWS is automatically set when the clock synchronization mechanism is started. # **Clock Synchronization in Write Mode** The clock is tied low if the shift register and the TWI\_RHR is full. If a STOP or REPEATED\_START condition was not detected, it is tied low until TWI\_RHR is read. Figure 30-29 on page 619 describes the clock synchronization in Read mode. Figure 30-29. Clock Synchronization in Write Mode Notes: 1. At the end of the read sequence, TXCOMP is set after a STOP or after a REPEATED\_START + an address different from SADR. 2. SCLWS is automatically set when the clock synchronization mechanism is started and automatically reset when the mechanism is finished. #### 30.10.5.5 Reversal after a Repeated Start #### **Reversal of Read to Write** The master initiates the communication by a read command and finishes it by a write command. Figure 30-30 on page 620 describes the repeated start + reversal from Read to Write mode. Figure 30-30. Repeated Start + Reversal from Read to Write Mode #### **Reversal of Write to Read** The master initiates the communication by a write command and finishes it by a read command. Figure 30-31 on page 620 describes the repeated start + reversal from Write to Read mode. Figure 30-31. Repeated Start + Reversal from Write to Read Mode Notes: 1. In this case, if TWI\_THR has not been written at the end of the read command, the clock is automatically stretched before the ACK. 2. TXCOMP is only set at the end of the transmission because after the repeated start, SADR is detected again. #### 30.10.6 Read Write Flowcharts The flowchart shown in Figure 30-32 on page 621 gives an example of read and write operations in Slave mode. A polling or interrupt method can be used to check the status bits. The interrupt method requires that the interrupt enable register (TWI\_IER) be configured first. Figure 30-32. Read Write Flowchart in Slave Mode # 30.11 Two-wire Interface (TWI) User Interface Table 30-6. Register Mapping | Offset | Register | Name | Access | Reset | |----------------------------|-----------------------------------|----------|------------|------------| | 0x00 | Control Register | TWI_CR | Write-only | N/A | | 0x04 | Master Mode Register | TWI_MMR | Read-write | 0x00000000 | | 0x08 | Slave Mode Register | TWI_SMR | Read-write | 0x00000000 | | 0x0C | Internal Address Register | TWI_IADR | Read-write | 0x00000000 | | 0x10 | Clock Waveform Generator Register | TWI_CWGR | Read-write | 0x00000000 | | 0x14 - 0x1C | Reserved | _ | _ | _ | | 0x20 | Status Register | TWI_SR | Read-only | 0x0000F009 | | 0x24 | Interrupt Enable Register | TWI_IER | Write-only | N/A | | 0x28 | Interrupt Disable Register | TWI_IDR | Write-only | N/A | | 0x2C | Interrupt Mask Register | TWI_IMR | Read-only | 0x00000000 | | 0x30 | Receive Holding Register | TWI_RHR | Read-only | 0x00000000 | | 0x34 | Transmit Holding Register | TWI_THR | Write-only | 0x00000000 | | 0xEC - 0xFC <sup>(1)</sup> | Reserved | _ | _ | _ | | 0x100 - 0x124 | Reserved for the PDC | _ | _ | _ | Note: 1. All unlisted offset values are considered as "reserved". # 30.11.1 TWI Control Register Name: TWI\_CR **Address:** 0x40018000 (0), 0x4001C000 (1) Access: Write-only **Reset:** 0x00000000 | 0x00000000 | | | | | | | |------------|------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | - | _ | _ | _ | - | | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | QUICK | SVDIS | SVEN | MSDIS | MSEN | STOP | START | | | 30<br>-<br>22<br>-<br>14<br>-<br>6 | 30 29 22 21 14 13 6 5 | 30 29 28 - - - 22 21 20 - - - 14 13 12 - - - 6 5 4 | 30 29 28 27 - - - - 22 21 20 19 - - - - 14 13 12 11 - - - - 6 5 4 3 | 30 29 28 27 26 - - - - - 22 21 20 19 18 - - - - - 14 13 12 11 10 - - - - - 6 5 4 3 2 | 30 29 28 27 26 25 - - - - - - 22 21 20 19 18 17 - - - - - - 14 13 12 11 10 9 - - - - - 6 5 4 3 2 1 | #### START: Send a START Condition 0 = No effect. 1 = A frame beginning with a START bit is transmitted according to the features defined in the mode register. This action is necessary when the TWI peripheral wants to read data from a slave. When configured in Master Mode with a write operation, a frame is sent as soon as the user writes a character in the Transmit Holding Register (TWI\_THR). #### STOP: Send a STOP Condition 0 = No effect. - 1 = STOP Condition is sent just after completing the current byte transmission in master read mode. - In single data byte master read, the START and STOP must both be set. - In multiple data bytes master read, the STOP must be set after the last data received but one. - In master read mode, if a NACK bit is received, the STOP is automatically performed. - In master data write operation, a STOP condition will be sent after the transmission of the current data is finished. ### MSEN: TWI Master Mode Enabled 0 = No effect. 1 = If MSDIS = 0, the master mode is enabled. Note: Switching from Slave to Master mode is only permitted when TXCOMP = 1. #### MSDIS: TWI Master Mode Disabled 0 = No effect. 1 = The master mode is disabled, all pending data is transmitted. The shifter and holding characters (if it contains data) are transmitted in case of write operation. In read operation, the character being transferred must be completely received before disabling. ## • SVEN: TWI Slave Mode Enabled 0 = No effect. 1 = If SVDIS = 0, the slave mode is enabled. Note: Switching from Master to Slave mode is only permitted when TXCOMP = 1. ### • SVDIS: TWI Slave Mode Disabled 0 = No effect. 1 = The slave mode is disabled. The shifter and holding characters (if it contains data) are transmitted in case of read operation. In write operation, the character being transferred must be completely received before disabling. # • QUICK: SMBUS Quick Command 0 = No effect. 1 = If Master mode is enabled, a SMBUS Quick Command is sent. #### • SWRST: Software Reset 0 = No effect. 1 = Equivalent to a system reset. # 30.11.2 TWI Master Mode Register Name: TWI\_MMR **Address:** 0x40018004 (0), 0x4001C004 (1) Access: Read-write Reset: 0x00000000 | MCGCL. | 000000000 | | | | | | | | |--------|-----------|------|-------|----|----|--------|----|--| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | _ | _ | _ | _ | _ | _ | _ | _ | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | _ | | DADR | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | _ | _ | _ | MREAD | _ | _ | IADRSZ | | | | | | _ | _ | _ | _ | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | | | | | | | # • IADRSZ: Internal Device Address Size | Value | Name | Description | |-------|--------|------------------------------------| | 0 | NONE | No internal device address | | 1 | 1_BYTE | One-byte internal device address | | 2 | 2_BYTE | Two-byte internal device address | | 3 | 3_BYTE | Three-byte internal device address | ## • MREAD: Master Read Direction 0 = Master write direction. 1 = Master read direction. # • DADR: Device Address The device address is used to access slave devices in read or write mode. Those bits are only used in Master mode. # 30.11.3 TWI Slave Mode Register Name: TWI\_SMR **Address:** 0x40018008 (0), 0x4001C008 (1) Access: Read-write Reset: 0x00000000 | 31 30 29 28 27 26 25 24 - - - - - - - - 23 22 21 20 19 18 17 16 SADR 15 14 13 12 11 10 9 8 - - - - - - - 7 6 5 4 3 2 1 0 | | CACCCCCCC | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------|------|----|----|----|----|----|--|--| | 23 22 21 20 19 18 17 16 - SADR 15 14 13 12 11 10 9 8 - - - - - - | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | SADR 15 14 13 12 11 10 9 8 - - - - - - | _ | - | _ | _ | _ | - | _ | - | | | | 15 14 13 12 11 10 9 8<br> | 23 | 22 | 21 | 20 | | 18 | 17 | 16 | | | | | _ | | SADR | | | | | | | | | 7 6 5 4 3 2 1 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | 7 6 5 4 3 2 1 0 | _ | _ | _ | _ | _ | _ | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | _ | _ | _ | _ | _ | _ | | | # • SADR: Slave Address The slave device address is used in Slave mode in order to be accessed by master devices in read or write mode. SADR must be programmed before enabling the Slave mode or after a general call. Writes at other times have no effect. # 30.11.4 TWI Internal Address Register Name: TWI\_IADR **Address:** 0x4001800C (0), 0x4001C00C (1) Access: Read-write Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |------|------|----|----|----|----|----|----|--|--|--| | _ | _ | _ | _ | _ | _ | _ | _ | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | IADR | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | IADR | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | IADR | | | | | | | | | | # • IADR: Internal Address 0, 1, 2 or 3 bytes depending on IADRSZ. # 30.11.5 TWI Clock Waveform Generator Register Name: TWI\_CWGR Address: 0x40018010 (0), 0x4001C010 (1) Access: Read-write Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |-------|----|----|----|----|----|-------|----|--|--| | _ | _ | _ | _ | _ | _ | - | _ | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | CKDIV | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | CHDIV | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | CLDIV | | | | | | | | | | TWI\_CWGR is only used in Master mode. # • CLDIV: Clock Low Divider The SCL low period is defined as follows: $$T_{low} = ((\text{CLDIV} \times 2^{\text{CKDIV}}) + 4) \times T_{MCK}$$ # • CHDIV: Clock High Divider The SCL high period is defined as follows: $$T_{high} = ((\text{CHDIV} \times 2^{\text{CKDIV}}) + 4) \times T_{MCK}$$ ## • CKDIV: Clock Divider The CKDIV is used to increase both SCL high and low periods. # 30.11.6 TWI Status Register Name: TWI\_SR **Address:** 0x40018020 (0), 0x4001C020 (1) Access: Read-only Reset: 0x0000F009 | iveser. | 0x00001 009 | | | | | | | |---------|-------------|-------|-------|--------|-------|--------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | TXBUFE | RXBUFF | ENDTX | ENDRX | EOSACC | SCLWS | ARBLST | NACK | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | OVRE | GACC | SVACC | SVREAD | TXRDY | RXRDY | TXCOMP | ## • TXCOMP: Transmission Completed (automatically set / reset) #### TXCOMP used in Master mode: 0 = During the length of the current frame. 1 = When both holding and shifter registers are empty and STOP condition has been sent. TXCOMP behavior in Master mode can be seen in Figure 30-8 on page 602 and in Figure 30-8 on page 602. #### TXCOMP used in Slave mode: 0 = As soon as a Start is detected. 1 = After a Stop or a Repeated Start + an address different from SADR is detected. TXCOMP behavior in Slave mode can be seen in Figure 30-28 on page 618, Figure 30-29 on page 619, Figure 30-30 on page 620 and Figure 30-31 on page 620. ### RXRDY: Receive Holding Register Ready (automatically set / reset) 0 = No character has been received since the last TWI\_RHR read operation. 1 = A byte has been received in the TWI\_RHR since the last read. RXRDY behavior in Master mode can be seen in Figure 30-10 on page 603. RXRDY behavior in Slave mode can be seen in Figure 30-26 on page 617, Figure 30-29 on page 619, Figure 30-30 on page 620 and Figure 30-31 on page 620. ## TXRDY: Transmit Holding Register Ready (automatically set / reset) #### TXRDY used in Master mode: 0 = The transmit holding register has not been transferred into shift register. Set to 0 when writing into TWI\_THR register. 1 = As soon as a data byte is transferred from TWI\_THR to internal shifter or if a NACK error is detected, TXRDY is set at the same time as TXCOMP and NACK. TXRDY is also set when MSEN is set (enable TWI). TXRDY behavior in Master mode can be seen in Figure 30-8 on page 602. #### TXRDY used in Slave mode: 0 = As soon as data is written in the TWI\_THR, until this data has been transmitted and acknowledged (ACK or NACK). 1 = It indicates that the TWI\_THR is empty and that data has been transmitted and acknowledged. If TXRDY is high and if a NACK has been detected, the transmission will be stopped. Thus when TRDY = NACK = 1, the programmer must not fill TWI\_THR to avoid losing it. TXRDY behavior in Slave mode can be seen in Figure 30-25 on page 616, Figure 30-28 on page 618, Figure 30-30 on page 620 and Figure 30-31 on page 620. ## SVREAD: Slave Read (automatically set / reset) This bit is only used in Slave mode. When SVACC is low (no Slave access has been detected) SVREAD is irrelevant. - 0 = Indicates that a write access is performed by a Master. - 1 = Indicates that a read access is performed by a Master. SVREAD behavior can be seen in Figure 30-25 on page 616, Figure 30-26 on page 617, Figure 30-30 on page 620 and Figure 30-31 on page 620. ## SVACC: Slave Access (automatically set / reset) This bit is only used in Slave mode. - 0 = TWI is not addressed. SVACC is automatically cleared after a NACK or a STOP condition is detected. - 1 = Indicates that the address decoding sequence has matched (A Master has sent SADR). SVACC remains high until a NACK or a STOP condition is detected. SVACC behavior can be seen in Figure 30-25 on page 616, Figure 30-26 on page 617, Figure 30-30 on page 620 and Figure 30-31 on page 620. #### GACC: General Call Access (clear on read) This bit is only used in Slave mode. 0 = No General Call has been detected. 1 = A General Call has been detected. After the detection of General Call, if need be, the programmer may acknowledge this access and decode the following bytes and respond according to the value of the bytes. GACC behavior can be seen in Figure 30-27 on page 617. ## • OVRE: Overrun Error (clear on read) This bit is only used in Master mode. 0 = TWI\_RHR has not been loaded while RXRDY was set 1 = TWI\_RHR has been loaded while RXRDY was set. Reset by read in TWI\_SR when TXCOMP is set. #### NACK: Not Acknowledged (clear on read) #### NACK used in Master mode: - 0 = Each data byte has been correctly received by the far-end side TWI slave component. - 1 = A data byte has not been acknowledged by the slave component. Set at the same time as TXCOMP. #### NACK used in Slave Read mode: - 0 = Each data byte has been correctly received by the Master. - 1 = In read mode, a data byte has not been acknowledged by the Master. When NACK is set the programmer must not fill TWI\_THR even if TXRDY is set, because it means that the Master will stop the data transfer or re initiate it. Note that in Slave Write mode all data are acknowledged by the TWI. ## ARBLST: Arbitration Lost (clear on read) This bit is only used in Master mode. 0: Arbitration won. 1: Arbitration lost. Another master of the TWI bus has won the multi-master arbitration. TXCOMP is set at the same time. ## SCLWS: Clock Wait State (automatically set / reset) This bit is only used in Slave mode. 0 = The clock is not stretched. 1 = The clock is stretched. TWI\_THR / TWI\_RHR buffer is not filled / emptied before the emission / reception of a new character. SCLWS behavior can be seen in Figure 30-28 on page 618 and Figure 30-29 on page 619. ## EOSACC: End Of Slave Access (clear on read) This bit is only used in Slave mode. 0 = A slave access is being performing. 1 = The Slave Access is finished. End Of Slave Access is automatically set as soon as SVACC is reset. EOSACC behavior can be seen in Figure 30-30 on page 620 and Figure 30-31 on page 620 #### ENDRX: End of RX buffer 0 = The Receive Counter Register has not reached 0 since the last write in TWI\_RCR or TWI\_RNCR. 1 = The Receive Counter Register has reached 0 since the last write in TWI\_RCR or TWI\_RNCR. ## . ENDTX: End of TX buffer 0 = The Transmit Counter Register has not reached 0 since the last write in TWI\_TCR or TWI\_TNCR. 1 = The Transmit Counter Register has reached 0 since the last write in TWI\_TCR or TWI\_TNCR. ## • RXBUFF: RX Buffer Full 0 = TWI\_RCR or TWI\_RNCR have a value other than 0. 1 = Both TWI\_RCR and TWI\_RNCR have a value of 0. ## TXBUFE: TX Buffer Empty 0 = TWI\_TCR or TWI\_TNCR have a value other than 0. 1 = Both TWI\_TCR and TWI\_TNCR have a value of 0. # 30.11.7 TWI Interrupt Enable Register Name: TWI\_IER **Address:** 0x40018024 (0), 0x4001C024 (1) Access: Write-only Reset: 0x00000000 | 110001. | 000000000 | | | | | | | |---------|-----------|-------|-------|--------|--------|--------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | - | _ | - | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | _ | - | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | TXBUFE | RXBUFF | ENDTX | ENDRX | EOSACC | SCL_WS | ARBLST | NACK | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | OVRE | GACC | SVACC | _ | TXRDY | RXRDY | TXCOMP | - TXCOMP: Transmission Completed Interrupt Enable - RXRDY: Receive Holding Register Ready Interrupt Enable - TXRDY: Transmit Holding Register Ready Interrupt Enable - SVACC: Slave Access Interrupt Enable - GACC: General Call Access Interrupt Enable - OVRE: Overrun Error Interrupt Enable - NACK: Not Acknowledge Interrupt Enable - ARBLST: Arbitration Lost Interrupt Enable - SCL\_WS: Clock Wait State Interrupt Enable - EOSACC: End Of Slave Access Interrupt Enable - ENDRX: End of Receive Buffer Interrupt Enable - ENDTX: End of Transmit Buffer Interrupt Enable - RXBUFF: Receive Buffer Full Interrupt Enable - TXBUFE: Transmit Buffer Empty Interrupt Enable - 0 = No effect. - 1 = Enables the corresponding interrupt. # 30.11.8 TWI Interrupt Disable Register Name: TWI\_IDR **Address:** 0x40018028 (0), 0x4001C028 (1) Access: Write-only Reset: 0x00000000 | 31 | 20 | | | | | | | |--------|--------|-------|-------|--------|--------|--------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | _ | _ | - | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | TXBUFE | RXBUFF | ENDTX | ENDRX | EOSACC | SCL_WS | ARBLST | NACK | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | OVRE | GACC | SVACC | _ | TXRDY | RXRDY | TXCOMP | • TXCOMP: Transmission Completed Interrupt Disable RXRDY: Receive Holding Register Ready Interrupt Disable • TXRDY: Transmit Holding Register Ready Interrupt Disable SVACC: Slave Access Interrupt Disable • GACC: General Call Access Interrupt Disable • OVRE: Overrun Error Interrupt Disable NACK: Not Acknowledge Interrupt Disable • ARBLST: Arbitration Lost Interrupt Disable SCL\_WS: Clock Wait State Interrupt Disable • EOSACC: End Of Slave Access Interrupt Disable • ENDRX: End of Receive Buffer Interrupt Disable • ENDTX: End of Transmit Buffer Interrupt Disable RXBUFF: Receive Buffer Full Interrupt Disable • TXBUFE: Transmit Buffer Empty Interrupt Disable 0 = No effect. 1 = Disables the corresponding interrupt. # 30.11.9 TWI Interrupt Mask Register Name: TWI\_IMR Address: 0x4001802C (0), 0x4001C02C (1) Access: Read-only Reset: 0x00000000 | 31 | 30 | 29 | | | | | | |--------|--------|-------|-------|--------|--------|--------|--------| | | | _0 | 28 | 27 | 26 | 25 | 24 | | _ | _ | - | _ | _ | - | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | TXBUFE | RXBUFF | ENDTX | ENDRX | EOSACC | SCL_WS | ARBLST | NACK | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | OVRE | GACC | SVACC | _ | TXRDY | RXRDY | TXCOMP | • TXCOMP: Transmission Completed Interrupt Mask RXRDY: Receive Holding Register Ready Interrupt Mask TXRDY: Transmit Holding Register Ready Interrupt Mask SVACC: Slave Access Interrupt Mask GACC: General Call Access Interrupt Mask OVRE: Overrun Error Interrupt Mask NACK: Not Acknowledge Interrupt Mask ARBLST: Arbitration Lost Interrupt Mask SCL\_WS: Clock Wait State Interrupt Mask • EOSACC: End Of Slave Access Interrupt Mask ENDRX: End of Receive Buffer Interrupt Mask ENDTX: End of Transmit Buffer Interrupt Mask RXBUFF: Receive Buffer Full Interrupt Mask TXBUFE: Transmit Buffer Empty Interrupt Mask 0 = The corresponding interrupt is disabled. 1 = The corresponding interrupt is enabled. # 30.11.10 TWI Receive Holding Register Name: TWI\_RHR **Address:** 0x40018030 (0), 0x4001C030 (1) Access: Read-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|-----|------|----|----|----| | _ | _ | _ | _ | _ | _ | 1 | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | ı | _ | _ | - | 1 | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | 1 | ı | _ | _ | - | 1 | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | RXD | DATA | | | | <sup>•</sup> RXDATA: Master or Slave Receive Holding Data # 30.11.11 TWI Transmit Holding Register Name: TWI\_THR **Address:** 0x40018034 (0), 0x4001C034 (1) Access: Read-write Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|----|----| | _ | - | _ | _ | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | _ | _ | _ | _ | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TXDATA | | | | | | | | <sup>•</sup> TXDATA: Master or Slave Transmit Holding Data # 31. Serial Peripheral Interface (SPI) # 31.1 Description The Serial Peripheral Interface (SPI) circuit is a synchronous serial data link that provides communication with external devices in Master or Slave Mode. It also enables communication between processors if an external processor is connected to the system. The Serial Peripheral Interface is essentially a shift register that serially transmits data bits to other SPIs. During a data transfer, one SPI system acts as the "master" which controls the data flow, while the other devices act as "slaves" which have data shifted into and out by the master. Different CPUs can take turn being masters (Multiple Master Protocol opposite to Single Master Protocol where one CPU is always the master while all of the others are always slaves) and one master may simultaneously shift data into multiple slaves. However, only one slave may drive its output to write data back to the master at any given time. A slave device is selected when the master asserts its NSS signal. If multiple slave devices exist, the master generates a separate slave select signal for each slave (NPCS). The SPI system consists of two data lines and two control lines: - Master Out Slave In (MOSI): This data line supplies the output data from the master shifted into the input(s) of the slave(s). - Master In Slave Out (MISO): This data line supplies the output data from a slave to the input of the master. There may be no more than one slave transmitting data during any particular transfer. - Serial Clock (SPCK): This control line is driven by the master and regulates the flow of the data bits. The master may transmit data at a variety of baud rates; the SPCK line cycles once for each bit that is transmitted. - Slave Select (NSS): This control line allows slaves to be turned on and off by hardware. #### 31.2 Embedded Characteristics - Supports Communication with Serial External Devices - Four Chip Selects with External Decoder Support Allow Communication with Up to 15 Peripherals - Serial Memories, such as DataFlash and 3-wire EEPROMs - Serial Peripherals, such as ADCs, DACs, LCD Controllers, CAN Controllers and Sensors - External Co-processors - Master or Slave Serial Peripheral Bus Interface - 8- to 16-bit Programmable Data Length Per Chip Select - Programmable Phase and Polarity Per Chip Select - Programmable Transfer Delays Between Consecutive Transfers and Between Clock and Data Per Chip Select - Programmable Delay Between Consecutive Transfers - Selectable Mode Fault Detection - Connection to PDC Channel Capabilities Optimizes Data Transfers - One Channel for the Receiver, One Channel for the Transmitter - Next Buffer Support # 31.3 Block Diagram Figure 31-1. Block Diagram # 31.4 Application Block Diagram Figure 31-2. Application Block Diagram: Single Master/Multiple Slave Implementation # 31.5 Signal Description Table 31-1. Signal Description | | | | Туре | | |-------------|-------------------------------------|--------|--------|--| | Pin Name | Pin Description | Master | Slave | | | MISO | Master In Slave Out | Input | Output | | | MOSI | Master Out Slave In | Output | Input | | | SPCK | Serial Clock | Output | Input | | | NPCS1-NPCS3 | Peripheral Chip Selects | Output | Unused | | | NPCS0/NSS | Peripheral Chip Select/Slave Select | Output | Input | | # 31.6 Product Dependencies ## 31.6.1 I/O Lines The pins used for interfacing the compliant external devices may be multiplexed with PIO lines. The programmer must first program the PIO controllers to assign the SPI pins to their peripheral functions. Table 31-2. I/O Lines | Instance | Signal | I/O Line | Peripheral | |----------|--------|----------|------------| | SPI | MISO | PA12 | А | | SPI | MOSI | PA13 | Α | | SPI | NPCS0 | PA11 | Α | | SPI | NPCS1 | PA9 | В | | SPI | NPCS1 | PA31 | Α | | SPI | NPCS1 | PB14 | Α | | SPI | NPCS1 | PC4 | В | | SPI | NPCS2 | PA10 | В | | SPI | NPCS2 | PA30 | В | | SPI | NPCS2 | PB2 | В | | SPI | NPCS3 | PA3 | В | | SPI | NPCS3 | PA5 | В | | SPI | NPCS3 | PA22 | В | | SPI | SPCK | PA14 | Α | ## 31.6.2 Power Management The SPI may be clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the SPI clock. # 31.6.3 Interrupt The SPI interface has an interrupt line connected to the Interrupt Controller. Handling the SPI interrupt requires programming the interrupt controller before configuring the SPI. Table 31-3. Peripheral IDs | Instance | ID | |----------|----| | SPI | 21 | # 31.7 Functional Description ## 31.7.1 Modes of Operation The SPI operates in Master Mode or in Slave Mode. Operation in Master Mode is programmed by writing at 1 the MSTR bit in the Mode Register. The pins NPCS0 to NPCS3 are all configured as outputs, the SPCK pin is driven, the MISO line is wired on the receiver input and the MOSI line driven as an output by the transmitter. If the MSTR bit is written at 0, the SPI operates in Slave Mode. The MISO line is driven by the transmitter output, the MOSI line is wired on the receiver input, the SPCK pin is driven by the transmitter to synchronize the receiver. The NPCS0 pin becomes an input, and is used as a Slave Select signal (NSS). The pins NPCS1 to NPCS3 are not driven and can be used for other purposes. The data transfers are identically programmable for both modes of operations. The baud rate generator is activated only in Master Mode. #### 31.7.2 Data Transfer Four combinations of polarity and phase are available for data transfers. The clock polarity is programmed with the CPOL bit in the Chip Select Register. The clock phase is programmed with the NCPHA bit. These two parameters determine the edges of the clock signal on which data is driven and sampled. Each of the two parameters has two possible states, resulting in four possible combinations that are incompatible with one another. Thus, a master/slave pair must use the same parameter pair values to communicate. If multiple slaves are used and fixed in different configurations, the master must reconfigure itself each time it needs to communicate with a different slave. Table 31-4 shows the four modes and corresponding parameter settings. Table 31-4. SPI Bus Protocol Mode | SPI Mode | CPOL | NCPHA | Shift SPCK Edge | Capture SPCK Edge | SPCK Inactive Level | |----------|------|-------|-----------------|-------------------|---------------------| | 0 | 0 | 1 | Falling | Rising | Low | | 1 | 0 | 0 | Rising | Falling | Low | | 2 | 1 | 1 | Rising | Falling | High | | 3 | 1 | 0 | Falling | Rising | High | Figure 31-3 and Figure 31-4 show examples of data transfers. Figure 31-3. SPI Transfer Format (NCPHA = 1, 8 bits per transfer) <sup>\*</sup> Not defined, but normally MSB of previous character received. Figure 31-4. SPI Transfer Format (NCPHA = 0, 8 bits per transfer) <sup>\*</sup> Not defined but normally LSB of previous character transmitted. ## 31.7.3 Master Mode Operations When configured in Master Mode, the SPI operates on the clock generated by the internal programmable baud rate generator. It fully controls the data transfers to and from the slave(s) connected to the SPI bus. The SPI drives the chip select line to the slave and the serial clock signal (SPCK). The SPI features two holding registers, the Transmit Data Register and the Receive Data Register, and a single Shift Register. The holding registers maintain the data flow at a constant rate. After enabling the SPI, a data transfer begins when the processor writes to the SPI\_TDR (Transmit Data Register). The written data is immediately transferred in the Shift Register and transfer on the SPI bus starts. While the data in the Shift Register is shifted on the MOSI line, the MISO line is sampled and shifted in the Shift Register. Receiving data cannot occur without transmitting data. If receiving mode is not needed, for example when communicating with a slave receiver only (such as an LCD), the receive status flags in the status register can be discarded. Before writing the TDR, the PCS field in the SPI\_MR register must be set in order to select a slave. After enabling the SPI, a data transfer begins when the processor writes to the SPI\_TDR (Transmit Data Register). The written data is immediately transferred in the Shift Register and transfer on the SPI bus starts. While the data in the Shift Register is shifted on the MOSI line, the MISO line is sampled and shifted in the Shift Register. Transmission cannot occur without reception. Before writing the TDR, the PCS field must be set in order to select a slave. If new data is written in SPI\_TDR during the transfer, it stays in it until the current transfer is completed. Then, the received data is transferred from the Shift Register to SPI\_RDR, the data in SPI\_TDR is loaded in the Shift Register and a new transfer starts. The transfer of a data written in SPI\_TDR in the Shift Register is indicated by the TDRE bit (Transmit Data Register Empty) in the Status Register (SPI\_SR). When new data is written in SPI\_TDR, this bit is cleared. The TDRE bit is used to trigger the Transmit PDC channel. The end of transfer is indicated by the TXEMPTY flag in the SPI\_SR register. If a transfer delay (DLYBCT) is greater than 0 for the last transfer, TXEMPTY is set after the completion of said delay. The master clock (MCK) can be switched off at this time. The transfer of received data from the Shift Register in SPI\_RDR is indicated by the RDRF bit (Receive Data Register Full) in the Status Register (SPI\_SR). When the received data is read, the RDRF bit is cleared. If the SPI\_RDR (Receive Data Register) has not been read before new data is received, the Overrun Error bit (OVRES) in SPI\_SR is set. As long as this flag is set, data is loaded in SPI\_RDR. The user has to read the status register to clear the OVRES bit. Figure 31-5, shows a block diagram of the SPI when operating in Master Mode. Figure 31-6 on page 645 shows a flow chart describing how transfers are handled. # 31.7.3.1 Master Mode Block Diagram Figure 31-5. Master Mode Block Diagram # 31.7.3.2 Master Mode Flow Diagram Figure 31-6. Master Mode Flow Diagram Figure 31-7 shows Transmit Data Register Empty (TDRE), Receive Data Register (RDRF) and Transmission Register Empty (TXEMPTY) status flags behavior within the SPI\_SR (Status Register) during an 8-bit data transfer in fixed mode and no Peripheral Data Controller involved. Figure 31-7. Status Register Flags Behavior Figure 31-8 shows Transmission Register Empty (TXEMPTY), End of RX buffer (ENDRX), End of TX buffer (ENDTX), RX Buffer Full (RXBUFF) and TX Buffer Empty (TXBUFE) status flags behavior within the SPI\_SR (Status Register) during an 8-bit data transfer in fixed mode with the Peripheral Data Controller involved. The PDC is programmed to transfer and receive three data. The next pointer and counter are not used. The RDRF and TDRE are not shown because these flags are managed by the PDC when using the PDC. Figure 31-8. PDC Status Register Flags Behavior #### 31.7.3.3 Clock Generation The SPI Baud rate clock is generated by dividing the Master Clock (MCK), by a value between 1 and 255. This allows a maximum operating baud rate at up to Master Clock and a minimum operating baud rate of MCK divided by 255. Programming the SCBR field at 0 is forbidden. Triggering a transfer while SCBR is at 0 can lead to unpredictable results. At reset, SCBR is 0 and the user has to program it at a valid value before performing the first transfer. The divisor can be defined independently for each chip select, as it has to be programmed in the SCBR field of the Chip Select Registers. This allows the SPI to automatically adapt the baud rate for each interfaced peripheral without reprogramming. ## 31.7.3.4 Transfer Delays Figure 31-9 shows a chip select transfer change and consecutive transfers on the same chip select. Three delays can be programmed to modify the transfer waveforms: - The delay between chip selects, programmable only once for all the chip selects by writing the DLYBCS field in the Mode Register. Allows insertion of a delay between release of one chip select and before assertion of a new one. - The delay before SPCK, independently programmable for each chip select by writing the field DLYBS. Allows the start of SPCK to be delayed after the chip select has been asserted. - The delay between consecutive transfers, independently programmable for each chip select by writing the DLYBCT field. Allows insertion of a delay between two transfers occurring on the same chip select These delays allow the SPI to be adapted to the interfaced peripherals and their speed and bus release time. Figure 31-9. Programmable Delays ### 31.7.3.5 Peripheral Selection The serial peripherals are selected through the assertion of the NPCS0 to NPCS3 signals. By default, all the NPCS signals are high before and after each transfer. Fixed Peripheral Select: SPI exchanges data with only one peripheral Fixed Peripheral Select is activated by writing the PS bit to zero in SPI\_MR (Mode Register). In this case, the current peripheral is defined by the PCS field in SPI\_MR and the PCS field in the SPI\_TDR has no effect. • Variable Peripheral Select: Data can be exchanged with more than one peripheral without having to reprogram the NPCS field in the SPI\_MR register. Variable Peripheral Select is activated by setting PS bit to one. The PCS field in SPI\_TDR is used to select the current peripheral. This means that the peripheral selection can be defined for each new data. The value to write in the SPI\_TDR register as the following format. [xxxxxxx(7-bit) + LASTXFER(1-bit)<sup>(1)</sup>+ xxxx(4-bit) + PCS (4-bit) + DATA (8 to 16-bit)] with PCS equals to the chip select to assert as defined in Section 31.8.4 (SPI Transmit Data Register) and LASTXFER bit at 0 or 1 depending on CSAAT bit. Note: 1. Optional. CSAAT, LASTXFER and CSNAAT bits are discussed in Section 31.7.3.9 "Peripheral Deselection with PDC". If LASTXFER is used, the command must be issued before writing the last character. Instead of LASTXFER, the user can use the SPIDIS command. After the end of the PDC transfer, wait for the TXEMPTY flag, then write SPIDIS into the SPI\_CR register (this will not change the configuration register values); the NPCS will be deactivated after the last character transfer. Then, another PDC transfer can be started if the SPIEN was previously written in the SPI\_CR register. #### 31.7.3.6 SPI Peripheral DMA Controller (PDC) In both fixed and variable mode the Peripheral DMA Controller (PDC) can be used to reduce processor overhead. The Fixed Peripheral Selection allows buffer transfers with a single peripheral. Using the PDC is an optimal means, as the size of the data transfer between the memory and the SPI is either 8 bits or 16 bits. However, changing the peripheral selection requires the Mode Register to be reprogrammed. The Variable Peripheral Selection allows buffer transfers with multiple peripherals without reprogramming the Mode Register. Data written in SPI\_TDR is 32 bits wide and defines the real data to be transmitted and the peripheral it is destined to. Using the PDC in this mode requires 32-bit wide buffers, with the data in the LSBs and the PCS and LASTXFER fields in the MSBs, however the SPI still controls the number of bits (8 to16) to be transferred through MISO and MOSI lines with the chip select configuration registers. This is not the optimal means in term of memory size for the buffers, but it provides a very effective means to exchange data with several peripherals without any intervention of the processor. ### **Transfer Size** Depending on the data size to transmit, from 8 to 16 bits, the PDC manages automatically the type of pointer's size it has to point to. The PDC will perform the following transfer size depending on the mode and number of bits per data. #### Fixed Mode: 8-bit Data: Byte transfer, PDC Pointer Address = Address + 1 byte, PDC Counter = Counter - 1 8-bit to 16-bit Data: 2 bytes transfer. n-bit data transfer with don't care data (MSB) filled with 0's, PDC Pointer Address = Address + 2 bytes, PDC Counter = Counter - 1 #### Variable Mode: In variable Mode, PDC Pointer Address = Address +4 bytes and PDC Counter = Counter - 1 for 8 to 16-bit transfer size. When using the PDC, the TDRE and RDRF flags are handled by the PDC, thus the user's application does not have to check those bits. Only End of RX Buffer (ENDRX), End of TX Buffer (ENDTX), Buffer Full (RXBUFF), TX Buffer Empty (TXBUFE) are significant. For further details about the Peripheral DMA Controller and user interface, refer to the PDC section of the product datasheet. ### 31.7.3.7 Peripheral Chip Select Decoding The user can program the SPI to operate with up to 15 peripherals by decoding the four Chip Select lines, NPCS0 to NPCS3 with 1 of up to 16 decoder/demultiplexer. This can be enabled by writing the PCSDEC bit at 1 in the Mode Register (SPI\_MR). When operating without decoding, the SPI makes sure that in any case only one chip select line is activated, i.e., one NPCS line driven low at a time. If two bits are defined low in a PCS field, only the lowest numbered chip select is driven low. When operating with decoding, the SPI directly outputs the value defined by the PCS field on NPCS lines of either the Mode Register or the Transmit Data Register (depending on PS). As the SPI sets a default value of 0xF on the chip select lines (i.e. all chip select lines at 1) when not processing any transfer, only 15 peripherals can be decoded. The SPI has only four Chip Select Registers, not 15. As a result, when decoding is activated, each chip select defines the characteristics of up to four peripherals. As an example, SPI\_CRS0 defines the characteristics of the externally decoded peripherals 0 to 3, corresponding to the PCS values 0x0 to 0x3. Thus, the user has to make sure to connect compatible peripherals on the decoded chip select lines 0 to 3, 4 to 7, 8 to 11 and 12 to 14. Figure 31-10 below shows such an implementation. If the CSAAT bit is used, with or without the PDC, the Mode Fault detection for NPCS0 line must be disabled. This is not needed for all other chip select lines since Mode Fault Detection is only on NPCS0. Figure 31-10. Chip Select Decoding Application Block Diagram: Single Master/Multiple Slave Implementation ### 31.7.3.8 Peripheral Deselection without PDC During a transfer of more than one data on a Chip Select without the PDC, the SPI\_TDR is loaded by the processor, the flag TDRE rises as soon as the content of the SPI\_TDR is transferred into the internal shift register. When this flag is detected high, the SPI\_TDR can be reloaded. If this reload by the processor occurs before the end of the current transfer and if the next transfer is performed on the same chip select as the current transfer, the Chip Select is not de-asserted between the two transfers. But depending on the application software handling the SPI status register flags (by interrupt or polling method) or servicing other interrupts or other tasks, the processor may not reload the SPI\_TDR in time to keep the chip select active (low). A null Delay Between Consecutive Transfer (DLYBCT) value in the SPI\_CSR register, will give even less time for the processor to reload the SPI\_TDR. With some SPI slave peripherals, requiring the chip select line to remain active (low) during a full set of transfers might lead to communication errors. To facilitate interfacing with such devices, the Chip Select Register [CSR0...CSR3] can be programmed with the CSAAT bit (Chip Select Active After Transfer) at 1. This allows the chip select lines to remain in their current state (low = active) until transfer to another chip select is required. Even if the SPI\_TDR is not reloaded the chip select will remain active. To have the chip select line to raise at the end of the transfer the Last transfer Bit (LASTXFER) in the SPI\_MR register must be set at 1 before writing the last data to transmit into the SPI\_TDR. ### 31.7.3.9 Peripheral Deselection with PDC When the Peripheral DMA Controller is used, the chip select line will remain low during the whole transfer since the TDRE flag is managed by the PDC itself. The reloading of the SPI\_TDR by the PDC is done as soon as TDRE flag is set to one. In this case the use of CSAAT bit might not be needed. However, it may happen that when other PDC channels connected to other peripherals are in use as well, the SPI PDC might be delayed by another (PDC with a higher priority on the bus). Having PDC buffers in slower memories like flash memory or SDRAM compared to fast internal SRAM, may lengthen the reload time of the SPI\_TDR by the PDC as well. This means that the SPI\_TDR might not be reloaded in time to keep the chip select line low. In this case the chip select line may toggle between data transfer and according to some SPI Slave devices, the communication might get lost. The use of the CSAAT bit might be needed. When the CSAAT bit is set at 0, the NPCS does not rise in all cases between two transfers on the same peripheral. During a transfer on a Chip Select, the flag TDRE rises as soon as the content of the SPI\_TDR is transferred into the internal shifter. When this flag is detected the SPI\_TDR can be reloaded. If this reload occurs before the end of the current transfer and if the next transfer is performed on the same chip select as the current transfer, the Chip Select is not de-asserted between the two transfers. This might lead to difficulties for interfacing with some serial peripherals requiring the chip select to be de-asserted after each transfer. To facilitate interfacing with such devices, the Chip Select Register can be programmed with the CSNAAT bit (Chip Select Not Active After Transfer) at 1. This allows to de-assert systematically the chip select lines during a time DLYBCS. (The value of the CSNAAT bit is taken into account only if the CSAAT bit is set at 0 for the same Chip Select). Figure 31-11 shows different peripheral deselection cases and the effect of the CSAAT and CSNAAT bits. Figure 31-11. Peripheral Deselection ### 31.7.3.10 Mode Fault Detection A mode fault is detected when the SPI is programmed in Master Mode and a low level is driven by an external master on the NPCS0/NSS signal. In this case, multi-master configuration, NPCS0, MOSI, MISO and SPCK pins must be configured in open drain (through the PIO controller). When a mode fault is detected, the MODF bit in the SPI\_SR is set until the SPI\_SR is read and the SPI is automatically disabled until re-enabled by writing the SPIEN bit in the SPI\_CR (Control Register) at 1. By default, the Mode Fault detection circuitry is enabled. The user can disable Mode Fault detection by setting the MODFDIS bit in the SPI Mode Register (SPI\_MR). ### 31.7.4 SPI Slave Mode When operating in Slave Mode, the SPI processes data bits on the clock provided on the SPI clock pin (SPCK). The SPI waits for NSS to go active before receiving the serial clock from an external master. When NSS falls, the clock is validated on the serializer, which processes the number of bits defined by the BITS field of the Chip Select Register 0 (SPI\_CSR0). These bits are processed following a phase and a polarity defined respectively by the NCPHA and CPOL bits of the SPI\_CSR0. Note that BITS, CPOL and NCPHA of the other Chip Select Registers have no effect when the SPI is programmed in Slave Mode. The bits are shifted out on the MISO line and sampled on the MOSI line. (For more information on BITS field, see also, the <sup>(Note:)</sup> below the register table; Section 31.8.9 "SPI Chip Select Register" on page 666.) When all the bits are processed, the received data is transferred in the Receive Data Register and the RDRF bit rises. If the SPI\_RDR (Receive Data Register) has not been read before new data is received, the Overrun Error bit (OVRES) in SPI\_SR is set. As long as this flag is set, data is loaded in SPI\_RDR. The user has to read the status register to clear the OVRES bit. When a transfer starts, the data shifted out is the data present in the Shift Register. If no data has been written in the Transmit Data Register (SPI\_TDR), the last data received is transferred. If no data has been received since the last reset, all bits are transmitted low, as the Shift Register resets at 0. When a first data is written in SPI\_TDR, it is transferred immediately in the Shift Register and the TDRE bit rises. If new data is written, it remains in SPI\_TDR until a transfer occurs, i.e. NSS falls and there is a valid clock on the SPCK pin. When the transfer occurs, the last data written in SPI\_TDR is transferred in the Shift Register and the TDRE bit rises. This enables frequent updates of critical variables with single transfers. Then, a new data is loaded in the Shift Register from the Transmit Data Register. In case no character is ready to be transmitted, i.e. no character has been written in SPI\_TDR since the last load from SPI\_TDR to the Shift Register, the Shift Register is not modified and the last received character is retransmitted. In this case the Underrun Error Status Flag (UNDES) is set in the SPI\_SR. Figure 31-12 shows a block diagram of the SPI when operating in Slave Mode. **SPCK** NSS SPI Clock SPIEN **SPIENS** SPIDIS SPI\_CSR0 SPI RDR RDRF **BITS** RD **OVRES NCPHA CPOL** LSB MSB Shift Register MISO MOSI SPI\_TDR **TDRE** Figure 31-12. Slave Mode Functional Bloc Diagram ## 31.7.5 Write Protected Registers To prevent any single software error that may corrupt SPI behavior, the registers listed below can be write-protected by setting the SPIWPEN bit in the SPI Write Protection Mode Register (SPI\_WPMR). If a write access in a write-protected register is detected, then the SPIWPVS flag in the SPI Write Protection Status Register (SPI\_WPSR) is set and the field SPIWPVSRC indicates in which register the write access has been attempted. The SPIWPVS flag is automatically reset after reading the SPI Write Protection Status Register (SPI\_WPSR). List of the write-protected registers: Section 31.8.2 "SPI Mode Register" Section 31.8.9 "SPI Chip Select Register" # 31.8 Serial Peripheral Interface (SPI) User Interface Table 31-5. Register Mapping | Offset | Register | Name | Access | Reset | |-----------------|-----------------------------------|----------|------------|-----------| | 0x00 | Control Register | SPI_CR | Write-only | | | 0x04 | Mode Register | SPI_MR | Read-write | 0x0 | | 0x08 | Receive Data Register | SPI_RDR | Read-only | 0x0 | | 0x0C | Transmit Data Register | SPI_TDR | Write-only | | | 0x10 | Status Register | SPI_SR | Read-only | 0x00000F0 | | 0x14 | Interrupt Enable Register | SPI_IER | Write-only | | | 0x18 | Interrupt Disable Register | SPI_IDR | Write-only | | | 0x1C | Interrupt Mask Register | SPI_IMR | Read-only | 0x0 | | 0x20 - 0x2C | Reserved | | | | | 0x30 | Chip Select Register 0 | SPI_CSR0 | Read-write | 0x0 | | 0x34 | Chip Select Register 1 | SPI_CSR1 | Read-write | 0x0 | | 0x38 | Chip Select Register 2 | SPI_CSR2 | Read-write | 0x0 | | 0x3C | Chip Select Register 3 | SPI_CSR3 | Read-write | 0x0 | | 0x4C - 0xE0 | Reserved | _ | _ | _ | | 0xE4 | Write Protection Control Register | SPI_WPMR | Read-write | 0x0 | | 0xE8 | Write Protection Status Register | SPI_WPSR | Read-only | 0x0 | | 0x00E8 - 0x00F8 | Reserved | _ | _ | _ | | 0x00FC | Reserved | _ | _ | _ | | 0x100 - 0x124 | Reserved for the PDC | _ | _ | _ | ## 31.8.1 SPI Control Register Name: SPI\_CR **Address:** 0x40008000 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------|----|----|----|----|----|--------|----------| | _ | | - | - | | _ | - | LASTXFER | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | | - | - | | - | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SWRST | | - | - | | _ | SPIDIS | SPIEN | ### SPIEN: SPI Enable 0 = No effect. 1 = Enables the SPI to transfer and receive data. ### • SPIDIS: SPI Disable 0 = No effect. 1 = Disables the SPI. As soon as SPIDIS is set, SPI finishes its transfer. All pins are set in input mode and no data is received or transmitted. If a transfer is in progress, the transfer is finished before the SPI is disabled. If both SPIEN and SPIDIS are equal to one when the control register is written, the SPI is disabled. ## • SWRST: SPI Software Reset 0 = No effect. 1 = Reset the SPI. A software-triggered hardware reset of the SPI interface is performed. The SPI is in slave mode after software reset. PDC channels are not affected by software reset. ### LASTXFER: Last Transfer 0 = No effect. 1 = The current NPCS will be deasserted after the character written in TD has been transferred. When CSAAT is set, this allows to close the communication with the current serial peripheral by raising the corresponding NPCS line as soon as TD transfer has completed. Refer to Section 31.7.3.5 "Peripheral Selection" for more details. ## 31.8.2 SPI Mode Register Name: SPI\_MR **Address:** 0x40008004 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |-----|--------|-------|---------|-----|--------|----|------|--|--|--|--| | | DLYBCS | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | _ | | ı | _ | PCS | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | _ | _ | - | _ | _ | _ | _ | _ | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | LLB | _ | WDRBT | MODFDIS | _ | PCSDEC | PS | MSTR | | | | | #### MSTR: Master/Slave Mode 0 = SPI is in Slave mode. 1 = SPI is in Master mode. ### PS: Peripheral Select 0 = Fixed Peripheral Select. 1 = Variable Peripheral Select. ## • PCSDEC: Chip Select Decode 0 = The chip selects are directly connected to a peripheral device. 1 = The four chip select lines are connected to a 4- to 16-bit decoder. When PCSDEC equals one, up to 15 Chip Select signals can be generated with the four lines using an external 4- to 16-bit decoder. The Chip Select Registers define the characteristics of the 15 chip selects according to the following rules: SPI\_CSR0 defines peripheral chip select signals 0 to 3. SPI\_CSR1 defines peripheral chip select signals 4 to 7. SPI\_CSR2 defines peripheral chip select signals 8 to 11. SPI\_CSR3 defines peripheral chip select signals 12 to 14. #### MODFDIS: Mode Fault Detection 0 = Mode fault detection is enabled. 1 = Mode fault detection is disabled. ### • WDRBT: Wait Data Read Before Transfer 0 = No Effect. In master mode, a transfer can be initiated whatever the state of the Receive Data Register is. 1 = In Master Mode, a transfer can start only if the Receive Data Register is empty, i.e. does not contain any unread data. This mode prevents overrun error in reception. ### • LLB: Local Loopback Enable 0 = Local loopback path disabled. 1 = Local loopback path enabled LLB controls the local loopback on the data serializer for testing in Master Mode only. (MISO is internally connected on MOSI.) ### • PCS: Peripheral Chip Select This field is only used if Fixed Peripheral Select is active (PS = 0). If PCSDEC = 0: PCS = 1111 forbidden (no peripheral is selected) (x = don't care) If PCSDEC = 1: NPCS[3:0] output signals = PCS. ### DLYBCS: Delay Between Chip Selects This field defines the delay from NPCS inactive to the activation of another NPCS. The DLYBCS time guarantees non-overlapping chip selects and solves bus contentions in case of peripherals having long data float times. If DLYBCS is less than or equal to six, six MCK periods will be inserted by default. Otherwise, the following equation determines the delay: Delay Between Chip Selects = $$\frac{DLYBCS}{MCK}$$ ## 31.8.3 SPI Receive Data Register Name: SPI\_RDR Address: 0x40008008 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|----|----|----|-----|----|----|----|--|--| | _ | _ | - | _ | _ | 1 | - | _ | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | _ | _ | - | _ | PCS | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | R | D | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | RD | | | | | | | | | ### • RD: Receive Data Data received by the SPI Interface is stored in this register right-justified. Unused bits read zero. ## • PCS: Peripheral Chip Select In Master Mode only, these bits indicate the value on the NPCS pins at the end of a transfer. Otherwise, these bits read zero. Note: When using variable peripheral select mode (PS = 1 in SPI\_MR) it is mandatory to also set the WDRBT field to 1 if the SPI\_RDR PCS field is to be processed. ## 31.8.4 SPI Transmit Data Register Name: SPI\_TDR Address: 0x4000800C Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|----|----|----|-----|----|----|----------|--|--| | _ | _ | _ | _ | | 1 | - | LASTXFER | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | _ | _ | _ | _ | PCS | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | Т | D | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | TD | | | | | | | | | #### · TD: Transmit Data Data to be transmitted by the SPI Interface is stored in this register. Information to be transmitted must be written to the transmit data register in a right-justified format. ## • PCS: Peripheral Chip Select This field is only used if Variable Peripheral Select is active (PS = 1). If PCSDEC = 0: PCS = 1111 forbidden (no peripheral is selected) (x = don't care) If PCSDEC = 1: NPCS[3:0] output signals = PCS ### LASTXFER: Last Transfer 0 = No effect. 1 = The current NPCS will be deasserted after the character written in TD has been transferred. When CSAAT is set, this allows to close the communication with the current serial peripheral by raising the corresponding NPCS line as soon as TD transfer has completed. This field is only used if Variable Peripheral Select is active (PS = 1). ### 31.8.5 SPI Status Register Name: SPI\_SR **Address:** 0x40008010 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|-------|-------|-------|-------|---------|--------| | _ | - | _ | _ | _ | - | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | ı | ı | _ | | ı | ı | SPIENS | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | ı | ı | _ | ı | UNDES | TXEMPTY | NSSR | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TXBUFE | RXBUFF | ENDTX | ENDRX | OVRES | MODF | TDRE | RDRF | ## • RDRF: Receive Data Register Full 0 = No data has been received since the last read of SPI\_RDR 1 = Data has been received and the received data has been transferred from the serializer to SPI\_RDR since the last read of SPI\_RDR. ### • TDRE: Transmit Data Register Empty 0 = Data has been written to SPI\_TDR and not yet transferred to the serializer. 1 = The last data written in the Transmit Data Register has been transferred to the serializer. TDRE equals zero when the SPI is disabled or at reset. The SPI enable command sets this bit to one. #### MODF: Mode Fault Error 0 = No Mode Fault has been detected since the last read of SPI\_SR. 1 = A Mode Fault occurred since the last read of the SPI SR. #### OVRES: Overrun Error Status 0 = No overrun has been detected since the last read of SPI\_SR. 1 = An overrun has occurred since the last read of SPI SR. An overrun occurs when SPI\_RDR is loaded at least twice from the serializer since the last read of the SPI\_RDR. ### . ENDRX: End of RX buffer 0 = The Receive Counter Register has not reached 0 since the last write in SPI\_RCR<sup>(1)</sup> or SPI\_RNCR<sup>(1)</sup>. 1 = The Receive Counter Register has reached 0 since the last write in SPI\_RCR<sup>(1)</sup> or SPI\_RNCR<sup>(1)</sup>. ### . ENDTX: End of TX buffer 0 = The Transmit Counter Register has not reached 0 since the last write in SPI\_TCR<sup>(1)</sup> or SPI\_TNCR<sup>(1)</sup>. 1 = The Transmit Counter Register has reached 0 since the last write in SPI\_TCR<sup>(1)</sup> or SPI\_TNCR<sup>(1)</sup>. ### RXBUFF: RX Buffer Full $0 = SPI_RCR^{(1)}$ or $SPI_RNCR^{(1)}$ has a value other than 0. 1 = Both $SPI_RCR^{(1)}$ and $SPI_RNCR^{(1)}$ have a value of 0. ## • TXBUFE: TX Buffer Empty $0 = SPI\_TCR^{(1)}$ or $SPI\_TNCR^{(1)}$ has a value other than 0. 1 = Both $SPI\_TCR^{(1)}$ and $SPI\_TNCR^{(1)}$ have a value of 0. ## NSSR: NSS Rising 0 = No rising edge detected on NSS pin since last read. 1 = A rising edge occurred on NSS pin since last read. ## • TXEMPTY: Transmission Registers Empty 0 = As soon as data is written in SPI\_TDR. 1 = SPI\_TDR and internal shifter are empty. If a transfer delay has been defined, TXEMPTY is set after the completion of such delay. ## • UNDES: Underrun Error Status (Slave Mode Only) 0 = No underrun has been detected since the last read of SPI\_SR. 1 = A transfer begins whereas no data has been loaded in the Transmit Data Register. ### · SPIENS: SPI Enable Status 0 = SPI is disabled. 1 = SPI is enabled. Note: 1. SPI\_RCR, SPI\_RNCR, SPI\_TCR, SPI\_TNCR are physically located in the PDC. ## 31.8.6 SPI Interrupt Enable Register Name: SPI\_IER Address: 0x40008014 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|-------|-------|-------|-------|---------|------| | _ | 1 | 1 | _ | - | - | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | - | _ | - | - | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | ı | ı | _ | ı | UNDES | TXEMPTY | NSSR | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TXBUFE | RXBUFF | ENDTX | ENDRX | OVRES | MODF | TDRE | RDRF | 0 = No effect. 1 = Enables the corresponding interrupt. • RDRF: Receive Data Register Full Interrupt Enable • TDRE: SPI Transmit Data Register Empty Interrupt Enable • MODF: Mode Fault Error Interrupt Enable • OVRES: Overrun Error Interrupt Enable • ENDRX: End of Receive Buffer Interrupt Enable • ENDTX: End of Transmit Buffer Interrupt Enable • RXBUFF: Receive Buffer Full Interrupt Enable • TXBUFE: Transmit Buffer Empty Interrupt Enable • NSSR: NSS Rising Interrupt Enable • TXEMPTY: Transmission Registers Empty Enable • UNDES: Underrun Error Interrupt Enable ## 31.8.7 SPI Interrupt Disable Register Name: SPI\_IDR Address: 0x40008018 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|-------|-------|-------|-------|---------|------| | _ | 1 | 1 | _ | - | - | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | - | _ | - | - | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | ı | ı | _ | ı | UNDES | TXEMPTY | NSSR | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TXBUFE | RXBUFF | ENDTX | ENDRX | OVRES | MODF | TDRE | RDRF | 0 = No effect. 1 = Disables the corresponding interrupt. • RDRF: Receive Data Register Full Interrupt Disable • TDRE: SPI Transmit Data Register Empty Interrupt Disable • MODF: Mode Fault Error Interrupt Disable • OVRES: Overrun Error Interrupt Disable • ENDRX: End of Receive Buffer Interrupt Disable • ENDTX: End of Transmit Buffer Interrupt Disable • RXBUFF: Receive Buffer Full Interrupt Disable • TXBUFE: Transmit Buffer Empty Interrupt Disable NSSR: NSS Rising Interrupt Disable • TXEMPTY: Transmission Registers Empty Disable • UNDES: Underrun Error Interrupt Disable ## 31.8.8 SPI Interrupt Mask Register Name: SPI\_IMR Address: 0x4000801C Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|-------|-------|-------|-------|---------|------| | _ | 1 | - | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | - | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | ı | ı | _ | _ | UNDES | TXEMPTY | NSSR | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TXBUFE | RXBUFF | ENDTX | ENDRX | OVRES | MODF | TDRE | RDRF | 0 =The corresponding interrupt is not enabled. 1 = The corresponding interrupt is enabled. • RDRF: Receive Data Register Full Interrupt Mask • TDRE: SPI Transmit Data Register Empty Interrupt Mask MODF: Mode Fault Error Interrupt Mask OVRES: Overrun Error Interrupt Mask • ENDRX: End of Receive Buffer Interrupt Mask • ENDTX: End of Transmit Buffer Interrupt Mask • RXBUFF: Receive Buffer Full Interrupt Mask • TXBUFE: Transmit Buffer Empty Interrupt Mask NSSR: NSS Rising Interrupt Mask • TXEMPTY: Transmission Registers Empty Mask • UNDES: Underrun Error Interrupt Mask ## 31.8.9 SPI Chip Select Register Name: $SPI_CSRx[x=0..3]$ Address: 0x40008030 Access: Read/Write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |----|--------|----|----|----|--------|-------|------|--|--|--|--| | | DLYBCT | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | DLYBS | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | SCBR | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | BITS | | | | CSNAAT | NCPHA | CPOL | | | | | Note: SPI\_CSRx registers must be written even if the user wants to use the defaults. The BITS field will not be updated with the translated value unless the register is written. ## • CPOL: Clock Polarity 0 = The inactive state value of SPCK is logic level zero. 1 = The inactive state value of SPCK is logic level one. CPOL is used to determine the inactive state value of the serial clock (SPCK). It is used with NCPHA to produce the required clock/data relationship between master and slave devices. ### NCPHA: Clock Phase 0 = Data is changed on the leading edge of SPCK and captured on the following edge of SPCK. 1 = Data is captured on the leading edge of SPCK and changed on the following edge of SPCK. NCPHA determines which edge of SPCK causes data to change and which edge causes data to be captured. NCPHA is used with CPOL to produce the required clock/data relationship between master and slave devices. ### CSNAAT: Chip Select Not Active After Transfer (Ignored if CSAAT = 1) 0 = The Peripheral Chip Select does not rise between two transfers if the SPI\_TDR is reloaded before the end of the first transfer and if the two transfers occur on the same Chip Select. 1 = The Peripheral Chip Select rises systematically after each transfer performed on the same slave. It remains active after the end of transfer for a minimal duration of: $$-\frac{DLYBCT}{MCK}$$ (if DLYBCT field is different from 0) $$-\frac{DLYBCT+1}{MCK}$$ (if DLYBCT field equals 0) ## • CSAAT: Chip Select Active After Transfer 0 = The Peripheral Chip Select Line rises as soon as the last transfer is achieved. 1 = The Peripheral Chip Select does not rise after the last transfer is achieved. It remains active until a new transfer is requested on a different chip select. ### . BITS: Bits Per Transfer (See the (Note:) below the register table; Section 31.8.9 "SPI Chip Select Register" on page 666.) The BITS field determines the number of data bits transferred. Reserved values should not be used. Table 31-6. | Value | Name | Description | | | |-------|--------|----------------------|--|--| | 0 | 8_BIT | 8 bits for transfer | | | | 1 | 9_BIT | 9 bits for transfer | | | | 2 | 10_BIT | 10 bits for transfer | | | | 3 | 11_BIT | 11 bits for transfer | | | | 4 | 12_BIT | 12 bits for transfer | | | | 5 | 13_BIT | 13 bits for transfer | | | | 6 | 14_BIT | 14 bits for transfer | | | | 7 | 15_BIT | 15 bits for transfer | | | | 8 | 16_BIT | 16 bits for transfer | | | | 9 | _ | Reserved | | | | 10 | _ | Reserved | | | | 11 | _ | Reserved | | | | 12 | _ | Reserved | | | | 13 | _ | Reserved | | | | 14 | _ | Reserved | | | | 15 | _ | Reserved | | | ### SCBR: Serial Clock Baud Rate In Master Mode, the SPI Interface uses a modulus counter to derive the SPCK baud rate from the Master Clock MCK. The Baud rate is selected by writing a value from 1 to 255 in the SCBR field. The following equations determine the SPCK baud rate: SPCK Baudrate = $$\frac{MCK}{SCBR}$$ Programming the SCBR field at 0 is forbidden. Triggering a transfer while SCBR is at 0 can lead to unpredictable results. At reset, SCBR is 0 and the user has to program it at a valid value before performing the first transfer. Note: If one of the SCBR fields inSPI\_CSRx is set to 1, the other SCBR fields in SPI\_CSRx must be set to 1 as well, if they are required to process transfers. If they are not used to transfer data, they can be set at any value. ### DLYBS: Delay Before SPCK This field defines the delay from NPCS valid to the first valid SPCK transition. When DLYBS equals zero, the NPCS valid to SPCK transition is 1/2 the SPCK clock period. Otherwise, the following equations determine the delay: Delay Before SPCK = $$\frac{DLYBS}{MCK}$$ ## • DLYBCT: Delay Between Consecutive Transfers This field defines the delay between two consecutive transfers with the same peripheral without removing the chip select. The delay is always inserted after each transfer and before removing the chip select if needed. When DLYBCT equals zero, no delay between consecutive transfers is inserted and the clock keeps its duty cycle over the character transfers. Otherwise, the following equation determines the delay: Delay Between Consecutive Transfers = $$\frac{32 \times DLYBCT}{MCK}$$ ## 31.8.10 SPI Write Protection Mode Register Name: SPI\_WPMR Address: 0x400080E4 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|----------|----|----|----|----|----|---------|--|--|--| | | SPIWPKEY | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | SPIWPKEY | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | SPIWPKEY | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | - | - | - | - | - | - | - | SPIWPEN | | | | ### • SPIWPEN: SPI Write Protection Enable 0: The Write Protection is Disabled 1: The Write Protection is Enabled ## • SPIWPKEY: SPI Write Protection Key Password If a value is written in SPIWPEN, the value is taken into account only if SPIWPKEY is written with "SPI" (SPI written in ASCII Code, ie 0x535049 in hexadecimal). ## 31.8.11 SPI Write Protection Status Register Name: SPI\_WPSR Address: 0x400080E8 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |-----------|----|----|----|----|----|---------|----|--| | _ | _ | _ | _ | _ | _ | _ | _ | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | _ | _ | _ | _ | _ | _ | _ | _ | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | SPIWPVSRC | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | - | - | | SPIWPVS | | | ### • SPIWPVS: SPI Write Protection Violation Status | SPIWPVS value | Violation Type | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x1 | The Write Protection has blocked a Write access to a protected register (since the last read). | | 0x2 | Software Reset has been performed while Write Protection was enabled (since the last read or since the last write access on SPI_MR, SPI_IER, SPI_IDR or SPI_CSRx). | | 0x3 | Both Write Protection violation and software reset with Write Protection enabled have occurred since the last read. | | 0x4 | Write accesses have been detected on SPI_MR (while a chip select was active) or on SPI_CSRi (while the Chip Select "i" was active) since the last read. | | 0x5 | The Write Protection has blocked a Write access to a protected register and write accesses have been detected on SPI_MR (while a chip select was active) or on SPI_CSRi (while the Chip Select "i" was active) since the last read. | | 0x6 | Software Reset has been performed while Write Protection was enabled (since the last read or since the last write access on SPI_MR, SPI_IER, SPI_IDR or SPI_CSRx) and some write accesses have been detected on SPI_MR (while a chip select was active) or on SPI_CSRi (while the Chip Select "i" was active) since the last read. | | 0x7 | - The Write Protection has blocked a Write access to a protected register. and - Software Reset has been performed while Write Protection was enabled. and - Write accesses have been detected on SPI_MR (while a chip select was active) or on SPI_CSRi (while the Chip Select "i" was active) since the last read. | ## • SPIWPVSRC: SPI Write Protection Violation Source This Field indicates the APB Offset of the register concerned by the violation (SPI\_MR or SPI\_CSRx) # 32. Universal Asynchronous Receiver Transceiver (UART) ## 32.1 Description The Universal Asynchronous Receiver Transmitter features a two-pin UART that can be used for communication and trace purposes and offers an ideal medium for in-situ programming solutions. Moreover, the association with two peripheral DMA controller (PDC) channels permits packet handling for these tasks with processor time reduced to a minimum. ### 32.2 Embedded Characteristics - Two-pin UART - Independent receiver and transmitter with a common programmable Baud Rate Generator - Even, Odd, Mark or Space Parity Generation - Parity, Framing and Overrun Error Detection - Automatic Echo, Local Loopback and Remote Loopback Channel Modes - Support for two PDC channels with connection to receiver and transmitter ## 32.3 Block Diagram Figure 32-1. UART Functional Block Diagram Table 32-1. UART Pin Description | Pin Name | Description | Туре | | | |----------|--------------------|--------|--|--| | URXD | UART Receive Data | Input | | | | UTXD | UART Transmit Data | Output | | | ## 32.4 Product Dependencies #### 32.4.1 I/O Lines The UART pins are multiplexed with PIO lines. The programmer must first configure the corresponding PIO Controller to enable I/O line operations of the UART. Table 32-2. I/O Lines | Instance | Signal | I/O Line | Peripheral | |----------|--------|----------|------------| | UART0 | URXD0 | PA9 | Α | | UART0 | UTXD0 | PA10 | А | | UART1 | URXD1 | PB2 | А | | UART1 | UTXD1 | PB3 | А | ## 32.4.2 Power Management The UART clock is controllable through the Power Management Controller. In this case, the programmer must first configure the PMC to enable the UART clock. Usually, the peripheral identifier used for this purpose is 1. ### 32.4.3 Interrupt Source The UART interrupt line is connected to one of the interrupt sources of the Nested Vectored Interrupt Controller (NVIC). Interrupt handling requires programming of the NVIC before configuring the UART. ## 32.5 UART Operations The UART operates in asynchronous mode only and supports only 8-bit character handling (with parity). It has no clock pin. The UART is made up of a receiver and a transmitter that operate independently, and a common baud rate generator. Receiver timeout and transmitter time guard are not implemented. However, all the implemented features are compatible with those of a standard USART. ### 32.5.1 Baud Rate Generator The baud rate generator provides the bit period clock named baud rate clock to both the receiver and the transmitter. The baud rate clock is the master clock divided by 16 times the value (CD) written in UART\_BRGR (Baud Rate Generator Register). If UART\_BRGR is set to 0, the baud rate clock is disabled and the UART remains inactive. The maximum allowable baud rate is Master Clock divided by 16. The minimum allowable baud rate is Master Clock divided by (16 x 65536). Baud Rate = $$\frac{MCK}{16 \times CD}$$ Figure 32-2. Baud Rate Generator #### 32.5.2 Receiver #### 32.5.2.1 Receiver Reset, Enable and Disable After device reset, the UART receiver is disabled and must be enabled before being used. The receiver can be enabled by writing the control register UART\_CR with the bit RXEN at 1. At this command, the receiver starts looking for a start bit. The programmer can disable the receiver by writing UART\_CR with the bit RXDIS at 1. If the receiver is waiting for a start bit, it is immediately stopped. However, if the receiver has already detected a start bit and is receiving the data, it waits for the stop bit before actually stopping its operation. The programmer can also put the receiver in its reset state by writing UART\_CR with the bit RSTRX at 1. In doing so, the receiver immediately stops its current operations and is disabled, whatever its current state. If RSTRX is applied when data is being processed, this data is lost. ### 32.5.2.2 Start Detection and Data Sampling The UART only supports asynchronous operations, and this affects only its receiver. The UART receiver detects the start of a received character by sampling the URXD signal until it detects a valid start bit. A low level (space) on URXD is interpreted as a valid start bit if it is detected for more than 7 cycles of the sampling clock, which is 16 times the baud rate. Hence, a space that is longer than 7/16 of the bit period is detected as a valid start bit. A space which is 7/16 of a bit period or shorter is ignored and the receiver continues to wait for a valid start bit. When a valid start bit has been detected, the receiver samples the URXD at the theoretical midpoint of each bit. It is assumed that each bit lasts 16 cycles of the sampling clock (1-bit period) so the bit sampling point is eight cycles (0.5-bit period) after the start of the bit. The first sampling point is therefore 24 cycles (1.5-bit periods) after the falling edge of the start bit was detected. Each subsequent bit is sampled 16 cycles (1-bit period) after the previous one. Figure 32-3. Start Bit Detection ### Figure 32-4. Character Reception Example: 8-bit, parity enabled 1 stop ### 32.5.2.3 Receiver Ready When a complete character is received, it is transferred to the UART\_RHR and the RXRDY status bit in UART\_SR (Status Register) is set. The bit RXRDY is automatically cleared when the receive holding register UART\_RHR is read. ### Figure 32-5. Receiver Ready #### 32.5.2.4 Receiver Overrun If UART\_RHR has not been read by the software (or the Peripheral Data Controller or DMA Controller) since the last transfer, the RXRDY bit is still set and a new character is received, the OVRE status bit in UART\_SR is set. OVRE is cleared when the software writes the control register UART\_CR with the bit RSTSTA (Reset Status) at 1. ### Figure 32-6. Receiver Overrun ### 32.5.2.5 Parity Error Each time a character is received, the receiver calculates the parity of the received data bits, in accordance with the field PAR in UART\_MR. It then compares the result with the received parity bit. If different, the parity error bit PARE in UART\_SR is set at the same time the RXRDY is set. The parity bit is cleared when the control register UART\_CR is written with the bit RSTSTA (Reset Status) at 1. If a new character is received before the reset status command is written, the PARE bit remains at 1. Figure 32-7. Parity Error ### 32.5.2.6 Receiver Framing Error When a start bit is detected, it generates a character reception when all the data bits have been sampled. The stop bit is also sampled and when it is detected at 0, the FRAME (Framing Error) bit in UART\_SR is set at the same time the RXRDY bit is set. The FRAME bit remains high until the control register UART\_CR is written with the bit RSTSTA at 1. Figure 32-8. Receiver Framing Error ### 32.5.3 Transmitter ### 32.5.3.1 Transmitter Reset, Enable and Disable After device reset, the UART transmitter is disabled and it must be enabled before being used. The transmitter is enabled by writing the control register UART\_CR with the bit TXEN at 1. From this command, the transmitter waits for a character to be written in the Transmit Holding Register (UART\_THR) before actually starting the transmission. The programmer can disable the transmitter by writing UART\_CR with the bit TXDIS at 1. If the transmitter is not operating, it is immediately stopped. However, if a character is being processed into the Shift Register and/or a character has been written in the Transmit Holding Register, the characters are completed before the transmitter is actually stopped. The programmer can also put the transmitter in its reset state by writing the UART\_CR with the bit RSTTX at 1. This immediately stops the transmitter, whether or not it is processing characters. ### 32.5.3.2 Transmit Format The UART transmitter drives the pin UTXD at the baud rate clock speed. The line is driven depending on the format defined in the Mode Register and the data stored in the Shift Register. One start bit at level 0, then the 8 data bits, from the lowest to the highest bit, one optional parity bit and one stop bit at 1 are consecutively shifted out as shown in the following figure. The field PARE in the mode register UART\_MR defines whether or not a parity bit is shifted out. When a parity bit is enabled, it can be selected between an odd parity, an even parity, or a fixed space or mark bit. Figure 32-9. Character Transmission #### 32.5.3.3 Transmitter Control When the transmitter is enabled, the bit TXRDY (Transmitter Ready) is set in the status register UART\_SR. The transmission starts when the programmer writes in the Transmit Holding Register (UART\_THR), and after the written character is transferred from UART\_THR to the Shift Register. The TXRDY bit remains high until a second character is written in UART\_THR. As soon as the first character is completed, the last character written in UART\_THR is transferred into the shift register and TXRDY rises again, showing that the holding register is empty. When both the Shift Register and UART\_THR are empty, i.e., all the characters written in UART\_THR have been processed, the TXEMPTY bit rises after the last stop bit has been completed. Figure 32-10. Transmitter Control ### 32.5.4 Peripheral DMA Controller Both the receiver and the transmitter of the UART are connected to a Peripheral DMA Controller (PDC) channel. The peripheral data controller channels are programmed via registers that are mapped within the UART user interface from the offset 0x100. The status bits are reported in the UART status register (UART\_SR) and can generate an interrupt. The RXRDY bit triggers the PDC channel data transfer of the receiver. This results in a read of the data in UART\_RHR. The TXRDY bit triggers the PDC channel data transfer of the transmitter. This results in a write of data in UART\_THR. #### 32.5.5 Test Modes The UART supports three test modes. These modes of operation are programmed by using the field CHMODE (Channel Mode) in the mode register (UART MR). The Automatic Echo mode allows bit-by-bit retransmission. When a bit is received on the URXD line, it is sent to the UTXD line. The transmitter operates normally, but has no effect on the UTXD line. The Local Loopback mode allows the transmitted characters to be received. UTXD and URXD pins are not used and the output of the transmitter is internally connected to the input of the receiver. The URXD pin level has no effect and the UTXD line is held high, as in idle state. The Remote Loopback mode directly connects the URXD pin to the UTXD line. The transmitter and the receiver are disabled and have no effect. This mode allows a bit-by-bit retransmission. Figure 32-11. Test Modes # 32.6 Universal Asynchronous Receiver Transmitter (UART) User Interface Table 32-3. Register Mapping | Offset | Register | Name | Access | Reset | |-----------------|------------------------------|-----------|------------|-------| | 0x0000 | Control Register | UART_CR | Write-only | _ | | 0x0004 | Mode Register | UART_MR | Read-write | 0x0 | | 0x0008 | Interrupt Enable Register | UART_IER | Write-only | _ | | 0x000C | Interrupt Disable Register | UART_IDR | Write-only | _ | | 0x0010 | Interrupt Mask Register | UART_IMR | Read-only | 0x0 | | 0x0014 | Status Register | UART_SR | Read-only | _ | | 0x0018 | Receive Holding Register | UART_RHR | Read-only | 0x0 | | 0x001C | Transmit Holding Register | UART_THR | Write-only | _ | | 0x0020 | Baud Rate Generator Register | UART_BRGR | Read-write | 0x0 | | 0x0024 - 0x003C | Reserved | _ | _ | - | | 0x004C - 0x00FC | Reserved | _ | _ | _ | | 0x0100 - 0x0124 | PDC Area | _ | _ | - | ## 32.6.1 UART Control Register Name: UART\_CR Address: 0x400E0600 (0), 0x400E0800 (1) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------|------|-------|------|-------|-------|----|--------| | _ | 1 | - | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | | - | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | ı | _ | _ | _ | _ | RSTSTA | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TXDIS | TXEN | RXDIS | RXEN | RSTTX | RSTRX | _ | _ | #### RSTRX: Reset Receiver 0 = No effect. 1 = The receiver logic is reset and disabled. If a character is being received, the reception is aborted. #### RSTTX: Reset Transmitter 0 = No effect. 1 = The transmitter logic is reset and disabled. If a character is being transmitted, the transmission is aborted. ### • RXEN: Receiver Enable 0 = No effect. 1 = The receiver is enabled if RXDIS is 0. ### RXDIS: Receiver Disable 0 = No effect. 1 = The receiver is disabled. If a character is being processed and RSTRX is not set, the character is completed before the receiver is stopped. ### • TXEN: Transmitter Enable 0 = No effect. 1 = The transmitter is enabled if TXDIS is 0. ### • TXDIS: Transmitter Disable 0 = No effect. 1 = The transmitter is disabled. If a character is being processed and a character has been written in the UART\_THR and RSTTX is not set, both characters are completed before the transmitter is stopped. ### · RSTSTA: Reset Status Bits 0 = No effect. 1 = Resets the status bits PARE, FRAME and OVRE in the UART\_SR. ## 32.6.2 UART Mode Register Name: UART\_MR **Address:** 0x400E0604 (0), 0x400E0804 (1) Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|------|----|----|----|-----|----|----| | _ | _ | 1 | _ | | 1 | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | CHM | 1ODE | ı | _ | | PAR | | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | _ | _ | ## • PAR: Parity Type | Value | Name | Description | |-------|-------|---------------------------| | 0 | EVEN | Even parity | | 1 | ODD | Odd parity | | 2 | SPACE | Space: parity forced to 0 | | 3 | MARK | Mark: parity forced to 1 | | 4 | NO | No parity | ## • CHMODE: Channel Mode | Value | Name | Description | | | |-------|-----------------|-----------------|--|--| | 0 | NORMAL | Normal Mode | | | | 1 | AUTOMATIC | Automatic Echo | | | | 2 | LOCAL_LOOPBACK | Local Loopback | | | | 3 | REMOTE_LOOPBACK | Remote Loopback | | | ## 32.6.3 UART Interrupt Enable Register Name: UART\_IER **Address:** 0x400E0608 (0), 0x400E0808 (1) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------|-------|------|--------|--------|----|---------|-------| | _ | _ | _ | _ | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | | ı | _ | _ | _ | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | ı | RXBUFF | TXBUFE | _ | TXEMPTY | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PARE | FRAME | OVRE | ENDTX | ENDRX | _ | TXRDY | RXRDY | • RXRDY: Enable RXRDY Interrupt • TXRDY: Enable TXRDY Interrupt • ENDRX: Enable End of Receive Transfer Interrupt • ENDTX: Enable End of Transmit Interrupt • OVRE: Enable Overrun Error Interrupt • FRAME: Enable Framing Error Interrupt • PARE: Enable Parity Error Interrupt • TXEMPTY: Enable TXEMPTY Interrupt • TXBUFE: Enable Buffer Empty Interrupt • RXBUFF: Enable Buffer Full Interrupt 0 = No effect. 1 = Enables the corresponding interrupt. ## 32.6.4 UART Interrupt Disable Register Name: UART\_IDR **Address:** 0x400E060C (0), 0x400E080C (1) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------|-------|------|--------|--------|----|---------|-------| | _ | 1 | 1 | _ | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | - | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | ı | ı | RXBUFF | TXBUFE | _ | TXEMPTY | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PARE | FRAME | OVRE | ENDTX | ENDRX | _ | TXRDY | RXRDY | • RXRDY: Disable RXRDY Interrupt • TXRDY: Disable TXRDY Interrupt • ENDRX: Disable End of Receive Transfer Interrupt • ENDTX: Disable End of Transmit Interrupt • OVRE: Disable Overrun Error Interrupt • FRAME: Disable Framing Error Interrupt • PARE: Disable Parity Error Interrupt • TXEMPTY: Disable TXEMPTY Interrupt • TXBUFE: Disable Buffer Empty Interrupt • RXBUFF: Disable Buffer Full Interrupt 0 = No effect. 1 = Disables the corresponding interrupt. ## 32.6.5 UART Interrupt Mask Register Name: UART\_IMR **Address:** 0x400E0610 (0), 0x400E0810 (1) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------|-------|------|--------|--------|----|---------|-------| | _ | _ | _ | _ | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | | ı | _ | _ | _ | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | ı | RXBUFF | TXBUFE | _ | TXEMPTY | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PARE | FRAME | OVRE | ENDTX | ENDRX | _ | TXRDY | RXRDY | • RXRDY: Mask RXRDY Interrupt • TXRDY: Disable TXRDY Interrupt • ENDRX: Mask End of Receive Transfer Interrupt • ENDTX: Mask End of Transmit Interrupt • OVRE: Mask Overrun Error Interrupt • FRAME: Mask Framing Error Interrupt • PARE: Mask Parity Error Interrupt • TXEMPTY: Mask TXEMPTY Interrupt • TXBUFE: Mask TXBUFE Interrupt • RXBUFF: Mask RXBUFF Interrupt 0 = The corresponding interrupt is disabled. 1 = The corresponding interrupt is enabled. ## 32.6.6 UART Status Register Name: UART\_SR **Address:** 0x400E0614 (0), 0x400E0814 (1) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------|-------|------|--------|--------|----|---------|-------| | _ | 1 | - | _ | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | 1 | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | ı | ı | RXBUFF | TXBUFE | _ | TXEMPTY | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PARE | FRAME | OVRE | ENDTX | ENDRX | _ | TXRDY | RXRDY | ## RXRDY: Receiver Ready 0 = No character has been received since the last read of the UART\_RHR or the receiver is disabled. 1 = At least one complete character has been received, transferred to UART\_RHR and not yet read. ### TXRDY: Transmitter Ready 0 = A character has been written to UART\_THR and not yet transferred to the Shift Register, or the transmitter is disabled. 1 = There is no character written to UART\_THR not yet transferred to the Shift Register. ### . ENDRX: End of Receiver Transfer 0 = The End of Transfer signal from the receiver Peripheral Data Controller channel is inactive. 1 = The End of Transfer signal from the receiver Peripheral Data Controller channel is active. ### • ENDTX: End of Transmitter Transfer 0 = The End of Transfer signal from the transmitter Peripheral Data Controller channel is inactive. 1 = The End of Transfer signal from the transmitter Peripheral Data Controller channel is active. ### • OVRE: Overrun Error 0 = No overrun error has occurred since the last RSTSTA. 1 = At least one overrun error has occurred since the last RSTSTA. ### • FRAME: Framing Error 0 = No framing error has occurred since the last RSTSTA. 1 = At least one framing error has occurred since the last RSTSTA. ### PARE: Parity Error 0 = No parity error has occurred since the last RSTSTA. 1 = At least one parity error has occurred since the last RSTSTA. ## TXEMPTY: Transmitter Empty 0 = There are characters in UART THR, or characters being processed by the transmitter, or the transmitter is disabled. 1 = There are no characters in UART\_THR and there are no characters being processed by the transmitter. # • TXBUFE: Transmission Buffer Empty - 0 =The buffer empty signal from the transmitter PDC channel is inactive. - 1 = The buffer empty signal from the transmitter PDC channel is active. # • RXBUFF: Receive Buffer Full - 0 = The buffer full signal from the receiver PDC channel is inactive. - 1 = The buffer full signal from the receiver PDC channel is active. # 32.6.7 UART Receiver Holding Register Name: UART\_RHR Address: 0x400E0618 (0), 0x400E0818 (1) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|-------|----|----|----|----|----|----|--|--| | _ | _ | 1 | - | | 1 | 1 | _ | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | _ | _ | ı | ı | | 1 | ı | _ | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | _ | _ | ı | ı | - | - | ı | _ | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | RXCHR | | | | | | | | | # • RXCHR: Received Character Last received character if RXRDY is set. # 32.6.8 UART Transmit Holding Register Name: UART\_THR **Address:** 0x400E061C (0), 0x400E081C (1) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|-------|----|----|----|----|----|----|--|--|--| | _ | _ | ı | ı | 1 | 1 | ı | _ | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | _ | _ | ı | ı | | ı | ı | _ | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | _ | _ | ı | ı | - | ı | ı | _ | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | TXCHR | | | | | | | | | | # • TXCHR: Character to be Transmitted Next character to be transmitted after the current character if TXRDY is not set. # 32.6.9 UART Baud Rate Generator Register Name: UART\_BRGR **Address:** 0x400E0620 (0), 0x400E0820 (1) Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |----|----|----|----|----|----|----|----|--|--| | _ | _ | 1 | | 1 | 1 | 1 | _ | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | _ | _ | ı | - | _ | _ | 1 | _ | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | С | D | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | CD | | | | | | | | | ## • CD: Clock Divisor 0 = Baud Rate Clock is disabled 1 to $65,535 = MCK / (CD \times 16)$ # 33. Universal Synchronous Asynchronous Receiver Transmitter (USART) # 33.1 Description The Universal Synchronous Asynchronous Receiver Transceiver (USART) provides one full duplex universal synchronous asynchronous serial link. Data frame format is widely programmable (data length, parity, number of stop bits) to support a maximum of standards. The receiver implements parity error, framing error and overrun error detection. The receiver time-out enables handling variable-length frames and the transmitter timeguard facilitates communications with slow remote devices. Multidrop communications are also supported through address bit handling in reception and transmission. The USART features three test modes: remote loopback, local loopback and automatic echo. The USART supports specific operating modes providing interfaces on RS485 and SPI buses, with ISO7816 T = 0 or T = 1 smart card slots, infrared transceivers and connection to modem ports. The hardware handshaking feature enables an out-of-band flow control by automatic management of the pins RTS and CTS. The USART supports the connection to the Peripheral DMA Controller, which enables data transfers to the transmitter and from the receiver. The PDC provides chained buffer management without any intervention of the processor. # 33.2 Embedded Characteristics - Programmable Baud Rate Generator - 5- to 9-bit Full-duplex Synchronous or Asynchronous Serial Communications - 1, 1.5 or 2 Stop Bits in Asynchronous Mode or 1 or 2 Stop Bits in Synchronous Mode - Parity Generation and Error Detection - Framing Error Detection, Overrun Error Detection - MSB- or LSB-first - Optional Break Generation and Detection - By 8 or by 16 Over-sampling Receiver Frequency - Optional Hardware Handshaking RTS-CTS - Optional Modem Signal Management DTR-DSR-DCD-RI - Receiver Time-out and Transmitter Timeguard - Optional Multidrop Mode with Address Generation and Detection - RS485 with Driver Control Signal - ISO7816, T = 0 or T = 1 Protocols for Interfacing with Smart Cards - NACK Handling, Error Counter with Repetition and Iteration Limit - IrDA Modulation and Demodulation - Communication at up to 115.2 Kbps - SPI Mode - Master or Slave - Serial Clock Programmable Phase and Polarity - SPI Serial Clock (SCK) Frequency up to Internal Clock Frequency MCK/6 - Test Modes - Remote Loopback, Local Loopback, Automatic Echo - Supports Connection of: - Two Peripheral DMA Controller Channels (PDC) - Offers Buffer Transfer without Processor Intervention # 33.3 Block Diagram Figure 33-1. USART Block Diagram Table 33-1. SPI Operating Mode | PIN | USART | SPI Slave | SPI Master | | | | | | | | |-----|-------|-----------|------------|--|--|--|--|--|--|--| | RXD | RXD | MOSI | MISO | | | | | | | | | TXD | TXD | MISO | MOSI | | | | | | | | | RTS | RTS | _ | CS | | | | | | | | | CTS | CTS | CS | _ | | | | | | | | # 33.4 Application Block Diagram Figure 33-2. Application Block Diagram # 33.5 I/O Lines Description Table 33-2. I/O Line Description | Name | Description | Туре | Active Level | |------|--------------------------------------------------|---------|--------------| | SCK | Serial Clock | I/O | | | | Transmit Serial Data | | | | TXD | or Master Out Slave In (MOSI) in SPI Master Mode | I/O | | | | or Master In Slave Out (MISO) in SPI Slave Mode | | | | | Receive Serial Data | | | | RXD | or Master In Slave Out (MISO) in SPI Master Mode | Input | | | | or Master Out Slave In (MOSI) in SPI Slave Mode | | | | RI | Ring Indicator | Input | Low | | DSR | Data Set Ready | Input | Low | | DCD | Data Carrier Detect | Input | Low | | DTR | Data Terminal Ready | Output | Low | | CTC | Clear to Send | lanut | Low | | CTS | or Slave Select (NSS) in SPI Slave Mode | Input | Low | | DTC | Request to Send | Quitnut | Low | | RTS | or Slave Select (NSS) in SPI Master Mode | Output | LOW | # 33.6 Product Dependencies #### 33.6.1 I/O Lines The pins used for interfacing the USART may be multiplexed with the PIO lines. The programmer must first program the PIO controller to assign the desired USART pins to their peripheral function. If I/O lines of the USART are not used by the application, they can be used for other purposes by the PIO Controller. To prevent the TXD line from falling when the USART is disabled, the use of an internal pull up is mandatory. If the hardware handshaking feature or Modem mode is used, the internal pull up on TXD must also be enabled. All the pins of the modems may or may not be implemented on the USART. Only USART1 fully equipped with all the modem signals. On USARTs not equipped with the corresponding pin, the associated control bits and statuses have no effect on the behavior of the USART. Table 33-3. I/O Lines | Instance | Signal | I/O Line | Peripheral | |----------|--------|----------|------------| | USART0 | CTS0 | PA8 | Α | | USART0 | RTS0 | PA7 | Α | | USART0 | RXD0 | PA5 | Α | | USART0 | SCK0 | PA2 | В | | USART0 | TXD0 | PA6 | Α | | USART1 | CTS1 | PA25 | Α | | USART1 | DCD1 | PA26 | Α | | USART1 | DSR1 | PA28 | Α | | USART1 | DTR1 | PA27 | Α | | USART1 | RI1 | PA29 | Α | | USART1 | RTS1 | PA24 | Α | | USART1 | RXD1 | PA21 | Α | | USART1 | SCK1 | PA23 | Α | | USART1 | TXD1 | PA22 | Α | | USART2 | CTS2 | PC17 | В | | USART2 | RTS2 | PC16 | В | | USART2 | RXD2 | PC9 | В | | USART2 | SCK2 | PC14 | В | | USART2 | TXD2 | PC10 | В | ## 33.6.2 Power Management The USART is not continuously clocked. The programmer must first enable the USART Clock in the Power Management Controller (PMC) before using the USART. However, if the application does not require USART operations, the USART clock can be stopped when not needed and be restarted later. In this case, the USART will resume its operations where it left off. Configuring the USART does not require the USART clock to be enabled. # 33.6.3 Interrupt The USART interrupt line is connected on one of the internal sources of the Interrupt Controller. Using the USART interrupt requires the Interrupt Controller to be programmed first. Note that it is not recommended to use the USART interrupt line in edge sensitive mode. Table 33-4. Peripheral IDs | Instance | ID | |----------|----| | USART0 | 14 | | USART1 | 15 | | USART2 | 16 | # 33.7 Functional Description The USART is capable of managing several types of serial synchronous or asynchronous communications. It supports the following communication modes: - 5- to 9-bit full-duplex asynchronous serial communication - MSB- or LSB-first - 1, 1.5 or 2 stop bits - Parity even, odd, marked, space or none - By 8 or by 16 over-sampling receiver frequency - Optional hardware handshaking - Optional modem signals management - Optional break management - Optional multidrop serial communication - High-speed 5- to 9-bit full-duplex synchronous serial communication - MSB- or LSB-first - 1 or 2 stop bits - Parity even, odd, marked, space or none - By 8 or by 16 over-sampling frequency - Optional hardware handshaking - Optional modem signals management - Optional break management - Optional multidrop serial communication - RS485 with driver control signal - ISO7816, T0 or T1 protocols for interfacing with smart cards - NACK handling, error counter with repetition and iteration limit, inverted data. - InfraRed IrDA Modulation and Demodulation - SPI Mode - Master or Slave - Serial Clock Programmable Phase and Polarity - SPI Serial Clock (SCK) Frequency up to Internal Clock Frequency MCK/6 - Test modes - Remote loopback, local loopback, automatic echo #### 33.7.1 Baud Rate Generator The Baud Rate Generator provides the bit period clock named the Baud Rate Clock to both the receiver and the transmitter. The Baud Rate Generator clock source can be selected by setting the USCLKS field in the Mode Register (US\_MR) between: - the Master Clock MCK - a division of the Master Clock, the divider being product dependent, but generally set to 8 - the external clock, available on the SCK pin The Baud Rate Generator is based upon a 16-bit divider, which is programmed with the CD field of the Baud Rate Generator Register (US\_BRGR). If CD is programmed to 0, the Baud Rate Generator does not generate any clock. If CD is programmed to 1, the divider is bypassed and becomes inactive. If the external SCK clock is selected, the duration of the low and high levels of the signal provided on the SCK pin must be longer than a Master Clock (MCK) period. The frequency of the signal provided on SCK must be at least 3 times lower than MCK in USART mode, or 6 in SPI mode. Figure 33-3. Baud Rate Generator # 33.7.1.1 Baud Rate in Asynchronous Mode If the USART is programmed to operate in asynchronous mode, the selected clock is first divided by CD, which is field programmed in the Baud Rate Generator Register (US\_BRGR). The resulting clock is provided to the receiver as a sampling clock and then divided by 16 or 8, depending on the programming of the OVER bit in US MR. If OVER is set to 1, the receiver sampling is 8 times higher than the baud rate clock. If OVER is cleared, the sampling is performed at 16 times the baud rate clock. The following formula performs the calculation of the Baud Rate. $$Baudrate = \frac{SelectedClock}{(8(2-Over)CD)}$$ This gives a maximum baud rate of MCK divided by 8, assuming that MCK is the highest possible clock and that OVER is programmed to 1. # **Baud Rate Calculation Example** Table 33-5 shows calculations of CD to obtain a baud rate at 38400 bauds for different source clock frequencies. This table also shows the actual resulting baud rate and the error. Table 33-5. Baud Rate Example (OVER = 0) | Source Clock | Expected Baud<br>Rate | Calculation Result | CD | Actual Baud Rate | Error | |--------------|-----------------------|--------------------|----|------------------|-------| | MHz | Bit/s | | | Bit/s | | | 3 686 400 | 38 400 | 6.00 | 6 | 38 400.00 | 0.00% | | 4 915 200 | 38 400 | 8.00 | 8 | 38 400.00 | 0.00% | | 5 000 000 | 38 400 | 8.14 | 8 | 39 062.50 | 1.70% | | 7 372 800 | 38 400 | 12.00 | 12 | 38 400.00 | 0.00% | | 8 000 000 | 38 400 | 13.02 | 13 | 38 461.54 | 0.16% | | 12 000 000 | 38 400 | 19.53 | 20 | 37 500.00 | 2.40% | | 12 288 000 | 38 400 | 20.00 | 20 | 38 400.00 | 0.00% | | 14 318 180 | 38 400 | 23.30 | 23 | 38 908.10 | 1.31% | | 14 745 600 | 38 400 | 24.00 | 24 | 38 400.00 | 0.00% | | 18 432 000 | 38 400 | 30.00 | 30 | 38 400.00 | 0.00% | | 24 000 000 | 38 400 | 39.06 | 39 | 38 461.54 | 0.16% | | 24 576 000 | 38 400 | 40.00 | 40 | 38 400.00 | 0.00% | | 25 000 000 | 38 400 | 40.69 | 40 | 38 109.76 | 0.76% | | 32 000 000 | 38 400 | 52.08 | 52 | 38 461.54 | 0.16% | | 32 768 000 | 38 400 | 53.33 | 53 | 38 641.51 | 0.63% | | 33 000 000 | 38 400 | 53.71 | 54 | 38 194.44 | 0.54% | | 40 000 000 | 38 400 | 65.10 | 65 | 38 461.54 | 0.16% | | 50 000 000 | 38 400 | 81.38 | 81 | 38 580.25 | 0.47% | The baud rate is calculated with the following formula: $$BaudRate = MCK/CD \times 16$$ The baud rate error is calculated with the following formula. It is not recommended to work with an error higher than 5%. $$Error = 1 - \left(\frac{ExpectedBaudRate}{ActualBaudRate}\right)$$ ## 33.7.1.2 Fractional Baud Rate in Asynchronous Mode The Baud Rate generator previously defined is subject to the following limitation: the output frequency changes by only integer multiples of the reference frequency. An approach to this problem is to integrate a fractional N clock generator that has a high resolution. The generator architecture is modified to obtain Baud Rate changes by a fraction of the reference source clock. This fractional part is programmed with the FP field in the Baud Rate Generator Register (US\_BRGR). If FP is not 0, the fractional part is activated. The resolution is one eighth of the clock divider. This feature is only available when using USART normal mode. The fractional Baud Rate is calculated using the following formula: $$Baudrate = \frac{SelectedClock}{\left(8(2-Over)\left(CD + \frac{FP}{8}\right)\right)}$$ The modified architecture is presented below: Figure 33-4. Fractional Baud Rate Generator ## 33.7.1.3 Baud Rate in Synchronous Mode or SPI Mode If the USART is programmed to operate in synchronous mode, the selected clock is simply divided by the field CD in US\_BRGR. $$BaudRate = \frac{SelectedClock}{CD}$$ In synchronous mode, if the external clock is selected (USCLKS = 3), the clock is provided directly by the signal on the USART SCK pin. No division is active. The value written in US\_BRGR has no effect. The external clock frequency must be at least 3 times lower than the system clock. In synchronous mode master (USCLKS = 0 or 1, CLK0 set to 1), the receive part limits the SCK maximum frequency to MCK/3 in USART mode, or MCK/6 in SPI mode. When either the external clock SCK or the internal clock divided (MCK/DIV) is selected, the value programmed in CD must be even if the user has to ensure a 50:50 mark/space ratio on the SCK pin. If the internal clock MCK is selected, the Baud Rate Generator ensures a 50:50 duty cycle on the SCK pin, even if the value programmed in CD is odd. #### 33.7.1.4 Baud Rate in ISO 7816 Mode The ISO7816 specification defines the bit rate with the following formula: $$B = \frac{Di}{Fi} \times f$$ where: - B is the bit rate - Di is the bit-rate adjustment factor - Fi is the clock frequency division factor - f is the ISO7816 clock frequency (Hz) Di is a binary value encoded on a 4-bit field, named DI, as represented in Table 33-6. Table 33-6. Binary and Decimal Values for Di | DI field | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 1000 | 1001 | |--------------|------|------|------|------|------|------|------|------| | Di (decimal) | 1 | 2 | 4 | 8 | 16 | 32 | 12 | 20 | Fi is a binary value encoded on a 4-bit field, named FI, as represented in Table 33-7. Table 33-7. Binary and Decimal Values for Fi | FI field | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 1001 | 1010 | 1011 | 1100 | 1101 | |--------------|------|------|------|------|------|------|------|------|------|------|------|------| | Fi (decimal) | 372 | 372 | 558 | 744 | 1116 | 1488 | 1860 | 512 | 768 | 1024 | 1536 | 2048 | Table 33-8 shows the resulting Fi/Di Ratio, which is the ratio between the ISO7816 clock and the baud rate clock. Table 33-8. Possible Values for the Fi/Di Ratio | Fi/Di | 372 | 558 | 774 | 1116 | 1488 | 1806 | 512 | 768 | 1024 | 1536 | 2048 | |-------|-------|-------|-------|-------|------|-------|-------|------|-------|------|-------| | 1 | 372 | 558 | 744 | 1116 | 1488 | 1860 | 512 | 768 | 1024 | 1536 | 2048 | | 2 | 186 | 279 | 372 | 558 | 744 | 930 | 256 | 384 | 512 | 768 | 1024 | | 4 | 93 | 139.5 | 186 | 279 | 372 | 465 | 128 | 192 | 256 | 384 | 512 | | 8 | 46.5 | 69.75 | 93 | 139.5 | 186 | 232.5 | 64 | 96 | 128 | 192 | 256 | | 16 | 23.25 | 34.87 | 46.5 | 69.75 | 93 | 116.2 | 32 | 48 | 64 | 96 | 128 | | 32 | 11.62 | 17.43 | 23.25 | 34.87 | 46.5 | 58.13 | 16 | 24 | 32 | 48 | 64 | | 12 | 31 | 46.5 | 62 | 93 | 124 | 155 | 42.66 | 64 | 85.33 | 128 | 170.6 | | 20 | 18.6 | 27.9 | 37.2 | 55.8 | 74.4 | 93 | 25.6 | 38.4 | 51.2 | 76.8 | 102.4 | If the USART is configured in ISO7816 Mode, the clock selected by the USCLKS field in the Mode Register (US\_MR) is first divided by the value programmed in the field CD in the Baud Rate Generator Register (US\_BRGR). The resulting clock can be provided to the SCK pin to feed the smart card clock inputs. This means that the CLKO bit can be set in US MR. This clock is then divided by the value programmed in the FI\_DI\_RATIO field in the FI\_DI\_Ratio register (US\_FIDI). This is performed by the Sampling Divider, which performs a division by up to 2047 in ISO7816 Mode. The non-integer values of the Fi/Di Ratio are not supported and the user must program the FI\_DI\_RATIO field to a value as close as possible to the expected value. The FI\_DI\_RATIO field resets to the value 0x174 (372 in decimal) and is the most common divider between the ISO7816 clock and the bit rate (Fi = 372, Di = 1). Figure 33-5 shows the relation between the Elementary Time Unit, corresponding to a bit time, and the ISO 7816 clock. Figure 33-5. Elementary Time Unit (ETU) #### 33.7.2 Receiver and Transmitter Control After reset, the receiver is disabled. The user must enable the receiver by setting the RXEN bit in the Control Register (US\_CR). However, the receiver registers can be programmed before the receiver clock is enabled. After reset, the transmitter is disabled. The user must enable it by setting the TXEN bit in the Control Register (US\_CR). However, the transmitter registers can be programmed before being enabled. The Receiver and the Transmitter can be enabled together or independently. At any time, the software can perform a reset on the receiver or the transmitter of the USART by setting the corresponding bit, RSTRX and RSTTX respectively, in the Control Register (US\_CR). The software resets clear the status flag and reset internal state machines but the user interface configuration registers hold the value configured prior to software reset. Regardless of what the receiver or the transmitter is performing, the communication is immediately stopped. The user can also independently disable the receiver or the transmitter by setting RXDIS and TXDIS respectively in US\_CR. If the receiver is disabled during a character reception, the USART waits until the end of reception of the current character, then the reception is stopped. If the transmitter is disabled while it is operating, the USART waits the end of transmission of both the current character and character being stored in the Transmit Holding Register (US\_THR). If a timeguard is programmed, it is handled normally. ## 33.7.3 Synchronous and Asynchronous Modes # 33.7.3.1 Transmitter Operations The transmitter performs the same in both synchronous and asynchronous operating modes (SYNC = 0 or SYNC = 1). One start bit, up to 9 data bits, one optional parity bit and up to two stop bits are successively shifted out on the TXD pin at each falling edge of the programmed serial clock. The number of data bits is selected by the CHRL field and the MODE 9 bit in the Mode Register (US\_MR). Nine bits are selected by setting the MODE 9 bit regardless of the CHRL field. The parity bit is set according to the PAR field in US\_MR. The even, odd, space, marked or none parity bit can be configured. The MSBF field in US\_MR configures which data bit is sent first. If written to 1, the most significant bit is sent first. If written to 0, the less significant bit is sent first. The number of stop bits is selected by the NBSTOP field in US\_MR. The 1.5 stop bit is supported in asynchronous mode only. Figure 33-6. Character Transmit The characters are sent by writing in the Transmit Holding Register (US\_THR). The transmitter reports two status bits in the Channel Status Register (US\_CSR): TXRDY (Transmitter Ready), which indicates that US\_THR is empty and TXEMPTY, which indicates that all the characters written in US\_THR have been processed. When the current character processing is completed, the last character written in US\_THR is transferred into the Shift Register of the transmitter and US\_THR becomes empty, thus TXRDY rises. Both TXRDY and TXEMPTY bits are low when the transmitter is disabled. Writing a character in US\_THR while TXRDY is low has no effect and the written character is lost. Figure 33-7. Transmitter Status #### 33.7.3.2 Manchester Encoder When the Manchester encoder is in use, characters transmitted through the USART are encoded based on biphase Manchester II format. To enable this mode, set the MAN field in the US\_MR register to 1. Depending on polarity configuration, a logic level (zero or one), is transmitted as a coded signal one-to-zero or zero-to-one. Thus, a transition always occurs at the midpoint of each bit time. It consumes more bandwidth than the original NRZ signal (2x) but the receiver has more error control since the expected input must show a change at the center of a bit cell. An example of Manchester encoded sequence is: the byte 0xB1 or 10110001 encodes to 10 01 10 10 01 01 10, assuming the default polarity of the encoder. Figure 33-8 illustrates this coding scheme. Figure 33-8. NRZ to Manchester Encoding The Manchester encoded character can also be encapsulated by adding both a configurable preamble and a start frame delimiter pattern. Depending on the configuration, the preamble is a training sequence, composed of a pre- defined pattern with a programmable length from 1 to 15 bit times. If the preamble length is set to 0, the preamble waveform is not generated prior to any character. The preamble pattern is chosen among the following sequences: ALL\_ONE, ALL\_ZERO, ONE\_ZERO or ZERO\_ONE, writing the field TX\_PP in the US\_MAN register, the field TX\_PL is used to configure the preamble length. Figure 33-9 illustrates and defines the valid patterns. To improve flexibility, the encoding scheme can be configured using the TX\_MPOL field in the US\_MAN register. If the TX\_MPOL field is set to zero (default), a logic zero is encoded with a zero-to-one transition and a logic one is encoded with a one-to-zero transition and a logic zero is encoded with a zero-to-one transition. Manchester encoded data 8 bit width "ALL\_ONE" Preamble Manchester encoded data 8 bit width "ALL\_ZERO" Preamble Figure 33-9. Preamble Patterns, Default Polarity Assumed **Txd** Manchester encoded data A start frame delimiter is to be configured using the ONEBIT field in the US\_MR register. It consists of a user-defined pattern that indicates the beginning of a valid data. Figure 33-10 illustrates these patterns. If the start frame delimiter, also known as start bit, is one bit, (ONEBIT to 1), a logic zero is Manchester encoded and indicates that a new character is being sent serially on the line. If the start frame delimiter is a synchronization pattern also referred to as sync (ONEBIT to 0), a sequence of 3 bit times is sent serially on the line to indicate the start of a new character. The sync waveform is in itself an invalid Manchester waveform as the transition occurs at the middle of the second bit time. Two distinct sync patterns are used: the command sync and the data sync. The command sync has a logic one level for one and a half bit times, then a transition to logic zero for the second one and a half bit times. If the MODSYNC field in the US\_MR register is set to 1, the next character is a command. If it is set to 0, the next character is a data. When direct memory access is used, the MODSYNC field can be immediately updated with a modified character located in memory. To enable this mode, VAR\_SYNC field in US\_MR register must be set to 1. In this case, the MODSYNC field in US\_MR is bypassed and the sync configuration is held in the TXSYNH in the US\_THR register. The USART character format is modified and includes sync information. SFD DATA Figure 33-10. Start Frame Delimiter #### **Drift Compensation** Drift compensation is available only in 16X oversampling mode. An hardware recovery system allows a larger clock drift. To enable the hardware system, the bit in the USART\_MAN register must be set. If the RXD edge is one 16X clock cycle from the expected edge, this is considered as normal jitter and no corrective actions is taken. If the RXD event is between 4 and 2 clock cycles before the expected edge, then the current period is shortened by one clock cycle. If the RXD event is between 2 and 3 clock cycles after the expected edge, then the current period is lengthened by one clock cycle. These intervals are considered to be drift and so corrective actions are automatically taken. Figure 33-11. Bit Resynchronization ## 33.7.3.3 Asynchronous Receiver If the USART is programmed in asynchronous operating mode (SYNC = 0), the receiver oversamples the RXD input line. The oversampling is either 16 or 8 times the Baud Rate clock, depending on the OVER bit in the Mode Register (US\_MR). The receiver samples the RXD line. If the line is sampled during one half of a bit time to 0, a start bit is detected and data, parity and stop bits are successively sampled on the bit rate clock. If the oversampling is 16, (OVER to 0), a start is detected at the eighth sample to 0. Then, data bits, parity bit and stop bit are sampled on each 16 sampling clock cycle. If the oversampling is 8 (OVER to 1), a start bit is detected at the fourth sample to 0. Then, data bits, parity bit and stop bit are sampled on each 8 sampling clock cycle. The number of data bits, first bit sent and parity mode are selected by the same fields and bits as the transmitter, i.e. respectively CHRL, MODE9, MSBF and PAR. For the synchronization mechanism **only**, the number of stop bits has no effect on the receiver as it considers only one stop bit, regardless of the field NBSTOP, so that resynchronization between the receiver and the transmitter can occur. Moreover, as soon as the stop bit is sampled, the receiver starts looking for a new start bit so that resynchronization can also be accomplished when the transmitter is operating with one stop bit. Figure 33-12 and Figure 33-13 illustrate start detection and character reception when USART operates in asynchronous mode. Figure 33-12. Asynchronous Start Detection Figure 33-13. Asynchronous Character Reception Example: 8-bit, Parity Enabled #### 33.7.3.4 Manchester Decoder When the MAN field in US\_MR register is set to 1, the Manchester decoder is enabled. The decoder performs both preamble and start frame delimiter detection. One input line is dedicated to Manchester encoded input data. An optional preamble sequence can be defined, its length is user-defined and totally independent of the emitter side. Use RX\_PL in US\_MAN register to configure the length of the preamble sequence. If the length is set to 0, no preamble is detected and the function is disabled. In addition, the polarity of the input stream is programmable with RX\_MPOL field in US\_MAN register. Depending on the desired application the preamble pattern matching is to be defined via the RX\_PP field in US\_MAN. See Figure 33-9 for available preamble patterns. Unlike preamble, the start frame delimiter is shared between Manchester Encoder and Decoder. So, if ONEBIT field is set to 1, only a zero encoded Manchester can be detected as a valid start frame delimiter. If ONEBIT is set to 0, only a sync pattern is detected as a valid start frame delimiter. Decoder operates by detecting transition on incoming stream. If RXD is sampled during one quarter of a bit time to zero, a start bit is detected. See Figure 33-14. The sample pulse rejection mechanism applies. Figure 33-14. Asynchronous Start Bit Detection The receiver is activated and starts Preamble and Frame Delimiter detection, sampling the data at one quarter and then three quarters. If a valid preamble pattern or start frame delimiter is detected, the receiver continues decoding with the same synchronization. If the stream does not match a valid pattern or a valid start frame delimiter, the receiver re-synchronizes on the next valid edge. The minimum time threshold to estimate the bit value is three quarters of a bit time. If a valid preamble (if used) followed with a valid start frame delimiter is detected, the incoming stream is decoded into NRZ data and passed to USART for processing. Figure 33-15 illustrates Manchester pattern mismatch. When incoming data stream is passed to the USART, the receiver is also able to detect Manchester code violation. A code violation is a lack of transition in the middle of a bit cell. In this case, MANE flag in US\_CSR register is raised. It is cleared by writing the Control Register (US\_CR) with the RSTSTA bit to 1. See Figure 33-16 for an example of Manchester error detection during data phase. Figure 33-15. Preamble Pattern Mismatch Figure 33-16. Manchester Error Flag When the start frame delimiter is a sync pattern (ONEBIT field to 0), both command and data delimiter are supported. If a valid sync is detected, the received character is written as RXCHR field in the US\_RHR register and the RXSYNH is updated. RXCHR is set to 1 when the received character is a command, and it is set to 0 if the received character is a data. This mechanism alleviates and simplifies the direct memory access as the character contains its own sync field in the same register. As the decoder is setup to be used in unipolar mode, the first bit of the frame has to be a zero-to-one transition. ## 33.7.3.5 Radio Interface: Manchester Encoded USART Application This section describes low data rate RF transmission systems and their integration with a Manchester encoded USART. These systems are based on transmitter and receiver ICs that support ASK and FSK modulation schemes. The goal is to perform full duplex radio transmission of characters using two different frequency carriers. See the configuration in Figure 33-17. Figure 33-17. Manchester Encoded Characters RF Transmission The USART module is configured as a Manchester encoder/decoder. Looking at the downstream communication channel, Manchester encoded characters are serially sent to the RF emitter. This may also include a user defined preamble and a start frame delimiter. Mostly, preamble is used in the RF receiver to distinguish between a valid data from a transmitter and signals due to noise. The Manchester stream is then modulated. See Figure 33-18 for an example of ASK modulation scheme. When a logic one is sent to the ASK modulator, the power amplifier, referred to as PA, is enabled and transmits an RF signal at downstream frequency. When a logic zero is transmitted, the RF signal is turned off. If the FSK modulator is activated, two different frequencies are used to transmit data. When a logic 1 is sent, the modulator outputs an RF signal at frequency F0 and switches to F1 if the data sent is a 0. See Figure 33-19. From the receiver side, another carrier frequency is used. The RF receiver performs a bit check operation examining demodulated data stream. If a valid pattern is detected, the receiver switches to receiving mode. The demodulated stream is sent to the Manchester decoder. Because of bit checking inside RF IC, the data transferred to the microcontroller is reduced by a user-defined number of bits. The Manchester preamble length is to be defined in accordance with the RF IC configuration. Figure 33-18. ASK Modulator Output Figure 33-19. FSK Modulator Output # 33.7.3.6 Synchronous Receiver In synchronous mode (SYNC = 1), the receiver samples the RXD signal on each rising edge of the Baud Rate Clock. If a low level is detected, it is considered as a start. All data bits, the parity bit and the stop bits are sampled and the receiver waits for the next start bit. Synchronous mode operations provide a high speed transfer capability. Configuration fields and bits are the same as in asynchronous mode. Figure 33-20 illustrates a character reception in synchronous mode. Figure 33-20. Synchronous Mode Character Reception Example: 8-bit, Parity Enabled 1 Stop #### 33.7.3.7 Receiver Operations When a character reception is completed, it is transferred to the Receive Holding Register (US\_RHR) and the RXRDY bit in the Status Register (US\_CSR) rises. If a character is completed while the RXRDY is set, the OVRE (Overrun Error) bit is set. The last character is transferred into US\_RHR and overwrites the previous one. The OVRE bit is cleared by writing the Control Register (US\_CR) with the RSTSTA (Reset Status) bit to 1. Figure 33-21. Receiver Status ## 33.7.3.8 Parity The USART supports five parity modes selected by programming the PAR field in the Mode Register (US\_MR). The PAR field also enables the Multidrop mode, see "Multidrop Mode" on page 708. Even and odd parity bit generation and error detection are supported. If even parity is selected, the parity generator of the transmitter drives the parity bit to 0 if a number of 1s in the character data bit is even, and to 1 if the number of 1s is odd. Accordingly, the receiver parity checker counts the number of received 1s and reports a parity error if the sampled parity bit does not correspond. If odd parity is selected, the parity generator of the transmitter drives the parity bit to 1 if a number of 1s in the character data bit is even, and to 0 if the number of 1s is odd. Accordingly, the receiver parity checker counts the number of received 1s and reports a parity error if the sampled parity bit does not correspond. If the mark parity is used, the parity generator of the transmitter drives the parity bit to 1 for all characters. The receiver parity checker reports an error if the parity bit is sampled to 0. If the space parity is used, the parity generator of the transmitter drives the parity bit to 0 for all characters. The receiver parity checker reports an error if the parity bit is sampled to 1. If parity is disabled, the transmitter does not generate any parity bit and the receiver does not report any parity error. Table 33-9 shows an example of the parity bit for the character 0x41 (character ASCII "A") depending on the configuration of the USART. Because there are two bits to 1, 1 bit is added when a parity is odd, or 0 is added when a parity is even. Table 33-9. Parity Bit Examples | Character | Hexa | Binary | Parity Bit | Parity Mode | |-----------|------|-----------|------------|-------------| | А | 0x41 | 0100 0001 | 1 | Odd | | А | 0x41 | 0100 0001 | 0 | Even | | А | 0x41 | 0100 0001 | 1 | Mark | | А | 0x41 | 0100 0001 | 0 | Space | | А | 0x41 | 0100 0001 | None | None | When the receiver detects a parity error, it sets the PARE (Parity Error) bit in the Channel Status Register (US\_CSR). The PARE bit can be cleared by writing the Control Register (US\_CR) with the RSTSTA bit to 1. Figure 33-22 illustrates the parity bit status setting and clearing. Figure 33-22. Parity Error ## 33.7.3.9 Multidrop Mode If the PAR field in the Mode Register (US\_MR) is programmed to the value 0x6 or 0x07, the USART runs in Multidrop Mode. This mode differentiates the data characters and the address characters. Data is transmitted with the parity bit to 0 and addresses are transmitted with the parity bit to 1. If the USART is configured in multidrop mode, the receiver sets the PARE parity error bit when the parity bit is high and the transmitter is able to send a character with the parity bit high when the Control Register is written with the SENDA bit to 1. To handle parity error, the PARE bit is cleared when the Control Register is written with the bit RSTSTA to 1. The transmitter sends an address byte (parity bit set) when SENDA is written to US\_CR. In this case, the next byte written to US\_THR is transmitted as an address. Any character written in US\_THR without having written the command SENDA is transmitted normally with the parity to 0. ## 33.7.3.10Transmitter Timeguard The timeguard feature enables the USART interface with slow remote devices. The timeguard function enables the transmitter to insert an idle state on the TXD line between two characters. This idle state actually acts as a long stop bit. The duration of the idle state is programmed in the TG field of the Transmitter Timeguard Register (US\_TTGR). When this field is programmed to zero no timeguard is generated. Otherwise, the transmitter holds a high level on TXD after each transmitted byte during the number of bit periods programmed in TG in addition to the number of stop bits. As illustrated in Figure 33-23, the behavior of TXRDY and TXEMPTY status bits is modified by the programming of a timeguard. TXRDY rises only when the start bit of the next character is sent, and thus remains to 0 during the timeguard transmission if a character has been written in US\_THR. TXEMPTY remains low until the timeguard transmission is completed as the timeguard is part of the current character being transmitted. Figure 33-23. Timeguard Operations Table 33-10 indicates the maximum length of a timeguard period that the transmitter can handle in relation to the function of the Baud Rate. Table 33-10. Maximum Timeguard Length Depending on Baud Rate | Baud Rate | Bit time | Timeguard | |-----------|----------|-----------| | Bit/sec | μs | ms | | 1 200 | 833 | 212.50 | | 9 600 | 104 | 26.56 | | 14400 | 69.4 | 17.71 | | 19200 | 52.1 | 13.28 | | 28800 | 34.7 | 8.85 | | 33400 | 29.9 | 7.63 | | 56000 | 17.9 | 4.55 | | 57600 | 17.4 | 4.43 | | 115200 | 8.7 | 2.21 | #### 33.7.3.11Receiver Time-out The Receiver Time-out provides support in handling variable-length frames. This feature detects an idle condition on the RXD line. When a time-out is detected, the bit TIMEOUT in the Channel Status Register (US\_CSR) rises and can generate an interrupt, thus indicating to the driver an end of frame. The time-out delay period (during which the receiver waits for a new character) is programmed in the TO field of the Receiver Time-out Register (US\_RTOR). If the TO field is programmed to 0, the Receiver Time-out is disabled and no time-out is detected. The TIMEOUT bit in US\_CSR remains to 0. Otherwise, the receiver loads a 16-bit counter with the value programmed in TO. This counter is decremented at each bit period and reloaded each time a new character is received. If the counter reaches 0, the TIMEOUT bit in the Status Register rises. Then, the user can either: - Stop the counter clock until a new character is received. This is performed by writing the Control Register (US\_CR) with the STTTO (Start Time-out) bit to 1. In this case, the idle state on RXD before a new character is received will not provide a time-out. This prevents having to handle an interrupt before a character is received and allows waiting for the next idle state on RXD after a frame is received. - Obtain an interrupt while no character is received. This is performed by writing US\_CR with the RETTO (Reload and Start Time-out) bit to 1. If RETTO is performed, the counter starts counting down immediately from the value TO. This enables generation of a periodic interrupt so that a user time-out can be handled, for example when no key is pressed on a keyboard. If STTTO is performed, the counter clock is stopped until a first character is received. The idle state on RXD before the start of the frame does not provide a time-out. This prevents having to obtain a periodic interrupt and enables a wait of the end of frame when the idle state on RXD is detected. If RETTO is performed, the counter starts counting down immediately from the value TO. This enables generation of a periodic interrupt so that a user time-out can be handled, for example when no key is pressed on a keyboard. Figure 33-24. Receiver Time-out Block Diagram Table 33-11 gives the maximum time-out period for some standard baud rates. Figure 33-24 shows the block diagram of the Receiver Time-out feature. Table 33-11. Maximum Time-out Period | Baud Rate | Bit Time | Time-out | |-----------|----------|----------| | bit/sec | μs | ms | | 600 | 1 667 | 109 225 | | 1 200 | 833 | 54 613 | | 2 400 | 417 | 27 306 | | 4 800 | 208 | 13 653 | | 9 600 | 104 | 6 827 | Table 33-11. Maximum Time-out Period (Continued) | Baud Rate | Bit Time | Time-out | |-----------|----------|----------| | 14400 | 69 | 4 551 | | 19200 | 52 | 3 413 | | 28800 | 35 | 2 276 | | 33400 | 30 | 1 962 | | 56000 | 18 | 1 170 | | 57600 | 17 | 1 138 | | 200000 | 5 | 328 | # 33.7.3.12Framing Error The receiver is capable of detecting framing errors. A framing error happens when the stop bit of a received character is detected at level 0. This can occur if the receiver and the transmitter are fully desynchronized. A framing error is reported on the FRAME bit of the Channel Status Register (US\_CSR). The FRAME bit is asserted in the middle of the stop bit as soon as the framing error is detected. It is cleared by writing the Control Register (US\_CR) with the RSTSTA bit to 1. Figure 33-25. Framing Error Status #### 33.7.3.13Transmit Break The user can request the transmitter to generate a break condition on the TXD line. A break condition drives the TXD line low during at least one complete character. It appears the same as a 0x00 character sent with the parity and the stop bits to 0. However, the transmitter holds the TXD line at least during one character until the user requests the break condition to be removed. A break is transmitted by writing the Control Register (US\_CR) with the STTBRK bit to 1. This can be performed at any time, either while the transmitter is empty (no character in either the Shift Register or in US\_THR) or when a character is being transmitted. If a break is requested while a character is being shifted out, the character is first completed before the TXD line is held low. Once STTBRK command is requested further STTBRK commands are ignored until the end of the break is completed. The break condition is removed by writing US\_CR with the STPBRK bit to 1. If the STPBRK is requested before the end of the minimum break duration (one character, including start, data, parity and stop bits), the transmitter ensures that the break condition completes. The transmitter considers the break as though it is a character, i.e. the STTBRK and STPBRK commands are taken into account only if the TXRDY bit in US\_CSR is to 1 and the start of the break condition clears the TXRDY and TXEMPTY bits as if a character is processed. Writing US\_CR with both STTBRK and STPBRK bits to 1 can lead to an unpredictable result. All STPBRK commands requested without a previous STTBRK command are ignored. A byte written into the Transmit Holding Register while a break is pending, but not started, is ignored. After the break condition, the transmitter returns the TXD line to 1 for a minimum of 12 bit times. Thus, the transmitter ensures that the remote receiver detects correctly the end of break and the start of the next character. If the timeguard is programmed with a value higher than 12, the TXD line is held high for the timeguard period. After holding the TXD line for this period, the transmitter resumes normal operations. Figure 33-26 illustrates the effect of both the Start Break (STTBRK) and Stop Break (STPBRK) commands on the TXD line. Figure 33-26. Break Transmission ## 33.7.3.14Receive Break The receiver detects a break condition when all data, parity and stop bits are low. This corresponds to detecting a framing error with data to 0x00, but FRAME remains low. When the low stop bit is detected, the receiver asserts the RXBRK bit in US\_CSR. This bit may be cleared by writing the Control Register (US\_CR) with the bit RSTSTA to 1. An end of receive break is detected by a high level for at least 2/16 of a bit period in asynchronous operating mode or one sample at high level in synchronous operating mode. The end of break detection also asserts the RXBRK bit. ### 33.7.3.15Hardware Handshaking The USART features a hardware handshaking out-of-band flow control. The RTS and CTS pins are used to connect with the remote device, as shown in Figure 33-27. Figure 33-27. Connection with a Remote Device for Hardware Handshaking Setting the USART to operate with hardware handshaking is performed by writing the USART\_MODE field in the Mode Register (US\_MR) to the value 0x2. The USART behavior when hardware handshaking is enabled is the same as the behavior in standard synchronous or asynchronous mode, except that the receiver drives the RTS pin as described below and the level on the CTS pin modifies the behavior of the transmitter as described below. Using this mode requires using the PDC channel for reception. The transmitter can handle hardware handshaking in any case. Figure 33-28 shows how the receiver operates if hardware handshaking is enabled. The RTS pin is driven high if the receiver is disabled and if the status RXBUFF (Receive Buffer Full) coming from the PDC channel is high. Normally, the remote device does not start transmitting while its CTS pin (driven by RTS) is high. As soon as the Receiver is enabled, the RTS falls, indicating to the remote device that it can start transmitting. Defining a new buffer to the PDC clears the status bit RXBUFF and, as a result, asserts the pin RTS low. Figure 33-28. Receiver Behavior when Operating with Hardware Handshaking Figure 33-29 shows how the transmitter operates if hardware handshaking is enabled. The CTS pin disables the transmitter. If a character is being processing, the transmitter is disabled only after the completion of the current character and transmission of the next character happens as soon as the pin CTS falls. Figure 33-29. Transmitter Behavior when Operating with Hardware Handshaking #### 33.7.4 ISO7816 Mode The USART features an ISO7816-compatible operating mode. This mode permits interfacing with smart cards and Security Access Modules (SAM) communicating through an ISO7816 link. Both T=0 and T=1 protocols defined by the ISO7816 specification are supported. Setting the USART in ISO7816 mode is performed by writing the USART\_MODE field in the Mode Register (US\_MR) to the value 0x4 for protocol T = 0 and to the value 0x5 for protocol T = 1. #### 33.7.4.1 ISO7816 Mode Overview The ISO7816 is a half duplex communication on only one bidirectional line. The baud rate is determined by a division of the clock provided to the remote device (see "Baud Rate Generator" on page 695). The USART connects to a smart card as shown in Figure 33-30. The TXD line becomes bidirectional and the Baud Rate Generator feeds the ISO7816 clock on the SCK pin. As the TXD pin becomes bidirectional, its output remains driven by the output of the transmitter but only when the transmitter is active while its input is directed to the input of the receiver. The USART is considered as the master of the communication as it generates the clock. Figure 33-30. Connection of a Smart Card to the USART When operating in ISO7816, either in T = 0 or T = 1 modes, the character format is fixed. The configuration is 8 data bits, even parity and 1 or 2 stop bits, regardless of the values programmed in the CHRL, MODE9, PAR and CHMODE fields. MSBF can be used to transmit LSB or MSB first. Parity Bit (PAR) can be used to transmit in normal or inverse mode. Refer to "USART Mode Register" on page 732 and "PAR: Parity Type" on page 733. The USART cannot operate concurrently in both receiver and transmitter modes as the communication is unidirectional at a time. It has to be configured according to the required mode by enabling or disabling either the receiver or the transmitter as desired. Enabling both the receiver and the transmitter at the same time in ISO7816 mode may lead to unpredictable results. The ISO7816 specification defines an inverse transmission format. Data bits of the character must be transmitted on the I/O line at their negative value. The USART does not support this format and the user has to perform an exclusive OR on the data before writing it in the Transmit Holding Register (US\_THR) or after reading it in the Receive Holding Register (US\_RHR). # 33.7.4.2 Protocol T = 0 In T = 0 protocol, a character is made up of one start bit, eight data bits, one parity bit and one guard time, which lasts two bit times. The transmitter shifts out the bits and does not drive the I/O line during the guard time. If no parity error is detected, the I/O line remains to 1 during the guard time and the transmitter can continue with the transmission of the next character, as shown in Figure 33-31. If a parity error is detected by the receiver, it drives the I/O line to 0 during the guard time, as shown in Figure 33-32. This error bit is also named NACK, for Non Acknowledge. In this case, the character lasts 1 bit time more, as the guard time length is the same and is added to the error bit time which lasts 1 bit time. When the USART is the receiver and it detects an error, it does not load the erroneous character in the Receive Holding Register (US\_RHR). It appropriately sets the PARE bit in the Status Register (US\_SR) so that the software can handle the error. # Figure 33-31. T = 0 Protocol without Parity Error Figure 33-32. T = 0 Protocol with Parity Error #### **Receive Error Counter** The USART receiver also records the total number of errors. This can be read in the Number of Error (US\_NER) register. The NB\_ERRORS field can record up to 255 errors. Reading US\_NER automatically clears the NB\_ERRORS field. #### **Receive NACK Inhibit** The USART can also be configured to inhibit an error. This can be achieved by setting the INACK bit in the Mode Register (US\_MR). If INACK is to 1, no error signal is driven on the I/O line even if a parity bit is detected. Moreover, if INACK is set, the erroneous received character is stored in the Receive Holding Register, as if no error occurred and the RXRDY bit does rise. #### **Transmit Character Repetition** When the USART is transmitting a character and gets a NACK, it can automatically repeat the character before moving on to the next one. Repetition is enabled by writing the MAX\_ITERATION field in the Mode Register (US\_MR) at a value higher than 0. Each character can be transmitted up to eight times; the first transmission plus seven repetitions. If MAX\_ITERATION does not equal zero, the USART repeats the character as many times as the value loaded in MAX\_ITERATION. When the USART repetition number reaches MAX\_ITERATION, the ITERATION bit is set in the Channel Status Register (US\_CSR). If the repetition of the character is acknowledged by the receiver, the repetitions are stopped and the iteration counter is cleared. The ITERATION bit in US\_CSR can be cleared by writing the Control Register with the RSIT bit to 1. ## **Disable Successive Receive NACK** The receiver can limit the number of successive NACKs sent back to the remote transmitter. This is programmed by setting the bit DSNACK in the Mode Register (US\_MR). The maximum number of NACK transmitted is programmed in the MAX\_ITERATION field. As soon as MAX\_ITERATION is reached, the character is considered as correct, an acknowledge is sent on the line and the ITERATION bit in the Channel Status Register is set. #### 33.7.4.3 Protocol T = 1 When operating in ISO7816 protocol T = 1, the transmission is similar to an asynchronous format with only one stop bit. The parity is generated when transmitting and checked when receiving. Parity error detection sets the PARE bit in the Channel Status Register (US\_CSR). ## 33.7.5 IrDA Mode The USART features an IrDA mode supplying half-duplex point-to-point wireless communication. It embeds the modulator and demodulator which allows a glueless connection to the infrared transceivers, as shown in Figure 33-33. The modulator and demodulator are compliant with the IrDA specification version 1.1 and support data transfer speeds ranging from 2.4 Kb/s to 115.2 Kb/s. The USART IrDA mode is enabled by setting the USART\_MODE field in the Mode Register (US\_MR) to the value 0x8. The IrDA Filter Register (US\_IF) allows configuring the demodulator filter. The USART transmitter and receiver operate in a normal asynchronous mode and all parameters are accessible. Note that the modulator and the demodulator are activated. Figure 33-33. Connection to IrDA Transceivers The receiver and the transmitter must be enabled or disabled according to the direction of the transmission to be managed. To receive IrDA signals, the following needs to be done: - Disable TX and Enable RX - Configure the TXD pin as PIO and set it as an output to 0 (to avoid LED emission). Disable the internal pullup (better for power consumption). - Receive data # 33.7.5.1 IrDA Modulation For baud rates up to and including 115.2 Kbits/sec, the RZI modulation scheme is used. "0" is represented by a light pulse of 3/16th of a bit time. Some examples of signal pulse duration are shown in Table 33-12. Table 33-12. IrDA Pulse Duration | Baud Rate | Pulse Duration (3/16) | |------------|-----------------------| | 2.4 Kb/s | 78.13 µs | | 9.6 Kb/s | 19.53 µs | | 19.2 Kb/s | 9.77 μs | | 38.4 Kb/s | 4.88 µs | | 57.6 Kb/s | 3.26 µs | | 115.2 Kb/s | 1.63 µs | Figure 33-34 shows an example of character transmission. Figure 33-34. IrDA Modulation ## 33.7.5.2 IrDA Baud Rate Table 33-13 gives some examples of CD values, baud rate error and pulse duration. Note that the requirement on the maximum acceptable error of ±1.87% must be met. Table 33-13. IrDA Baud Rate Error | Peripheral Clock | Baud Rate | CD | Baud Rate Error | Pulse Time | |------------------|-----------|-----|-----------------|------------| | 3 686 400 | 115 200 | 2 | 0.00% | 1.63 | | 20 000 000 | 115 200 | 11 | 1.38% | 1.63 | | 32 768 000 | 115 200 | 18 | 1.25% | 1.63 | | 40 000 000 | 115 200 | 22 | 1.38% | 1.63 | | 3 686 400 | 57 600 | 4 | 0.00% | 3.26 | | 20 000 000 | 57 600 | 22 | 1.38% | 3.26 | | 32 768 000 | 57 600 | 36 | 1.25% | 3.26 | | 40 000 000 | 57 600 | 43 | 0.93% | 3.26 | | 3 686 400 | 38 400 | 6 | 0.00% | 4.88 | | 20 000 000 | 38 400 | 33 | 1.38% | 4.88 | | 32 768 000 | 38 400 | 53 | 0.63% | 4.88 | | 40 000 000 | 38 400 | 65 | 0.16% | 4.88 | | 3 686 400 | 19 200 | 12 | 0.00% | 9.77 | | 20 000 000 | 19 200 | 65 | 0.16% | 9.77 | | 32 768 000 | 19 200 | 107 | 0.31% | 9.77 | | 40 000 000 | 19 200 | 130 | 0.16% | 9.77 | | 3 686 400 | 9 600 | 24 | 0.00% | 19.53 | | 20 000 000 | 9 600 | 130 | 0.16% | 19.53 | | 32 768 000 | 9 600 | 213 | 0.16% | 19.53 | | 40 000 000 | 9 600 | 260 | 0.16% | 19.53 | | 3 686 400 | 2 400 | 96 | 0.00% | 78.13 | | 20 000 000 | 2 400 | 521 | 0.03% | 78.13 | | 32 768 000 | 2 400 | 853 | 0.04% | 78.13 | ## 33.7.5.3 IrDA Demodulator The demodulator is based on the IrDA Receive filter comprised of an 8-bit down counter which is loaded with the value programmed in US\_IF. When a falling edge is detected on the RXD pin, the Filter Counter starts counting down at the Master Clock (MCK) speed. If a rising edge is detected on the RXD pin, the counter stops and is reloaded with US\_IF. If no rising edge is detected when the counter reaches 0, the input of the receiver is driven low during one bit time. Figure 33-35 illustrates the operations of the IrDA demodulator. Figure 33-35. IrDA Demodulator Operations As the IrDA mode uses the same logic as the ISO7816, note that the FI\_DI\_RATIO field in US\_FIDI must be set to a value higher than 0 in order to assure IrDA communications operate correctly. ## 33.7.6 RS485 Mode The USART features the RS485 mode to enable line driver control. While operating in RS485 mode, the USART behaves as though in asynchronous or synchronous mode and configuration of all the parameters is possible. The difference is that the RTS pin is driven high when the transmitter is operating. The behavior of the RTS pin is controlled by the TXEMPTY bit. A typical connection of the USART to a RS485 bus is shown in Figure 33-36. Figure 33-36. Typical Connection to a RS485 Bus The USART is set in RS485 mode by programming the USART\_MODE field in the Mode Register (US\_MR) to the value 0x1. The RTS pin is at a level inverse to the TXEMPTY bit. Significantly, the RTS pin remains high when a timeguard is programmed so that the line can remain driven after the last character completion. Figure 33-37 gives an example of the RTS waveform during a character transmission when the timeguard is enabled. Figure 33-37. Example of RTS Drive with Timeguard ## 33.7.7 Modem Mode The USART features modem mode, which enables control of the signals: DTR (Data Terminal Ready), DSR (Data Set Ready), RTS (Request to Send), CTS (Clear to Send), DCD (Data Carrier Detect) and RI (Ring Indicator). While operating in modem mode, the USART behaves as a DTE (Data Terminal Equipment) as it drives DTR and RTS and can detect level change on DSR, DCD, CTS and RI. Setting the USART in modem mode is performed by writing the USART\_MODE field in the Mode Register (US\_MR) to the value 0x3. While operating in modem mode the USART behaves as though in asynchronous mode and all the parameter configurations are available. Table 33-14 gives the correspondence of the USART signals with modem connection standards. Table 33-14. Circuit References | USART Pin | V24 | CCITT | Direction | |-----------|-----|-------|------------------------| | TXD | 2 | 103 | From terminal to modem | | RTS | 4 | 105 | From terminal to modem | | DTR | 20 | 108.2 | From terminal to modem | | RXD | 3 | 104 | From modem to terminal | | CTS | 5 | 106 | From terminal to modem | | DSR | 6 | 107 | From terminal to modem | | DCD | 8 | 109 | From terminal to modem | | RI | 22 | 125 | From terminal to modem | The control of the DTR output pin is performed by writing the Control Register (US\_CR) with the DTRDIS and DTREN bits respectively to 1. The disable command forces the corresponding pin to its inactive level, i.e. high. The enable command forces the corresponding pin to its active level, i.e. low. RTS output pin is automatically controlled in this mode The level changes are detected on the RI, DSR, DCD and CTS pins. If an input change is detected, the RIIC, DSRIC, DCDIC and CTSIC bits in the Channel Status Register (US\_CSR) are set respectively and can trigger an interrupt. The status is automatically cleared when US\_CSR is read. Furthermore, the CTS automatically disables the transmitter when it is detected at its inactive state. If a character is being transmitted when the CTS rises, the character transmission is completed before the transmitter is actually disabled. ### 33.7.8 SPI Mode The Serial Peripheral Interface (SPI) Mode is a synchronous serial data link that provides communication with external devices in Master or Slave Mode. It also enables communication between processors if an external processor is connected to the system. The Serial Peripheral Interface is essentially a shift register that serially transmits data bits to other SPIs. During a data transfer, one SPI system acts as the "master" which controls the data flow, while the other devices act as "slaves" which have data shifted into and out by the master. Different CPUs can take turns being masters and one master may simultaneously shift data into multiple slaves. (Multiple Master Protocol is the opposite of Single Master Protocol, where one CPU is always the master while all of the others are always slaves.) However, only one slave may drive its output to write data back to the master at any given time. A slave device is selected when its NSS signal is asserted by the master. The USART in SPI Master mode can address only one SPI Slave because it can generate only one NSS signal. The SPI system consists of two data lines and two control lines: - Master Out Slave In (MOSI): This data line supplies the output data from the master shifted into the input of the slave. - Master In Slave Out (MISO): This data line supplies the output data from a slave to the input of the master. - Serial Clock (SCK): This control line is driven by the master and regulates the flow of the data bits. The master may transmit data at a variety of baud rates. The SCK line cycles once for each bit that is transmitted. - Slave Select (NSS): This control line allows the master to select or deselect the slave. #### 33.7.8.1 Modes of Operation The USART can operate in SPI Master Mode or in SPI Slave Mode. Operation in SPI Master Mode is programmed by writing to 0xE the USART\_MODE field in the Mode Register. In this case the SPI lines must be connected as described below: - the MOSI line is driven by the output pin TXD - the MISO line drives the input pin RXD - the SCK line is driven by the output pin SCK - the NSS line is driven by the output pin RTS Operation in SPI Slave Mode is programmed by writing to 0xF the USART\_MODE field in the Mode Register. In this case the SPI lines must be connected as described below: - the MOSI line drives the input pin RXD - the MISO line is driven by the output pin TXD - the SCK line drives the input pin SCK - the NSS line drives the input pin CTS In order to avoid unpredicted behavior, any change of the SPI Mode must be followed by a software reset of the transmitter and of the receiver (except the initial configuration after a hardware reset). (See Section 33.7.8.4). #### 33.7.8.2 Baud Rate In SPI Mode, the baudrate generator operates in the same way as in USART synchronous mode: See "Baud Rate in Synchronous Mode or SPI Mode" on page 697. However, there are some restrictions: #### In SPI Master Mode: - the external clock SCK must not be selected (USCLKS ≠ 0x3), and the bit CLKO must be set to "1" in the Mode Register (US\_MR), in order to generate correctly the serial clock on the SCK pin. - to obtain correct behavior of the receiver and the transmitter, the value programmed in CD must be superior or equal to 6. - if the internal clock divided (MCK/DIV) is selected, the value programmed in CD must be even to ensure a 50:50 mark/space ratio on the SCK pin, this value can be odd if the internal clock is selected (MCK). #### In SPI Slave Mode: - the external clock (SCK) selection is forced regardless of the value of the USCLKS field in the Mode Register (US\_MR). Likewise, the value written in US\_BRGR has no effect, because the clock is provided directly by the signal on the USART SCK pin. - to obtain correct behavior of the receiver and the transmitter, the external clock (SCK) frequency must be at least 6 times lower than the system clock. #### 33.7.8.3 Data Transfer Up to 9 data bits are successively shifted out on the TXD pin at each rising or falling edge (depending of CPOL and CPHA) of the programmed serial clock. There is no Start bit, no Parity bit and no Stop bit. The number of data bits is selected by the CHRL field and the MODE 9 bit in the Mode Register (US\_MR). The 9 bits are selected by setting the MODE 9 bit regardless of the CHRL field. The MSB data bit is always sent first in SPI Mode (Master or Slave). Four combinations of polarity and phase are available for data transfers. The clock polarity is programmed with the CPOL bit in the Mode Register. The clock phase is programmed with the CPHA bit. These two parameters determine the edges of the clock signal upon which data is driven and sampled. Each of the two parameters has two possible states, resulting in four possible combinations that are incompatible with one another. Thus, a master/slave pair must use the same parameter pair values to communicate. If multiple slaves are used and fixed in different configurations, the master must reconfigure itself each time it needs to communicate with a different slave. Table 33-15. SPI Bus Protocol Mode | SPI Bus Protocol Mode | CPOL | СРНА | |-----------------------|------|------| | 0 | 0 | 1 | | 1 | 0 | 0 | | 2 | 1 | 1 | | 3 | 1 | 0 | Figure 33-38. SPI Transfer Format (CPHA=1, 8 bits per transfer) Figure 33-39. SPI Transfer Format (CPHA=0, 8 bits per transfer) #### 33.7.8.4 Receiver and Transmitter Control See "Receiver and Transmitter Control" on page 699. #### 33.7.8.5 Character Transmission The characters are sent by writing in the Transmit Holding Register (US\_THR). An additional condition for transmitting a character can be added when the USART is configured in SPI master mode. In the USART\_MR register, the value configured on INACK field can prevent any character transmission (even if US\_THR has been written) while the receiver side is not ready (character not read). When INACK equals 0, the character is transmitted whatever the receiver status. If INACK is set to 1, the transmitter waits for the receiver holding register to be read before transmitting the character (RXRDY flag cleared), thus preventing any overflow (character loss) on the receiver side. The transmitter reports two status bits in the Channel Status Register (US\_CSR): TXRDY (Transmitter Ready), which indicates that US\_THR is empty and TXEMPTY, which indicates that all the characters written in US\_THR have been processed. When the current character processing is completed, the last character written in US\_THR is transferred into the Shift Register of the transmitter and US\_THR becomes empty, thus TXRDY rises. Both TXRDY and TXEMPTY bits are low when the transmitter is disabled. Writing a character in US\_THR while TXRDY is low has no effect and the written character is lost. If the USART is in SPI Slave Mode and if a character must be sent while the Transmit Holding Register (US\_THR) is empty, the UNRE (Underrun Error) bit is set. The TXD transmission line stays at high level during all this time. The UNRE bit is cleared by writing the Control Register (US\_CR) with the RSTSTA (Reset Status) bit to 1. In SPI Master Mode, the slave select line (NSS) is asserted at low level 1 Tbit (Time bit) before the transmission of the MSB bit and released at high level 1 Tbit after the transmission of the LSB bit. So, the slave select line (NSS) is always released between each character transmission and a minimum delay of 3 Tbits always inserted. However, in order to address slave devices supporting the CSAAT mode (Chip Select Active After Transfer), the slave select line (NSS) can be forced at low level by writing the Control Register (US\_CR) with the RTSEN bit to 1. The slave select line (NSS) can be released at high level only by writing the Control Register (US\_CR) with the RTSDIS bit to 1 (for example, when all data have been transferred to the slave device). In SPI Slave Mode, the transmitter does not require a falling edge of the slave select line (NSS) to initiate a character transmission but only a low level. However, this low level must be present on the slave select line (NSS) at least 1 Tbit before the first serial clock cycle corresponding to the MSB bit. ### 33.7.8.6 Character Reception When a character reception is completed, it is transferred to the Receive Holding Register (US\_RHR) and the RXRDY bit in the Status Register (US\_CSR) rises. If a character is completed while RXRDY is set, the OVRE (Overrun Error) bit is set. The last character is transferred into US\_RHR and overwrites the previous one. The OVRE bit is cleared by writing the Control Register (US\_CR) with the RSTSTA (Reset Status) bit to 1. To ensure correct behavior of the receiver in SPI Slave Mode, the master device sending the frame must ensure a minimum delay of 1 Tbit between each character transmission. The receiver does not require a falling edge of the slave select line (NSS) to initiate a character reception but only a low level. However, this low level must be present on the slave select line (NSS) at least 1 Tbit before the first serial clock cycle corresponding to the MSB bit. ## 33.7.8.7 Receiver Timeout Because the receiver baudrate clock is active only during data transfers in SPI Mode, a receiver timeout is impossible in this mode, whatever the Time-out value is (field TO) in the Time-out Register (US\_RTOR). ## 33.7.9 Test Modes The USART can be programmed to operate in three different test modes. The internal loopback capability allows on-board diagnostics. In the loopback mode the USART interface pins are disconnected or not and reconfigured for loopback internally or externally. #### 33.7.9.1 Normal Mode Normal mode connects the RXD pin on the receiver input and the transmitter output on the TXD pin. Figure 33-40. Normal Mode Configuration #### 33.7.9.2 Automatic Echo Mode Automatic echo mode allows bit-by-bit retransmission. When a bit is received on the RXD pin, it is sent to the TXD pin, as shown in Figure 33-41. Programming the transmitter has no effect on the TXD pin. The RXD pin is still connected to the receiver input, thus the receiver remains active. Figure 33-41. Automatic Echo Mode Configuration ### 33.7.9.3 Local Loopback Mode Local loopback mode connects the output of the transmitter directly to the input of the receiver, as shown in Figure 33-42. The TXD and RXD pins are not used. The RXD pin has no effect on the receiver and the TXD pin is continuously driven high, as in idle state. Figure 33-42. Local Loopback Mode Configuration ## 33.7.9.4 Remote Loopback Mode Remote loopback mode directly connects the RXD pin to the TXD pin, as shown in Figure 33-43. The transmitter and the receiver are disabled and have no effect. This mode allows bit-by-bit retransmission. Figure 33-43. Remote Loopback Mode Configuration ## 33.7.10 Write Protection Registers To prevent any single software error that may corrupt USART behavior, certain address spaces can be write-protected by setting the WPEN bit in the USART Write Protect Mode Register (US\_WPMR). If a write access to the protected registers is detected, then the WPVS flag in the USART Write Protect Status Register (US\_WPSR) is set and the field WPVSRC indicates in which register the write access has been attempted. The WPVS flag is reset by writing the USART Write Protect Mode Register (US\_WPMR) with the appropriate access key, WPKEY. ## The protected registers are: - "USART Mode Register" - "USART Baud Rate Generator Register" - "USART Receiver Time-out Register" - "USART Transmitter Timeguard Register" - "USART FI DI RATIO Register" - "USART IrDA FILTER Register" - "USART Manchester Configuration Register" # 33.8 Universal Synchronous Asynchronous Receiver Transmitter (USART) User Interface Table 33-16. Register Mapping | Offset | Register | Name | Access | Reset | |---------------|-------------------------------------|---------|------------|------------| | 0x0000 | Control Register | US_CR | Write-only | _ | | 0x0004 | Mode Register | US_MR | Read-write | _ | | 0x0008 | Interrupt Enable Register | US_IER | Write-only | _ | | 0x000C | Interrupt Disable Register | US_IDR | Write-only | _ | | 0x0010 | Interrupt Mask Register | US_IMR | Read-only | 0x0 | | 0x0014 | Channel Status Register | US_CSR | Read-only | _ | | 0x0018 | Receiver Holding Register | US_RHR | Read-only | 0x0 | | 0x001C | Transmitter Holding Register | US_THR | Write-only | _ | | 0x0020 | Baud Rate Generator Register | US_BRGR | Read-write | 0x0 | | 0x0024 | Receiver Time-out Register | US_RTOR | Read-write | 0x0 | | 0x0028 | Transmitter Timeguard Register | US_TTGR | Read-write | 0x0 | | 0x2C - 0x3C | Reserved | _ | _ | _ | | 0x0040 | FI DI Ratio Register | US_FIDI | Read-write | 0x174 | | 0x0044 | Number of Errors Register | US_NER | Read-only | _ | | 0x0048 | Reserved | _ | _ | _ | | 0x004C | IrDA Filter Register | US_IF | Read-write | 0x0 | | 0x0050 | Manchester Encoder Decoder Register | US_MAN | Read-write | 0x30011004 | | 0xE4 | Write Protect Mode Register | US_WPMR | Read-write | 0x0 | | 0xE8 | Write Protect Status Register | US_WPSR | Read-only | 0x0 | | 0x5C - 0xFC | Reserved | _ | _ | _ | | 0x100 - 0x128 | Reserved for PDC Registers | _ | _ | _ | # 33.8.1 USART Control Register Name: US\_CR **Address:** 0x40024000 (0), 0x40028000 (1), 0x4002C000 (2) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------|---------|-------|-------|------------|-----------|--------|--------| | _ | _ | _ | _ | _ | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | RTSDIS/RCS | RTSEN/FCS | DTRDIS | DTREN | | | | | • | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | RETTO | RSTNACK | RSTIT | SENDA | STTTO | STPBRK | STTBRK | RSTSTA | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TXDIS | TXEN | RXDIS | RXEN | RSTTX | RSTRX | _ | - | ### • RSTRX: Reset Receiver 0: No effect. 1: Resets the receiver. ### • RSTTX: Reset Transmitter 0: No effect. 1: Resets the transmitter. ### • RXEN: Receiver Enable 0: No effect. 1: Enables the receiver, if RXDIS is 0. ## • RXDIS: Receiver Disable 0: No effect. 1: Disables the receiver. ## • TXEN: Transmitter Enable 0: No effect. 1: Enables the transmitter if TXDIS is 0. ### • TXDIS: Transmitter Disable 0: No effect. 1: Disables the transmitter. ## • RSTSTA: Reset Status Bits - 0: No effect. - 1: Resets the status bits PARE, FRAME, OVRE, MANERR, UNRE and RXBRK in US\_CSR. ### STTBRK: Start Break - 0: No effect. - 1: Starts transmission of a break after the characters present in US\_THR and the Transmit Shift Register have been transmitted. No effect if a break is already being transmitted. ## STPBRK: Stop Break - 0: No effect. - 1: Stops transmission of the break after a minimum of one character length and transmits a high level during 12-bit periods. No effect if no break is being transmitted. #### · STTTO: Start Time-out - 0: No effect. - 1: Starts waiting for a character before clocking the time-out counter. Resets the status bit TIMEOUT in US\_CSR. ### SENDA: Send Address - 0: No effect. - 1: In Multidrop Mode only, the next character written to the US\_THR is sent with the address bit set. ### • RSTIT: Reset Iterations - 0: No effect. - 1: Resets ITERATION in US\_CSR. No effect if the ISO7816 is not enabled. ### RSTNACK: Reset Non Acknowledge - 0: No effect - 1: Resets NACK in US CSR. ## • RETTO: Rearm Time-out - 0: No effect - 1: Restart Time-out ### • DTREN: Data Terminal Ready Enable - 0: No effect. - 1: Drives the pin DTR to 0. ## • DTRDIS: Data Terminal Ready Disable - 0: No effect. - 1: Drives the pin DTR to 1. ## • RTSEN: Request to Send Enable - 0: No effect. - 1: Drives the pin RTS to 0. ## • FCS: Force SPI Chip Select – Applicable if USART operates in SPI Master Mode (USART\_MODE = 0xE): FCS = 0: No effect. FCS = 1: Forces the Slave Select Line NSS (RTS pin) to 0, even if USART is no transmitting, in order to address SPI slave devices supporting the CSAAT Mode (Chip Select Active After Transfer). ## • RTSDIS: Request to Send Disable 0: No effect. 1: Drives the pin RTS to 1. ## • RCS: Release SPI Chip Select – Applicable if USART operates in SPI Master Mode (USART\_MODE = 0xE): RCS = 0: No effect. RCS = 1: Releases the Slave Select Line NSS (RTS pin). # 33.8.2 USART Mode Register Name: US\_MR **Address:** 0x40024004 (0), 0x40028004 (1), 0x4002C004 (2) Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |---------|----------|--------|--------|------------|------|---------------|-----------|--| | ONEBIT | MODSYNC | MAN | FILTER | _ | ľ | MAX_ITERATION | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | INVDATA | VAR_SYNC | DSNACK | INACK | OVER | CLKO | MODE9 | MSBF/CPOL | | | | • | | | • | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | CHM | MODE | NBS | TOP | | PAR | | SYNC/CPHA | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CH | HRL | USC | LKS | USART_MODE | | | | | This register can only be written if the WPEN bit is cleared in "USART Write Protect Mode Register" on page 755. # • USART\_MODE | Value | Name | Description | |-------|----------------|-------------------------| | 0x0 | NORMAL | Normal mode | | 0x1 | RS485 | RS485 | | 0x2 | HW_HANDSHAKING | Hardware Handshaking | | 0x3 | MODEM | Modem | | 0x4 | IS07816_T_0 | IS07816 Protocol: T = 0 | | 0x6 | IS07816_T_1 | IS07816 Protocol: T = 1 | | 0x8 | IRDA | IrDA | | 0xE | SPI_MASTER | SPI Master | | 0xF | SPI_SLAVE | SPI Slave | ## • USCLKS: Clock Selection | Value | Name | Description | |-------|------|----------------------------------------------------| | 0 | MCK | Master Clock MCK is selected | | 1 | DIV | Internal Clock Divided MCK/DIV (DIV=8) is selected | | 3 | SCK | Serial Clock SLK is selected | ## • CHRL: Character Length. | Value | Name | Description | | | | |-------|-------|----------------------------|--|--|--| | 0 | 5_BIT | Character length is 5 bits | | | | | 1 | 6_BIT | Character length is 6 bits | | | | | 2 | 7_BIT | Character length is 7 bits | | | | | 3 | 8_BIT | Character length is 8 bits | | | | ## • SYNC: Synchronous Mode Select 0: USART operates in Asynchronous Mode. 1: USART operates in Synchronous Mode. ### · CPHA: SPI Clock Phase – Applicable if USART operates in SPI Mode (USART\_MODE = 0xE or 0xF): CPHA = 0: Data is changed on the leading edge of SPCK and captured on the following edge of SPCK. CPHA = 1: Data is captured on the leading edge of SPCK and changed on the following edge of SPCK. CPHA determines which edge of SPCK causes data to change and which edge causes data to be captured. CPHA is used with CPOL to produce the required clock/data relationship between master and slave devices. ## PAR: Parity Type | Value | Name | Description | |-------|-----------|----------------------------| | 0 | EVEN | Even parity | | 1 | ODD | Odd parity | | 2 | SPACE | Parity forced to 0 (Space) | | 3 | MARK | Parity forced to 1 (Mark) | | 4 | NO | No parity | | 6 | MULTIDROP | Multidrop mode | ### • NBSTOP: Number of Stop Bits | Value | Name | Description | |-------|---------|------------------------------------------------| | 0 | 1_BIT | 1 stop bit | | 1 | 1_5_BIT | 1.5 stop bit (SYNC = 0) or reserved (SYNC = 1) | | 2 | 2_BIT | 2 stop bits | ### • CHMODE: Channel Mode | Value | Name | Description | |-------|-----------------|------------------------------------------------------------------------| | 0 | NORMAL | Normal Mode | | 1 | AUTOMATIC | Automatic Echo. Receiver input is connected to the TXD pin. | | 2 | LOCAL_LOOPBACK | Local Loopback. Transmitter output is connected to the Receiver Input. | | 3 | REMOTE_LOOPBACK | Remote Loopback. RXD pin is internally connected to the TXD pin. | ### . MSBF: Bit Order - 0: Least Significant Bit is sent/received first. - 1: Most Significant Bit is sent/received first. ### CPOL: SPI Clock Polarity - Applicable if USART operates in SPI Mode (Slave or Master, USART\_MODE = 0xE or 0xF): - CPOL = 0: The inactive state value of SPCK is logic level zero. - CPOL = 1: The inactive state value of SPCK is logic level one. CPOL is used to determine the inactive state value of the serial clock (SPCK). It is used with CPHA to produce the required clock/data relationship between master and slave devices. ### • MODE9: 9-bit Character Length - 0: CHRL defines character length. - 1: 9-bit character length. ### CLKO: Clock Output Select - 0: The USART does not drive the SCK pin. - 1: The USART drives the SCK pin if USCLKS does not select the external clock SCK. ### • OVER: Oversampling Mode - 0: 16x Oversampling. - 1: 8x Oversampling. ### INACK: Inhibit Non Acknowledge - 0: The NACK is generated. - 1: The NACK is not generated. Note: In SPI master mode, if INACK = 0 the character transmission starts as soon as a character is written into US\_THR register (assuming TXRDY was set). When INACK is 1, an additional condition must be met. The character transmission starts when a character is written and only if RXRDY flag is cleared (Receiver Holding Register has been read). ### DSNACK: Disable Successive NACK - 0: NACK is sent on the ISO line as soon as a parity error occurs in the received character (unless INACK is set). - 1: Successive parity errors are counted up to the value specified in the MAX\_ITERATION field. These parity errors generate a NACK on the ISO line. As soon as this value is reached, no additional NACK is sent on the ISO line. The flag ITERATION is asserted. ## INVDATA: INverted Data - 0: The data field transmitted on TXD line is the same as the one written in US\_THR register or the content read in US\_RHR is the same as RXD line. Normal mode of operation. - 1: The data field transmitted on TXD line is inverted (voltage polarity only) compared to the value written on US\_THR register or the content read in US\_RHR is inverted compared to what is received on RXD line (or ISO7816 IO line). Inverted Mode of operation, useful for contactless card application. To be used with configuration bit MSBF. ### VAR SYNC: Variable Synchronization of Command/Data Sync Start Frame Delimiter - 0: User defined configuration of command or data sync field depending on MODSYNC value. - 1: The sync field is updated when a character is written into US\_THR register. ## • MAX\_ITERATION Defines the maximum number of iterations in mode ISO7816, protocol T= 0. ### • FILTER: Infrared Receive Line Filter - 0: The USART does not filter the receive line. - 1: The USART filters the receive line using a three-sample filter (1/16-bit clock) (2 over 3 majority). ## • MAN: Manchester Encoder/Decoder Enable - 0: Manchester Encoder/Decoder are disabled. - 1: Manchester Encoder/Decoder are enabled. ## MODSYNC: Manchester Synchronization Mode - 0:The Manchester Start bit is a 0 to 1 transition - 1: The Manchester Start bit is a 1 to 0 transition. ### • ONEBIT: Start Frame Delimiter Selector - 0: Start Frame delimiter is COMMAND or DATA SYNC. - 1: Start Frame delimiter is One Bit. ## 33.8.3 USART Interrupt Enable Register Name: US\_IER **Address:** 0x40024008 (0), 0x40028008 (1), 0x4002C008 (2) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------|-------|------|--------|--------|-----------|---------|---------| | _ | _ | - | - | _ | _ | _ | MANE | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | CTSIC | DCDIC | DSRIC | RIIC | | | - | - | - | - | • | | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | NACK | RXBUFF | TXBUFE | ITER/UNRE | TXEMPTY | TIMEOUT | | • | | | | | | | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PARE | FRAME | OVRE | ENDTX | ENDRX | RXBRK | TXRDY | RXRDY | 0: No effect 1: Enables the corresponding interrupt. • RXRDY: RXRDY Interrupt Enable TXRDY: TXRDY Interrupt Enable • RXBRK: Receiver Break Interrupt Enable • ENDRX: End of Receive Transfer Interrupt Enable ENDTX: End of Transmit Interrupt Enable • OVRE: Overrun Error Interrupt Enable FRAME: Framing Error Interrupt Enable • PARE: Parity Error Interrupt Enable • TIMEOUT: Time-out Interrupt Enable • TXEMPTY: TXEMPTY Interrupt Enable • ITER: Max number of Repetitions Reached • UNRE: SPI Underrun Error • TXBUFE: Buffer Empty Interrupt Enable • RXBUFF: Buffer Full Interrupt Enable NACK: Non Acknowledge Interrupt Enable • RIIC: Ring Indicator Input Change Enable DSRIC: Data Set Ready Input Change Enable - DCDIC: Data Carrier Detect Input Change Interrupt Enable - CTSIC: Clear to Send Input Change Interrupt Enable - MANE: Manchester Error Interrupt Enable ## 33.8.4 USART Interrupt Disable Register Name: US\_IDR **Address:** 0x4002400C (0), 0x4002800C (1), 0x4002C00C (2) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------|-------|------|--------|--------|-----------|---------|---------| | _ | _ | _ | - | _ | _ | - | MANE | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | CTSIC | DCDIC | DSRIC | RIIC | | | | | | | | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | NACK | RXBUFF | TXBUFE | ITER/UNRE | TXEMPTY | TIMEOUT | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PARE | FRAME | OVRE | ENDTX | ENDRX | RXBRK | TXRDY | RXRDY | 0: No effect 1: Disables the corresponding interrupt. • RXRDY: RXRDY Interrupt Disable TXRDY: TXRDY Interrupt Disable • RXBRK: Receiver Break Interrupt Disable • ENDRX: End of Receive Transfer Interrupt Disable • ENDTX: End of Transmit Interrupt Disable OVRE: Overrun Error Interrupt Disable FRAME: Framing Error Interrupt Disable • PARE: Parity Error Interrupt Disable TIMEOUT: Time-out Interrupt Disable TXEMPTY: TXEMPTY Interrupt Disable . ITER: Max number of Repetitions Reached Disable UNRE: SPI Underrun Error Disable • TXBUFE: Buffer Empty Interrupt Disable • RXBUFF: Buffer Full Interrupt Disable NACK: Non Acknowledge Interrupt Disable • RIIC: Ring Indicator Input Change Disable DSRIC: Data Set Ready Input Change Disable - DCDIC: Data Carrier Detect Input Change Interrupt Disable - CTSIC: Clear to Send Input Change Interrupt Disable - MANE: Manchester Error Interrupt Disable ## 33.8.5 USART Interrupt Mask Register Name: US\_IMR **Address:** 0x40024010 (0), 0x40028010 (1), 0x4002C010 (2) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------|-------|------|--------|--------|--------------|---------|---------| | _ | _ | _ | - | - | _ | _ | MANE | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | 1 | _ | _ | CTSIC | DCDIC | DSRIC | RIIC | | | | - | - | - | <del>-</del> | | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | 1 | NACK | RXBUFF | TXBUFE | ITER/UNRE | TXEMPTY | TIMEOUT | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PARE | FRAME | OVRE | ENDTX | ENDRX | RXBRK | TXRDY | RXRDY | 0: The corresponding interrupt is not enabled. 1: The corresponding interrupt is enabled. RXRDY: RXRDY Interrupt Mask TXRDY: TXRDY Interrupt Mask RXBRK: Receiver Break Interrupt Mask • ENDRX: End of Receive Transfer Interrupt Mask ENDTX: End of Transmit Interrupt Mask OVRE: Overrun Error Interrupt Mask FRAME: Framing Error Interrupt Mask • PARE: Parity Error Interrupt Mask TIMEOUT: Time-out Interrupt Mask TXEMPTY: TXEMPTY Interrupt Mask • ITER: Max number of Repetitions Reached Mask UNRE: SPI Underrun Error Mask • TXBUFE: Buffer Empty Interrupt Mask • RXBUFF: Buffer Full Interrupt Mask NACK: Non Acknowledge Interrupt Mask • RIIC: Ring Indicator Input Change Mask DSRIC: Data Set Ready Input Change Mask - DCDIC: Data Carrier Detect Input Change Interrupt Mask - CTSIC: Clear to Send Input Change Interrupt Mask - MANE: Manchester Error Interrupt Mask ## 33.8.6 USART Channel Status Register Name: US\_CSR **Address:** 0x40024014 (0), 0x40028014 (1), 0x4002C014 (2) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------|-------|------|--------------|--------|-----------|---------|--------------| | _ | _ | _ | _ | _ | _ | _ | MANERR | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | CTS | DCD | DSR | RI | CTSIC | DCDIC | DSRIC | RIIC | | | - | - | <del>-</del> | - | • | | <del>-</del> | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | NACK | RXBUFF | TXBUFE | ITER/UNRE | TXEMPTY | TIMEOUT | | • | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PARE | FRAME | OVRE | ENDTX | ENDRX | RXBRK | TXRDY | RXRDY | ## · RXRDY: Receiver Ready 0: No complete character has been received since the last read of US\_RHR or the receiver is disabled. If characters were being received when the receiver was disabled, RXRDY changes to 1 when the receiver is enabled. 1: At least one complete character has been received and US\_RHR has not yet been read. ## • TXRDY: Transmitter Ready 0: A character is in the US\_THR waiting to be transferred to the Transmit Shift Register, or an STTBRK command has been requested, or the transmitter is disabled. As soon as the transmitter is enabled, TXRDY becomes 1. 1: There is no character in the US\_THR. #### RXBRK: Break Received/End of Break 0: No Break received or End of Break detected since the last RSTSTA. 1: Break Received or End of Break detected since the last RSTSTA. ### . ENDRX: End of Receiver Transfer 0: The End of Transfer signal from the Receive PDC channel is inactive. 1: The End of Transfer signal from the Receive PDC channel is active. ### ENDTX: End of Transmitter Transfer 0: The End of Transfer signal from the Transmit PDC channel is inactive. 1: The End of Transfer signal from the Transmit PDC channel is active. ## • OVRE: Overrun Error 0: No overrun error has occurred since the last RSTSTA. 1: At least one overrun error has occurred since the last RSTSTA. ## • FRAME: Framing Error 0: No stop bit has been detected low since the last RSTSTA. 1: At least one stop bit has been detected low since the last RSTSTA. ## • PARE: Parity Error - 0: No parity error has been detected since the last RSTSTA. - 1: At least one parity error has been detected since the last RSTSTA. #### • TIMEOUT: Receiver Time-out - 0: There has not been a time-out since the last Start Time-out command (STTTO in US\_CR) or the Time-out Register is 0. - 1: There has been a time-out since the last Start Time-out command (STTTO in US\_CR). ### TXEMPTY: Transmitter Empty - 0: There are characters in either US\_THR or the Transmit Shift Register, or the transmitter is disabled. - 1: There are no characters in US\_THR, nor in the Transmit Shift Register. ## • ITER: Max number of Repetitions Reached - 0: Maximum number of repetitions has not been reached since the last RSTSTA. - 1: Maximum number of repetitions has been reached since the last RSTSTA. #### • UNRE: SPI Underrun Error - Applicable if USART operates in SPI Slave Mode (USART\_MODE = 0xF): - UNRE = 0: No SPI underrun error has occurred since the last RSTSTA. - UNRE = 1: At least one SPI underrun error has occurred since the last RSTSTA. ### • TXBUFE: Transmission Buffer Empty - 0: The signal Buffer Empty from the Transmit PDC channel is inactive. - 1: The signal Buffer Empty from the Transmit PDC channel is active. ### • RXBUFF: Reception Buffer Full - 0: The signal Buffer Full from the Receive PDC channel is inactive. - 1: The signal Buffer Full from the Receive PDC channel is active. #### NACK: Non Acknowledge Interrupt - 0: Non Acknowledge has not been detected since the last RSTNACK. - 1: At least one Non Acknowledge has been detected since the last RSTNACK. ### RIIC: Ring Indicator Input Change Flag - 0: No input change has been detected on the RI pin since the last read of US\_CSR. - 1: At least one input change has been detected on the RI pin since the last read of US\_CSR. ### DSRIC: Data Set Ready Input Change Flag - 0: No input change has been detected on the DSR pin since the last read of US\_CSR. - 1: At least one input change has been detected on the DSR pin since the last read of US\_CSR. ### • DCDIC: Data Carrier Detect Input Change Flag - 0: No input change has been detected on the DCD pin since the last read of US\_CSR. - 1: At least one input change has been detected on the DCD pin since the last read of US CSR. # • CTSIC: Clear to Send Input Change Flag 0: No input change has been detected on the CTS pin since the last read of US\_CSR. 1: At least one input change has been detected on the CTS pin since the last read of US\_CSR. ## • RI: Image of RI Input 0: RI is set to 0. 1: RI is set to 1. ## . DSR: Image of DSR Input 0: DSR is set to 0 1: DSR is set to 1. ## • DCD: Image of DCD Input 0: DCD is set to 0. 1: DCD is set to 1. ## . CTS: Image of CTS Input 0: CTS is set to 0. 1: CTS is set to 1. ## • MANERR: Manchester Error 0: No Manchester error has been detected since the last RSTSTA. 1: At least one Manchester error has been detected since the last RSTSTA. # 33.8.7 USART Receive Holding Register Name: US\_RHR **Address:** 0x40024018 (0), 0x40028018 (1), 0x4002C018 (2) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |--------|-------|----|----|----|----|----|-------|--|--|--| | _ | _ | _ | _ | _ | _ | - | _ | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | _ | _ | _ | _ | _ | - | ı | _ | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | RXSYNH | _ | _ | _ | _ | _ | - | RXCHR | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | RXCHR | | | | | | | | | | ## • RXCHR: Received Character Last character received if RXRDY is set. # • RXSYNH: Received Sync 0: Last Character received is a Data. 1: Last Character received is a Command. # 33.8.8 USART Transmit Holding Register Name: US\_THR **Address:** 0x4002401C (0), 0x4002801C (1), 0x4002C01C (2) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|-----|-----|----|----|-------| | _ | _ | - | - | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | TXSYNH | _ | _ | _ | _ | _ | _ | TXCHR | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | · | · | TXC | CHR | · | · | | ### • TXCHR: Character to be Transmitted Next character to be transmitted after the current character if TXRDY is not set. ## • TXSYNH: Sync Field to be transmitted 0: The next character sent is encoded as a data. Start Frame Delimiter is DATA SYNC. 1: The next character sent is encoded as a command. Start Frame Delimiter is COMMAND SYNC. # 33.8.9 USART Baud Rate Generator Register Name: US\_BRGR **Address:** 0x40024020 (0), 0x40028020 (1), 0x4002C020 (2) Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|----| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | | FP | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | С | D | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | С | D | | _ | | This register can only be written if the WPEN bit is cleared in "USART Write Protect Mode Register" on page 755. ## • CD: Clock Divider | | | 6 | | | |------------|---------------------------------------|-----------------------------------|------------------------------------------------|---------------------------------------------| | | SYNC = 0 | | SYNC = 1 or USART_MODE = SPI (Master or Slave) | USART MODE = | | CD | OVER = 0 | OVER = 1 | | ISO7816 | | 0 | | Baud Rate | Clock Disabled | | | 1 to 65535 | Baud Rate =<br>Selected Clock/(16*CD) | Baud Rate = Selected Clock/(8*CD) | Baud Rate = Selected Clock /CD | Baud Rate = Selected Clock/(FI_DI_RATIO*CD) | ### • FP: Fractional Part 0: Fractional divider is disabled. 1 - 7: Baudrate resolution, defined by FP x 1/8. # 33.8.10 USART Receiver Time-out Register Name: US\_RTOR **Address:** 0x40024024 (0), 0x40028024 (1), 0x4002C024 (2) Access: Read-write | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|--------------------|-------------|----|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _ | _ | _ | _ | - | - | _ | | | | | | | | | | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | | | | | | | | | | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Т | 0 | | | | | | | | | | | | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Т | 0 | | | | | | -<br>22<br>-<br>14 | 22 21 14 13 | | - - - - 22 21 20 19 - - - - 14 13 12 11 TO | - - - - 22 21 20 19 18 - - - - - 14 13 12 11 10 TO | - - - - - 22 21 20 19 18 17 - - - - - 14 13 12 11 10 9 TO 6 5 4 3 2 1 | This register can only be written if the WPEN bit is cleared in "USART Write Protect Mode Register" on page 755. ## • TO: Time-out Value 0: The Receiver Time-out is disabled. 1 - 65535: The Receiver Time-out is enabled and the Time-out delay is TO x Bit Period. # 33.8.11 USART Transmitter Timeguard Register Name: US\_TTGR **Address:** 0x40024028 (0), 0x40028028 (1), 0x4002C028 (2) Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|----|----|----|----|----|----|----|--|--|--| | _ | _ | _ | _ | - | _ | - | _ | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | _ | _ | _ | _ | - | | ı | _ | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | _ | _ | _ | _ | 1 | _ | - | _ | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | TG | | | | | | | | | | This register can only be written if the WPEN bit is cleared in "USART Write Protect Mode Register" on page 755. # • TG: Timeguard Value 0: The Transmitter Timeguard is disabled. 1 - 255: The Transmitter timeguard is enabled and the timeguard delay is TG x Bit Period. # 33.8.12 USART FI DI RATIO Register Name: US\_FIDI Address: 0x40024040 (0), 0x40028040 (1), 0x4002C040 (2) Access: Read-write Reset Value: 0x174 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|--------|-------|----|-------------|----| | _ | _ | _ | _ | _ | 1 | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | 1 | 1 | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | | FI_DI_RATIO | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | FI_DI_ | RATIO | | | | This register can only be written if the WPEN bit is cleared in "USART Write Protect Mode Register" on page 755. ## • FI\_DI\_RATIO: FI Over DI Ratio Value 0: If ISO7816 mode is selected, the Baud Rate Generator generates no signal. 1 - 2047: If ISO7816 mode is selected, the Baud Rate is the clock provided on SCK divided by FI\_DI\_RATIO. 750 # 33.8.13 USART Number of Errors Register Name: US\_NER **Address:** 0x40024044 (0), 0x40028044 (1), 0x4002C044 (2) Access: Read-only | | , | | | | | | | | | | |----|-----------|----|----|----|----|----|----|--|--|--| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | _ | _ | _ | _ | _ | _ | _ | _ | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | _ | _ | _ | _ | _ | _ | _ | _ | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | _ | _ | - | _ | _ | _ | - | _ | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | NB_ERRORS | | | | | | | | | | # • NB\_ERRORS: Number of Errors Total number of errors that occurred during an ISO7816 transfer. This register automatically clears when read. # 33.8.14 USART IrDA FILTER Register Name: US\_IF **Address:** 0x4002404C (0), 0x4002804C (1), 0x4002C04C (2) Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|-------------|----|----|----|----|----|----|--|--|--| | _ | _ | _ | _ | _ | _ | - | _ | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | _ | _ | _ | _ | - | - | 1 | _ | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | _ | _ | _ | _ | 1 | ı | ı | _ | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | IRDA_FILTER | | | | | | | | | | This register can only be written if the WPEN bit is cleared in "USART Write Protect Mode Register" on page 755. ## • IRDA\_FILTER: IrDA Filter Sets the filter of the IrDA demodulator. ## 33.8.15 USART Manchester Configuration Register Name: US\_MAN **Address:** 0x40024050 (0), 0x40028050 (1), 0x4002C050 (2) Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|-------|----|---------|----|-----------------|-----|-----| | _ | DRIFT | 1 | RX_MPOL | _ | _ | RX_ | _PP | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | | RX <sub>.</sub> | _PL | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | TX_MPOL | _ | _ | TX_ | _PP | | _ | _ | _ | | _ | _ | _ | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | | TX_ | PL | | This register can only be written if the WPEN bit is cleared in "USART Write Protect Mode Register" on page 755. ## • TX\_PL: Transmitter Preamble Length 0: The Transmitter Preamble pattern generation is disabled 1 - 15: The Preamble Length is TX\_PL x Bit Period ## • TX\_PP: Transmitter Preamble Pattern The following values assume that TX\_MPOL field is not set: | Value | Name | Description | | | | |-------|----------|-----------------------------------|--|--|--| | 00 | ALL_ONE | The preamble is composed of '1's | | | | | 01 | ALL_ZERO | The preamble is composed of '0's | | | | | 10 | ZERO_ONE | The preamble is composed of '01's | | | | | 11 | ONE_ZERO | The preamble is composed of '10's | | | | ## • TX\_MPOL: Transmitter Manchester Polarity 0: Logic Zero is coded as a zero-to-one transition, Logic One is coded as a one-to-zero transition. 1: Logic Zero is coded as a one-to-zero transition, Logic One is coded as a zero-to-one transition. ## • RX\_PL: Receiver Preamble Length 0: The receiver preamble pattern detection is disabled 1 - 15: The detected preamble length is RX\_PL x Bit Period ## • RX\_PP: Receiver Preamble Pattern detected The following values assume that RX\_MPOL field is not set: | Value | Name | Description | | |-------|----------|-----------------------------------|--| | 00 | ALL_ONE | The preamble is composed of '1's | | | 01 | ALL_ZERO | The preamble is composed of '0's | | | 10 | ZERO_ONE | The preamble is composed of '01's | | | 11 | ONE_ZERO | The preamble is composed of '10's | | ## • RX\_MPOL: Receiver Manchester Polarity - 0: Logic Zero is coded as a zero-to-one transition, Logic One is coded as a one-to-zero transition. - 1: Logic Zero is coded as a one-to-zero transition, Logic One is coded as a zero-to-one transition. # • DRIFT: Drift compensation - 0: The USART can not recover from an important clock drift - 1: The USART can recover from clock drift. The 16X clock mode must be enabled. ## 33.8.16 USART Write Protect Mode Register Name: US\_WPMR **Address:** 0x400240E4 (0), 0x400280E4 (1), 0x4002C0E4 (2) Access: Read-write Reset: See Table 33-16 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |-------|-------|----|----|----|----|----|------|--|--| | WPKEY | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | WPKEY | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | WPKEY | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | _ | _ | _ | WPEN | | | ### • WPEN: Write Protect Enable 0 = Disables the Write Protect if WPKEY corresponds to 0x555341 ("USA" in ASCII). 1 = Enables the Write Protect if WPKEY corresponds to 0x555341 ("USA" in ASCII). ## Protects the registers: - "USART Mode Register" on page 732 - "USART Baud Rate Generator Register" on page 747 - "USART Receiver Time-out Register" on page 748 - "USART Transmitter Timeguard Register" on page 749 - "USART FI DI RATIO Register" on page 750 - "USART IrDA FILTER Register" on page 752 - "USART Manchester Configuration Register" on page 753 ## • WPKEY: Write Protect KEY Should be written at value 0x555341 ("USA" in ASCII). Writing any other value in this field aborts the write operation of the WPEN bit. Always reads as 0. # 33.8.17 USART Write Protect Status Register Name: US\_WPSR **Address:** 0x400240E8 (0), 0x400280E8 (1), 0x4002C0E8 (2) Access: Read-only Reset: See Table 33-16 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|--------|----|----|----|----|----|------|--|--| | _ | _ | _ | _ | _ | _ | _ | _ | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | WPVSRC | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | WPVSRC | | | | | | | | | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | | | _ | | WPVS | | | ## • WPVS: Write Protect Violation Status 0 = No Write Protect Violation has occurred since the last read of the US\_WPSR register. 1 = A Write Protect Violation has occurred since the last read of the US\_WPSR register. If this violation is an unauthorized attempt to write a protected register, the associated violation is reported into field WPVSRC. ## • WPVSRC: Write Protect Violation Source When WPVS is active, this field indicates the write-protected register (through address offset or code) in which a write access has been attempted. Note: Reading US\_WPSR automatically clears all fields. # 34. Timer Counter (TC) # 34.1 Description The Timer Counter (TC) includes 6 identical 16-bit Timer Counter channels. Each channel can be independently programmed to perform a wide range of functions including frequency measurement, event counting, interval measurement, pulse generation, delay timing and pulse width modulation. Each channel has three external clock inputs, five internal clock inputs and two multi-purpose input/output signals which can be configured by the user. Each channel drives an internal interrupt signal which can be programmed to generate processor interrupts. The Timer Counter (TC) embeds a quadrature decoder logic connected in front of the timers and driven by TIOA0, TIOB0 and TIOA1 inputs. When enabled, the quadrature decoder performs the input lines filtering, decoding of quadrature signals and connects to the timers/counters in order to read the position and speed of the motor through the user interface. The Timer Counter block has two global registers which act upon all TC channels. The Block Control Register allows the channels to be started simultaneously with the same instruction. The Block Mode Register defines the external clock inputs for each channel, allowing them to be chained. Table 34-1 gives the assignment of the device Timer Counter clock inputs common to Timer Counter 0 to 2. Table 34-1. Timer Counter Clock Assignment | Name | Definition | |-----------------------------|------------| | TIMER_CLOCK1 | MCK/2 | | TIMER_CLOCK2 | MCK/8 | | TIMER_CLOCK3 | MCK/32 | | TIMER_CLOCK4 | MCK/128 | | TIMER_CLOCK5 <sup>(1)</sup> | SLCK | Note: 1. When Slow Clock is selected for Master Clock (CSS = 0 in PMC Master CLock Register), TIMER\_CLOCK5 input is Master Clock, i.e., Slow CLock modified by PRES and MDIV fields. # 34.2 Embedded Characteristics - Provides Six 16-bit Timer Counter Channels - Wide range of functions including: - Frequency Measurement - Event Counting - Interval Measurement - Pulse Generation - Delay Timing - Pulse Width Modulation - Up/down Capabilities - Each channel is user-configurable and contains: - Three external clock inputs - Five internal clock inputs - Two multi-purpose input/output signals - Two global registers that act on all three TC Channels - Quadrature decoder - Advanced line filtering - Position / revolution / speed measurements - 2-bit Gray Up/Down Counter for Stepper Motor - Compare Event Fault Generation for PWM # 34.3 Block Diagram Figure 34-1. Timer Counter Block Diagram Note: The quadrature decoder logic connections are detailed in Figure 34-15 "Predefined Connection of the Quadrature Decoder with Timer Counters" Table 34-2. Signal Name Description | Block/Channel | Signal Name | Description | | | | |----------------|---------------|-----------------------------------------------------------------------------|--|--|--| | | XC0, XC1, XC2 | External Clock Inputs | | | | | | TIOA | Capture Mode: Timer Counter Input Waveform Mode: Timer Counter Output | | | | | Channel Signal | TIOB | Capture Mode: Timer Counter Input Waveform Mode: Timer Counter Input/Output | | | | | | INT | Interrupt Signal Output | | | | | | SYNC | Synchronization Input Signal | | | | # 34.4 Pin Name List Table 34-3. TC pin list | Pin Name | Description | Туре | |-------------|------------------------------------|--------| | TCLK0-TCLK2 | External Clock Input | Input | | TIOA0-TIOA2 | I/O Line A | I/O | | TIOB0-TIOB2 | I/O Line B | I/O | | FAULT | Drives internal fault input of PWM | Output | # 34.5 Product Dependencies #### 34.5.1 I/O Lines The pins used for interfacing the compliant external devices may be multiplexed with PIO lines. The programmer must first program the PIO controllers to assign the TC pins to their peripheral functions. Table 34-4. I/O Lines | Instance | Signal | I/O Line | Peripheral | |----------|--------|-----------|------------| | TC0 | TCLK0 | TCLK0 PA4 | | | TC0 | TCLK1 | PA28 | В | | TC0 | TCLK2 | PA29 | В | | TC0 | TIOA0 | PA0 | В | | TC0 | TIOA1 | PA15 | В | | TC0 | TIOA2 | PA26 | В | | TC0 | TIOB0 | PA1 | В | | TC0 | TIOB1 | PA16 | В | | TC0 | TIOB2 | PA27 | В | | TC1 | TCLK3 | PC25 | В | | TC1 | TCLK4 | PC28 | В | | TC1 | TCLK5 | PC31 | В | | TC1 | TIOA3 | PC23 | В | | TC1 | TIOA4 | PC26 | В | | TC1 | TIOA5 | PC29 | В | | TC1 | TIOB3 | PC24 | В | | TC1 | TIOB4 | PC27 | В | | TC1 | TIOB5 | PC30 | В | # 34.5.2 Power Management The TC is clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the Timer Counter clock. # 34.5.3 Interrupt The TC has an interrupt line connected to the Interrupt Controller (IC). Handling the TC interrupt requires programming the IC before configuring the TC. # 34.5.4 Fault Output The TC has the FAULT output connected to the fault input of PWM. Refer to Section 34.6.17 "Fault Mode" and to the product Pulse Width Modulation (PWM) implementation. # 34.6 Functional Description ### 34.6.1 TC Description The 6 channels of the Timer Counter are independent and identical in operation except when quadrature decoder is enabled. The registers for channel programming are listed in Table 34-5 on page 781. #### 34.6.2 16-bit Counter Each channel is organized around a 16-bit counter. The value of the counter is incremented at each positive edge of the selected clock. When the counter has reached the value 0xFFFF and passes to 0x0000, an overflow occurs and the COVFS bit in TC\_SR (Status Register) is set. The current value of the counter is accessible in real time by reading the Counter Value Register, TC\_CV. The counter can be reset by a trigger. In this case, the counter value passes to 0x0000 on the next valid edge of the selected clock. #### 34.6.3 Clock Selection At block level, input clock signals of each channel can either be connected to the external inputs TCLK0, TCLK1 or TCLK2, or be connected to the internal I/O signals TIOA0, TIOA1 or TIOA2 for chaining by programming the TC\_BMR (Block Mode). See Figure 34-2 "Clock Chaining Selection". Each channel can independently select an internal or external clock source for its counter: - Internal clock signals: TIMER\_CLOCK1, TIMER\_CLOCK2, TIMER\_CLOCK3, TIMER\_CLOCK4, TIMER\_CLOCK5 - External clock signals: XC0, XC1 or XC2 This selection is made by the TCCLKS bits in the TC Channel Mode Register. The selected clock can be inverted with the CLKI bit in TC\_CMR. This allows counting on the opposite edges of the clock. The burst function allows the clock to be validated when an external signal is high. The BURST parameter in the Mode Register defines this signal (none, XC0, XC1, XC2). See Figure 34-3 "Clock Selection" Note: In all cases, if an external clock is used, the duration of each of its levels must be longer than the master clock period. The external clock frequency must be at least 2.5 times lower than the master clock Figure 34-2. Clock Chaining Selection Figure 34-3. Clock Selection #### 34.6.4 Clock Control The clock of each counter can be controlled in two different ways: it can be enabled/disabled and started/stopped. See Figure 34-4. - The clock can be enabled or disabled by the user with the CLKEN and the CLKDIS commands in the Control Register. In Capture Mode it can be disabled by an RB load event if LDBDIS is set to 1 in TC\_CMR. In Waveform Mode, it can be disabled by an RC Compare event if CPCDIS is set to 1 in TC\_CMR. When disabled, the start or the stop actions have no effect: only a CLKEN command in the Control Register can reenable the clock. When the clock is enabled, the CLKSTA bit is set in the Status Register. - The clock can also be started or stopped: a trigger (software, synchro, external or compare) always starts the clock. The clock can be stopped by an RB load event in Capture Mode (LDBSTOP = 1 in TC\_CMR) or a RC compare event in Waveform Mode (CPCSTOP = 1 in TC\_CMR). The start and the stop commands have effect only if the clock is enabled. Figure 34-4. Clock Control ### 34.6.5 TC Operating Modes Each channel can independently operate in two different modes: - Capture Mode provides measurement on signals. - Waveform Mode provides wave generation. The TC Operating Mode is programmed with the WAVE bit in the TC Channel Mode Register. In Capture Mode, TIOA and TIOB are configured as inputs. In Waveform Mode, TIOA is always configured to be an output and TIOB is an output if it is not selected to be the external trigger. # 34.6.6 Trigger A trigger resets the counter and starts the counter clock. Three types of triggers are common to both modes, and a fourth external trigger is available to each mode. Regardless of the trigger used, it will be taken into account at the following active edge of the selected clock. This means that the counter value can be read differently from zero just after a trigger, especially when a low frequency signal is selected as the clock. The following triggers are common to both modes: - Software Trigger: Each channel has a software trigger, available by setting SWTRG in TC\_CCR. - SYNC: Each channel has a synchronization signal SYNC. When asserted, this signal has the same effect as a software trigger. The SYNC signals of all channels are asserted simultaneously by writing TC\_BCR (Block Control) with SYNC set. - Compare RC Trigger: RC is implemented in each channel and can provide a trigger when the counter value matches the RC value if CPCTRG is set in TC CMR. The channel can also be configured to have an external trigger. In Capture Mode, the external trigger signal can be selected between TIOA and TIOB. In Waveform Mode, an external event can be programmed on one of the following signals: TIOB, XC0, XC1 or XC2. This external event can then be programmed to perform a trigger by setting ENETRG in TC\_CMR. If an external trigger is used, the duration of the pulses must be longer than the master clock period in order to be detected. #### 34.6.7 Capture Operating Mode This mode is entered by clearing the WAVE parameter in TC\_CMR (Channel Mode Register). Capture Mode allows the TC channel to perform measurements such as pulse timing, frequency, period, duty cycle and phase on TIOA and TIOB signals which are considered as inputs. Figure 34-5 shows the configuration of the TC channel when programmed in Capture Mode. ### 34.6.8 Capture Registers A and B Registers A and B (RA and RB) are used as capture registers. This means that they can be loaded with the counter value when a programmable event occurs on the signal TIOA. The LDRA parameter in TC\_CMR defines the TIOA selected edge for the loading of register A, and the LDRB parameter defines the TIOA selected edge for the loading of Register B. RA is loaded only if it has not been loaded since the last trigger or if RB has been loaded since the last loading of RA. RB is loaded only if RA has been loaded since the last trigger or the last loading of RB. Loading RA or RB before the read of the last value loaded sets the Overrun Error Flag (LOVRS) in TC\_SR (Status Register). In this case, the old value is overwritten. #### 34.6.9 Trigger Conditions In addition to the SYNC signal, the software trigger and the RC compare trigger, an external trigger can be defined. The ABETRG bit in TC\_CMR selects TIOA or TIOB input signal as an external trigger. The ETRGEDG parameter defines the edge (rising, falling or both) detected to generate an external trigger. If ETRGEDG = 0 (none), the external trigger is disabled. Figure 34-5. Capture Mode # 34.6.10 Waveform Operating Mode Waveform operating mode is entered by setting the WAVE parameter in TC\_CMR (Channel Mode Register). In Waveform Operating Mode the TC channel generates 1 or 2 PWM signals with the same frequency and independently programmable duty cycles, or generates different types of one-shot or repetitive pulses. In this mode, TIOA is configured as an output and TIOB is defined as an output if it is not used as an external event (EEVT parameter in TC\_CMR). Figure 34-6 shows the configuration of the TC channel when programmed in Waveform Operating Mode. #### 34.6.11 Waveform Selection Depending on the WAVSEL parameter in TC\_CMR (Channel Mode Register), the behavior of TC\_CV varies. With any selection, RA, RB and RC can all be used as compare registers. RA Compare is used to control the TIOA output, RB Compare is used to control the TIOB output (if correctly configured) and RC Compare is used to control TIOA and/or TIOB outputs. Figure 34-6. Waveform Mode ### 34.6.11.1 WAVSEL = 00 When WAVSEL = 00, the value of TC\_CV is incremented from 0 to 0xFFFF. Once 0xFFFF has been reached, the value of TC\_CV is reset. Incrementation of TC\_CV starts again and the cycle continues. See Figure 34-7. An external event trigger or a software trigger can reset the value of TC\_CV. It is important to note that the trigger may occur at any time. See Figure 34-8. RC Compare cannot be programmed to generate a trigger in this configuration. At the same time, RC Compare can stop the counter clock (CPCSTOP = 1 in TC\_CMR) and/or disable the counter clock (CPCDIS = 1 in TC\_CMR). Figure 34-7. WAVSEL= 00 without trigger Figure 34-8. WAVSEL= 00 with trigger #### 34.6.11.2 WAVSEL = 10 When WAVSEL = 10, the value of TC\_CV is incremented from 0 to the value of RC, then automatically reset on a RC Compare. Once the value of TC\_CV has been reset, it is then incremented and so on. See Figure 34-9. It is important to note that TC\_CV can be reset at any time by an external event or a software trigger if both are programmed correctly. See Figure 34-10. In addition, RC Compare can stop the counter clock (CPCSTOP = 1 in TC\_CMR) and/or disable the counter clock (CPCDIS = 1 in TC\_CMR). Figure 34-9. WAVSEL = 10 Without Trigger Figure 34-10. WAVSEL = 10 With Trigger #### 34.6.11.3 WAVSEL = 01 When WAVSEL = 01, the value of TC\_CV is incremented from 0 to 0xFFFF. Once 0xFFFF is reached, the value of TC\_CV is decremented to 0, then re-incremented to 0xFFFF and so on. See Figure 34-11. A trigger such as an external event or a software trigger can modify TC\_CV at any time. If a trigger occurs while TC\_CV is incrementing, TC\_CV then decrements. If a trigger is received while TC\_CV is decrementing, TC\_CV then increments. See Figure 34-12. RC Compare cannot be programmed to generate a trigger in this configuration. At the same time, RC Compare can stop the counter clock (CPCSTOP = 1) and/or disable the counter clock (CPCDIS = 1). Figure 34-11. WAVSEL = 01 Without Trigger Figure 34-12. WAVSEL = 01 With Trigger #### 34.6.11.4 WAVSEL = 11 When WAVSEL = 11, the value of TC\_CV is incremented from 0 to RC. Once RC is reached, the value of TC\_CV is decremented to 0, then re-incremented to RC and so on. See Figure 34-13. A trigger such as an external event or a software trigger can modify TC\_CV at any time. If a trigger occurs while TC\_CV is incrementing, TC\_CV then decrements. If a trigger is received while TC\_CV is decrementing, TC\_CV then increments. See Figure 34-14. RC Compare can stop the counter clock (CPCSTOP = 1) and/or disable the counter clock (CPCDIS = 1). Figure 34-13. WAVSEL = 11 Without Trigger Figure 34-14. WAVSEL = 11 With Trigger ## 34.6.12 External Event/Trigger Conditions An external event can be programmed to be detected on one of the clock sources (XC0, XC1, XC2) or TIOB. The external event selected can then be used as a trigger. The EEVT parameter in TC\_CMR selects the external trigger. The EEVTEDG parameter defines the trigger edge for each of the possible external triggers (rising, falling or both). If EEVTEDG is cleared (none), no external event is defined. If TIOB is defined as an external event signal (EEVT = 0), TIOB is no longer used as an output and the compare register B is not used to generate waveforms and subsequently no IRQs. In this case the TC channel can only generate a waveform on TIOA. When an external event is defined, it can be used as a trigger by setting bit ENETRG in TC\_CMR. As in Capture Mode, the SYNC signal and the software trigger are also available as triggers. RC Compare can also be used as a trigger depending on the parameter WAVSEL. ## 34.6.13 Output Controller The output controller defines the output level changes on TIOA and TIOB following an event. TIOB control is used only if TIOB is defined as output (not as an external event). The following events control TIOA and TIOB: software trigger, external event and RC compare. RA compare controls TIOA and RB compare controls TIOB. Each of these events can be programmed to set, clear or toggle the output as defined in the corresponding parameter in TC\_CMR. #### 34.6.14 Quadrature Decoder Logic #### 34.6.14.1 Description The quadrature decoder logic is driven by TIOA0, TIOB0, TIOA1 input pins and drives the timer/counter of channel 0 and 1. Channel 2 can be used as a time base in case of speed measurement requirements (refer to Figure 34.7 "Timer Counter (TC) User Interface"). When writing 0 in the QDEN field of the TC\_BMR register, the quadrature decoder logic is totally transparent. TIOA0 and TIOB0 are to be driven by the 2 dedicated quadrature signals from a rotary sensor mounted on the shaft of the off-chip motor. A third signal from the rotary sensor can be processed through pin TIOA1 and is typically dedicated to be driven by an index signal if it is provided by the sensor. This signal is not required to decode the quadrature signals PHA, PHB. TCCLKS field of TC\_CMR channels must be configured to select XC0 input (i.e. 0x101). TC0XC0S field has no effect as soon as quadrature decoder is enabled. Either speed or position/revolution can be measured. Position channel 0 accumulates the edges of PHA, PHB input signals giving a high accuracy on motor position whereas channel 1 accumulates the index pulses of the sensor, therefore the number of rotations. Concatenation of both values provides a high level of precision on motion system position. In speed mode, position cannot be measured but revolution can be measured. Inputs from the rotary sensor can be filtered prior to down-stream processing. Accommodation of input polarity, phase definition and other factors are configurable. Interruptions can be generated on different events. A compare function (using TC\_RC register) is available on channel 0 (speed/position) or channel 1 (rotation) and can generate an interrupt by means of the CPCS flag in the TC\_SR registers. Figure 34-15. Predefined Connection of the Quadrature Decoder with Timer Counters # 34.6.14.2 Input Pre-processing Input pre-processing consists of capabilities to take into account rotary sensor factors such as polarities and phase definition followed by configurable digital filtering. Each input can be negated and swapping PHA, PHB is also configurable. By means of the MAXFILT field in TC\_BMR, it is possible to configure a minimum duration for which the pulse is stated as valid. When the filter is active, pulses with a duration lower than MAXFILT+1 \* tMCK ns are not passed to down-stream logic. Filters can be disabled using the FILTER field in the TC\_BMR register. Figure 34-16. Input Stage Input filtering can efficiently remove spurious pulses that might be generated by the presence of particulate contamination on the optical or magnetic disk of the rotary sensor. Spurious pulses can also occur in environments with high levels of electro-magnetic interference. Or, simply if vibration occurs even when rotation is fully stopped and the shaft of the motor is in such a position that the beginning of one of the reflective or magnetic bars on the rotary sensor disk is aligned with the light or magnetic (Hall) receiver cell of the rotary sensor. Any vibration can make the PHA, PHB signals toggle for a short duration. Figure 34-17. Filtering Examples #### 34.6.14.3 Direction Status and Change Detection After filtering, the quadrature signals are analyzed to extract the rotation direction and edges of the 2 quadrature signals detected in order to be counted by timer/counter logic downstream. The direction status can be directly read at anytime on TC\_QISR register. The polarity of the direction flag status depends on the configuration written in TC\_BMR register. INVA, INVB, INVIDX, SWAP modify the polarity of DIR flag. Any change in rotation direction is reported on TC\_QISR register and can generate an interrupt. The direction change condition is reported as soon as 2 consecutive edges on a phase signal have sampled the same value on the other phase signal and there is an edge on the other signal. The 2 consecutive edges of 1 phase signal sampling the same value on other phase signal is not sufficient to declare a direction change, for the reason that particulate contamination may mask one or more reflective bar on the optical or magnetic disk of the sensor. (Refer to Figure 34-18 "Rotation Change Detection" for waveforms.) Figure 34-18. Rotation Change Detection Direction Change under normal conditions No direction change due to particulate contamination masking a reflective bar The direction change detection is disabled when QDTRANS is set to 1 in TC\_BMR. In this case the DIR flag report must not be used. A quadrature error is also reported by the quadrature decoder logic. Rather than reporting an error only when 2 edges occur at the same time on PHA and PHB, which is unlikely to occur in real life, there is a report if the time difference between 2 edges on PHA, PHB is lower than a predefined value. This predefined value is configurable and corresponds to (MAXFILT+1) \* tMCK ns. After being filtered there is no reason to have 2 edges closer than (MAXFILT+1) \* tMCK ns under normal mode of operation. In the instance an anomaly occurs, a quadrature error is reported on QERR flag on TC\_QISR register. Figure 34-19. Quadrature Error Detection MAXFILT must be tuned according to several factors such as the system clock frequency (MCK), type of rotary sensor and rotation speed to be achieved. #### 34.6.14.4 Position and Rotation Measurement When POSEN is set in TC\_BMR register, position is processed on channel 0 (by means of the PHA,PHB edge detections) and motor revolutions are accumulated in channel 1 timer/counter and can be read through TC\_CV0 and/or TC\_CV1 register if the IDX signal is provided on TIOA1 input. Channel 0 and 1 must be configured in capture mode (WAVE = 0 in TC\_CMR0). In parallel, the number of edges are accumulated on timer/counter channel 0 and can be read on the TC\_CV0 register. Therefore, the accurate position can be read on both TC CV registers and concatenated to form a 32-bit word. The timer/counter channel 0 is cleared for each increment of IDX count value. Depending on the quadrature signals, the direction is decoded and allows to count up or down in timer/counter channels 0 and 1. The direction status is reported on TC\_QISR register. #### 34.6.14.5 Speed Measurement When SPEEDEN is set in TC BMR register, the speed measure is enabled on channel 0. A time base must be defined on channel 2 by writing the TC\_RC2 period register. Channel 2 must be configured in waveform mode (WAVE bit field set) in TC\_CMR2 register. WAVSEL bit field must be defined with 0x10 to clear the counter by comparison and matching with TC\_RC value. ACPC field must be defined at 0x11 to toggle TIOA output. This time base is automatically fed back to TIOA of channel 0 when QDEN and SPEEDEN are set. Channel 0 must be configured in capture mode (WAVE = 0 in TC\_CMR0). ABETRG bit field of TC\_CMR0 must be configured at 1 to get TIOA as a trigger for this channel. EDGTRG can be set to 0x01, to clear the counter on a rising edge of the TIOA signal and LDRA field must be set accordingly to 0x01, to load TC\_RA0 at the same time as the counter is cleared (LDRB must be set to 0x01). As a consequence, at the end of each time base period the differentiation required for the speed calculation is performed. The process must be started by configuring the TC\_CR register with CLKEN and SWTRG. The speed can be read on TC\_RA0 register in TC\_CMR0. Channel 1 can still be used to count the number of revolutions of the motor. # 34.6.15 2-bit Gray Up/Down Counter for Stepper Motor Each channel can be independently configured to generate a 2-bit gray count waveform on corresponding TIOA,TIOB outputs by means of GCEN bit in TC\_SMMRx registers. Up or Down count can be defined by writing bit DOWN in TC\_SMMRx registers. It is mandatory to configure the channel in WAVE mode in TC\_CMR register. The period of the counters can be programmed on TC\_RCx registers. Figure 34-20. 2-bit Gray Up/Down Counter. # 34.6.16 Write Protection System In order to bring security to the Timer Counter, a write protection system has been implemented. The write protection mode prevent the write of TC\_BMR, TC\_FMR, TC\_CMRx, TC\_SMMRx, TC\_RAx, TC\_RBx, TC\_RCx registers. When this mode is enabled and one of the protected registers write, the register write request canceled. Due to the nature of the write protection feature, enabling and disabling the write protection mode requires the use of a security code. Thus when enabling or disabling the write protection mode the WPKEY field of the TC\_WPMR register must be filled with the "TIM" ASCII code (corresponding to 0x54494D) otherwise the register write will be canceled. ### 34.6.17 Fault Mode At anytime, the TC\_RCx registers can be used to perform a comparison on the respective current channel counter value (TC\_CVx) with the value of TC\_RCx register. The CPCSx flags can be set accordingly and an interrupt can be generated. This interrupt is processed but requires an unpredictable amount of time to be achieve the required action. It is possible to trigger the FAULT output of the TIMER1 with CPCS from TC\_SR0 register and/or CPCS from TC\_SR1 register. Each source can be independently enabled/disabled by means of TC\_FMR register. This can be useful to detect an overflow on speed and/or position when QDEC is processed and to act immediately by using the FAULT output. Figure 34-21. Fault Output Generation # 34.7 Timer Counter (TC) User Interface Table 34-5. Register Mapping | Offset <sup>(1)</sup> | Register | Name | Access | Reset | |------------------------------|---------------------------------|---------|---------------------------|-------| | 0x00 + channel * 0x40 + 0x00 | Channel Control Register | TC_CCR | Write-only | _ | | 0x00 + channel * 0x40 + 0x04 | Channel Mode Register | TC_CMR | Read-write | 0 | | 0x00 + channel * 0x40 + 0x08 | Stepper Motor Mode Register | TC_SMMR | Read-write | 0 | | 0x00 + channel * 0x40 + 0x0C | Reserved | | | | | 0x00 + channel * 0x40 + 0x10 | Counter Value | TC_CV | Read-only | 0 | | 0x00 + channel * 0x40 + 0x14 | Register A | TC_RA | Read-write <sup>(2)</sup> | 0 | | 0x00 + channel * 0x40 + 0x18 | Register B | TC_RB | Read-write <sup>(2)</sup> | 0 | | 0x00 + channel * 0x40 + 0x1C | Register C | TC_RC | Read-write | 0 | | 0x00 + channel * 0x40 + 0x20 | Status Register | TC_SR | Read-only | 0 | | 0x00 + channel * 0x40 + 0x24 | Interrupt Enable Register | TC_IER | Write-only | _ | | 0x00 + channel * 0x40 + 0x28 | Interrupt Disable Register | TC_IDR | Write-only | _ | | 0x00 + channel * 0x40 + 0x2C | Interrupt Mask Register | TC_IMR | Read-only | 0 | | 0xC0 | Block Control Register | TC_BCR | Write-only | _ | | 0xC4 | Block Mode Register | TC_BMR | Read-write | 0 | | 0xC8 | QDEC Interrupt Enable Register | TC_QIER | Write-only | _ | | 0xCC | QDEC Interrupt Disable Register | TC_QIDR | Write-only | _ | | 0xD0 | QDEC Interrupt Mask Register | TC_QIMR | Read-only | 0 | | 0xD4 | QDEC Interrupt Status Register | TC_QISR | Read-only | 0 | | 0xD8 | Fault Mode Register | TC_FMR | Read-write | 0 | | 0xE4 | Write Protect Mode Register | TC_WPMR | Read-write | 0 | | 0xFC | Reserved | _ | _ | _ | Notes: 1. Channel index ranges from 0 to 2. 2. Read-only if WAVE = 0 # 34.7.1 TC Block Control Register Name: TC\_BCR **Address:** 0x400100C0 (0), 0x400140C0 (1) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|------| | _ | _ | I | | | ı | 1 | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | - | _ | _ | _ | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | _ | SYNC | # • SYNC: Synchro Command 0 = no effect. 1 = asserts the SYNC signal which generates a software trigger simultaneously for each of the channels. # 34.7.2 TC Block Mode Register Name: TC\_BMR **Address:** 0x400100C4 (0), 0x400140C4 (1) Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|---------|--------|---------|---------|--------|-------| | _ | _ | _ | _ | _ | _ | MAX | (FILT | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | MAXFILT | | | | - | IDXPHB | SWAP | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | INVIDX | INVB | INVA | EDGPHA | QDTRANS | SPEEDEN | POSEN | QDEN | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | TC2XC2S | | TC1> | (C1S | TC02 | KC0S | This register can only be written if the WPEN bit is cleared in "TC Write Protect Mode Register" on page 791. # • TC0XC0S: External Clock Signal 0 Selection | Value | Name | Description | | | |-------|----------------------------------------|--------------------------------|--|--| | 0 | 0 TCLK0 Signal connected to XC0: TCLK0 | | | | | 1 | _ | Reserved | | | | 2 | TIOA1 | Signal connected to XC0: TIOA1 | | | | 3 | TIOA2 | Signal connected to XC0: TIOA2 | | | # • TC1XC1S: External Clock Signal 1 Selection | Value | Name | Description | |-------|-------|--------------------------------| | 0 | TCLK1 | Signal connected to XC1: TCLK1 | | 1 | _ | Reserved | | 2 | TIOA0 | Signal connected to XC1: TIOA0 | | 3 | TIOA2 | Signal connected to XC1: TIOA2 | # • TC2XC2S: External Clock Signal 2 Selection | Value | Name | Description | | | |-------|--------------------------------------|--------------------------------|--|--| | 0 | 0 TCLK2 Signal connected to XC2: TCL | | | | | 1 | _ | Reserved | | | | 2 | TIOA1 | Signal connected to XC2: TIOA1 | | | | 3 | TIOA2 | Signal connected to XC2: TIOA2 | | | #### QDEN: Quadrature Decoder ENabled 0 = disabled. 1 = enables the quadrature decoder logic (filter, edge detection and quadrature decoding). quadrature decoding (direction change) can be disabled using QDTRANS bit. One of the POSEN or SPEEDEN bits must be also enabled. #### POSEN: POSition ENabled 0 = disable position. 1 = enables the position measure on channel 0 and 1 #### SPEEDEN: SPEED ENabled 0 = disabled. 1 = enables the speed measure on channel 0, the time base being provided by channel 2. # • QDTRANS: Quadrature Decoding TRANSparent 0 = full quadrature decoding logic is active (direction change detected). 1 = quadrature decoding logic is inactive (direction change inactive) but input filtering and edge detection are performed. #### • EDGPHA: EDGe on PHA count mode 0 = edges are detected on both PHA and PHB. 1 = edges are detected on PHA only. ## • INVA: INVerted phA 0 = PHA (TIOA0) is directly driving quadrature decoder logic. 1 = PHA is inverted before driving quadrature decoder logic. ## · INVB: INVerted phB 0 = PHB (TIOB0) is directly driving quadrature decoder logic. 1 = PHB is inverted before driving quadrature decoder logic. # • SWAP: SWAP PHA and PHB 0 = no swap between PHA and PHB. 1 = swap PHA and PHB internally, prior to driving quadrature decoder logic. #### • INVIDX: INVerted InDeX 0 = IDX (TIOA1) is directly driving quadrature logic. 1 = IDX is inverted before driving quadrature logic. ### • IDXPHB: InDeX pin is PHB pin 0 = IDX pin of the rotary sensor must drive TIOA1. 1 = IDX pin of the rotary sensor must drive TIOB0. #### • FILTER: 0 = IDX,PHA, PHB input pins are not filtered. 1 = IDX,PHA, PHB input pins are filtered using MAXFILT value. #### • MAXFILT: MAXimum FILTer 1.. 63: defines the filtering capabilities Pulses with a period shorter than MAXFILT+1 MCK clock cycles are discarded. # 34.7.3 TC Channel Control Register Name: $TC\_CCRx [x=0..2]$ **Address:** 0x40010000 (0)[0], 0x40010040 (0)[1], 0x40010080 (0)[2], 0x40014000 (1)[0], 0x40014040 (1)[1], 0x40014080 (1)[2] Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|-------|--------|-------| | _ | _ | | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | I | _ | | | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | ı | _ | | ı | ı | - | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | SWTRG | CLKDIS | CLKEN | #### CLKEN: Counter Clock Enable Command 0 = no effect. 1 = enables the clock if CLKDIS is not 1. # • CLKDIS: Counter Clock Disable Command 0 = no effect. 1 = disables the clock. # • SWTRG: Software Trigger Command 0 = no effect. 1 = a software trigger is performed: the counter is reset and the clock is started. # 34.7.4 TC QDEC Interrupt Enable Register Name: TC\_QIER **Address:** 0x400100C8 (0), 0x400140C8 (1) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|------|--------|-----| | _ | _ | | | | | 1 | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | - | - | QERR | DIRCHG | IDX | ### • IDX: InDeX 0 = no effect. 1 = enables the interrupt when a rising edge occurs on IDX input. ### • DIRCHG: DIRection CHanGe 0 = no effect. 1 = enables the interrupt when a change on rotation direction is detected. #### • QERR: Quadrature ERRor 0 = no effect. 1 = enables the interrupt when a quadrature error occurs on PHA,PHB. # 34.7.5 TC QDEC Interrupt Disable Register Name: TC\_QIDR **Address:** 0x400100CC (0), 0x400140CC (1) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|------|--------|-----| | _ | _ | I | _ | | | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | ı | _ | - | - | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | ı | - | - | - | | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | _ | - | QERR | DIRCHG | IDX | ### • IDX: InDeX 0 = no effect. 1 = disables the interrupt when a rising edge occurs on IDX input. ### • DIRCHG: DIRection CHanGe 0 = no effect. 1 = disables the interrupt when a change on rotation direction is detected. #### • QERR: Quadrature ERRor 0 = no effect. 1 = disables the interrupt when a quadrature error occurs on PHA, PHB. # 34.7.6 TC QDEC Interrupt Mask Register Name: TC\_QIMR **Address:** 0x400100D0 (0), 0x400140D0 (1) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|------|--------|-----| | _ | | I | | _ | ı | 1 | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | _ | _ | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | - | _ | _ | _ | - | - | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | QERR | DIRCHG | IDX | ### • IDX: InDeX 0 = the interrupt on IDX input is disabled. 1 = the interrupt on IDX input is enabled. #### • DIRCHG: DIRection CHanGe 0 = the interrupt on rotation direction change is disabled. 1 = the interrupt on rotation direction change is enabled. ### • QERR: Quadrature ERRor 0 = the interrupt on quadrature error is disabled. 1 = the interrupt on quadrature error is enabled. 788 # 34.7.7 TC QDEC Interrupt Status Register Name: TC\_QISR Address: 0x400100D4 (0), 0x400140D4 (1) Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|------|--------|-----| | _ | | | _ | _ | ı | 1 | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | - | - | _ | - | ı | DIR | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | QERR | DIRCHG | IDX | #### • IDX: InDeX 0 = no Index input change since the last read of TC\_QISR. 1 = the IDX input has change since the last read of TC\_QISR. #### • DIRCHG: DIRection CHanGe 0 = no change on rotation direction since the last read of TC\_QISR. 1 = the rotation direction changed since the last read of TC\_QISR. ### • QERR: Quadrature ERRor 0 = no quadrature error since the last read of TC\_QISR. 1 = A quadrature error occurred since the last read of TC\_QISR. #### • DIR: Direction Returns an image of the actual rotation direction. # 34.7.8 TC Fault Mode Register Name: TC\_FMR **Address:** 0x400100D8 (0), 0x400140D8 (1) Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|-------|-------| | _ | _ | _ | _ | _ | - | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | - | 1 | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | - | 1 | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | - | _ | ENCF1 | ENCF0 | This register can only be written if the WPEN bit is cleared in "TC Write Protect Mode Register" on page 791 # • ENCF0: ENable Compare Fault Channel 0 0 = disables the FAULT output source (CPCS flag) from channel 0. 1 = enables the FAULT output source (CPCS flag) from channel 0. # • ENCF1: ENable Compare Fault Channel 1 0 = disables the FAULT output source (CPCS flag) from channel 1. 1 = enables the FAULT output source (CPCS flag) from channel 1. # 34.7.9 TC Write Protect Mode Register Name: TC\_WPMR **Address:** 0x400100E4 (0), 0x400140E4 (1) Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|-------|----|----|-----|----|----|------| | | | | WP | KEY | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | WPKEY | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | WPKEY | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | - | WPEN | #### • WPEN: Write Protect Enable 0 = disables the Write Protect if WPKEY corresponds to 0x54494D ("TIM" in ASCII). 1 = enables the Write Protect if WPKEY corresponds to 0x54494D ("TIM" in ASCII). ## Protects the registers: "TC Block Mode Register" "TC Channel Mode Register: Capture Mode" "TC Channel Mode Register: Waveform Mode" "TC Fault Mode Register" "TC Stepper Motor Mode Register" "TC Register A" "TC Register B" "TC Register C" # • WPKEY: Write Protect KEY This security code is needed to set/reset the WPROT bit value (see for details). Must be filled with "TIM" ASCII code. # 34.7.10 TC Channel Mode Register: Capture Mode Name: $TC\_CMRx [x=0..2] (WAVE = 0)$ **Address:** 0x40010004 (0)[0], 0x40010044 (0)[1], 0x40010084 (0)[2], 0x40014004 (1)[0], 0x40014044 (1)[1], 0x40014084 (1)[2] Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|-----|-----|------|--------|--------|------| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | LD | RB | LC | )RA | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | WAVE | CPCTRG | - | ı | - | ABETRG | ETR | GEDG | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | LDBDIS | LDBSTOP | BUI | RST | CLKI | | TCCLKS | | This register can only be written if the WPEN bit is cleared in "TC Write Protect Mode Register" on page 791 # • TCCLKS: Clock Selection | Value | Name | Description | |-------|--------------|-----------------------| | 0 | TIMER_CLOCK1 | Clock selected: TCLK1 | | 1 | TIMER_CLOCK2 | Clock selected: TCLK2 | | 2 | TIMER_CLOCK3 | Clock selected: TCLK3 | | 3 | TIMER_CLOCK4 | Clock selected: TCLK4 | | 4 | TIMER_CLOCK5 | Clock selected: TCLK5 | | 5 | XC0 | Clock selected: XC0 | | 6 | XC1 | Clock selected: XC1 | | 7 | XC2 | Clock selected: XC2 | #### • CLKI: Clock Invert 0 = counter is incremented on rising edge of the clock. 1 = counter is incremented on falling edge of the clock. # • BURST: Burst Signal Selection | Value | Name | Description | |-------|------|-----------------------------------------------| | 0 | NONE | The clock is not gated by an external signal. | | 1 | XC0 | XC0 is ANDed with the selected clock. | | 2 | XC1 | XC1 is ANDed with the selected clock. | | 3 | XC2 | XC2 is ANDed with the selected clock. | # • LDBSTOP: Counter Clock Stopped with RB Loading 0 = counter clock is not stopped when RB loading occurs. 1 = counter clock is stopped when RB loading occurs. ## • LDBDIS: Counter Clock Disable with RB Loading 0 = counter clock is not disabled when RB loading occurs. 1 = counter clock is disabled when RB loading occurs. ### • ETRGEDG: External Trigger Edge Selection | Value | Name | Description | |-------|---------|-----------------------------------------------| | 0 | NONE | The clock is not gated by an external signal. | | 1 | RISING | Rising edge | | 2 | FALLING | Falling edge | | 3 | EDGE | Each edge | ### • ABETRG: TIOA or TIOB External Trigger Selection 0 = TIOB is used as an external trigger. 1 = TIOA is used as an external trigger. ### • CPCTRG: RC Compare Trigger Enable 0 = RC Compare has no effect on the counter and its clock. 1 = RC Compare resets the counter and starts the counter clock. #### • WAVE: Waveform Mode 0 = Capture Mode is enabled. 1 = Capture Mode is disabled (Waveform Mode is enabled). ### • LDRA: RA Loading Edge Selection | Value | Name | Description | |-------|---------|----------------------| | 0 | NONE | None | | 1 | RISING | Rising edge of TIOA | | 2 | FALLING | Falling edge of TIOA | | 3 | EDGE | Each edge of TIOA | ### • LDRB: RB Loading Edge Selection | Value | Name | Description | |-------|---------|----------------------| | 0 | NONE | None | | 1 | RISING | Rising edge of TIOA | | 2 | FALLING | Falling edge of TIOA | | 3 | EDGE | Each edge of TIOA | ## 34.7.11 TC Channel Mode Register: Waveform Mode Name: $TC\_CMRx [x=0..2] (WAVE = 1)$ Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|------|--------|------|----|--------|------| | BSV | VTRG | В | EEVT | ВС | PC | ВС | PB | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | ASV | VTRG | А | EEVT | AC | PC | AC | CPA | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | WAVE | WAV | /SEL | ENETRG | EE | VT | EEV | TEDG | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CPCDIS | CPCSTOP | В | URST | CLKI | | TCCLKS | | This register can only be written if the WPEN bit is cleared in "TC Write Protect Mode Register" on page 791 #### • TCCLKS: Clock Selection | Value | Name | Description | |-------|--------------|-----------------------| | 0 | TIMER_CLOCK1 | Clock selected: TCLK1 | | 1 | TIMER_CLOCK2 | Clock selected: TCLK2 | | 2 | TIMER_CLOCK3 | Clock selected: TCLK3 | | 3 | TIMER_CLOCK4 | Clock selected: TCLK4 | | 4 | TIMER_CLOCK5 | Clock selected: TCLK5 | | 5 | XC0 | Clock selected: XC0 | | 6 | XC1 | Clock selected: XC1 | | 7 | XC2 | Clock selected: XC2 | ### • CLKI: Clock Invert 0 = counter is incremented on rising edge of the clock. 1 = counter is incremented on falling edge of the clock. ### • BURST: Burst Signal Selection | Value | Name | Description | |-------|------|-----------------------------------------------| | 0 | NONE | The clock is not gated by an external signal. | | 1 | XC0 | XC0 is ANDed with the selected clock. | | 2 | XC1 | XC1 is ANDed with the selected clock. | | 3 | XC2 | XC2 is ANDed with the selected clock. | ## • CPCSTOP: Counter Clock Stopped with RC Compare 0 = counter clock is not stopped when counter reaches RC. 1 = counter clock is stopped when counter reaches RC. ### • CPCDIS: Counter Clock Disable with RC Compare 0 = counter clock is not disabled when counter reaches RC. 1 = counter clock is disabled when counter reaches RC. #### • EEVTEDG: External Event Edge Selection | Value | Name | Description | |-------|---------|--------------| | 0 | NONE | None | | 1 | RISING | Rising edge | | 2 | FALLING | Falling edge | | 3 | EDGE | Each edge | #### • EEVT: External Event Selection Signal selected as external event. | Value | Name | Description | TIOB Direction | |-------|------|---------------------|----------------| | 0 | TIOB | TIOB <sup>(1)</sup> | input | | 1 | XC0 | XC0 | output | | 2 | XC1 | XC1 | output | | 3 | XC2 | XC2 | output | Note: 1. If TIOB is chosen as the external event signal, it is configured as an input and no longer generates waveforms and subsequently no IRQs. ### • ENETRG: External Event Trigger Enable 0 = the external event has no effect on the counter and its clock. In this case, the selected external event only controls the TIOA output. 1 = the external event resets the counter and starts the counter clock. #### WAVSEL: Waveform Selection | Value | Name | Description | |-------|-----------|-----------------------------------------------------| | 0 | UP | UP mode without automatic trigger on RC Compare | | 1 | UPDOWN | UPDOWN mode without automatic trigger on RC Compare | | 2 | UP_RC | UP mode with automatic trigger on RC Compare | | 3 | UPDOWN_RC | UPDOWN mode with automatic trigger on RC Compare | #### • WAVE: Waveform Mode 0 = Waveform Mode is disabled (Capture Mode is enabled). 1 = Waveform Mode is enabled. # • ACPA: RA Compare Effect on TIOA | Value | Name | Description | |-------|--------|-------------| | 0 | NONE | None | | 1 | SET | Set | | 2 | CLEAR | Clear | | 3 | TOGGLE | Toggle | ## • ACPC: RC Compare Effect on TIOA | Value | Name | Description | |-------|--------|-------------| | 0 | NONE | None | | 1 | SET | Set | | 2 | CLEAR | Clear | | 3 | TOGGLE | Toggle | ### • AEEVT: External Event Effect on TIOA | Value | Name | Description | |-------|--------|-------------| | 0 | NONE | None | | 1 | SET | Set | | 2 | CLEAR | Clear | | 3 | TOGGLE | Toggle | # • ASWTRG: Software Trigger Effect on TIOA | Value | Name | Description | |-------|--------|-------------| | 0 | NONE | None | | 1 | SET | Set | | 2 | CLEAR | Clear | | 3 | TOGGLE | Toggle | # • BCPB: RB Compare Effect on TIOB | Value | Name | Description | |-------|--------|-------------| | 0 | NONE | None | | 1 | SET | Set | | 2 | CLEAR | Clear | | 3 | TOGGLE | Toggle | # • BCPC: RC Compare Effect on TIOB | Value | Name | Description | |-------|--------|-------------| | 0 | NONE | None | | 1 | SET | Set | | 2 | CLEAR | Clear | | 3 | TOGGLE | Toggle | ## • BEEVT: External Event Effect on TIOB | Value | Name | Description | |-------|--------|-------------| | 0 | NONE | None | | 1 | SET | Set | | 2 | CLEAR | Clear | | 3 | TOGGLE | Toggle | # • BSWTRG: Software Trigger Effect on TIOB | Value | Name | Description | |-------|--------|-------------| | 0 | NONE | None | | 1 | SET | Set | | 2 | CLEAR | Clear | | 3 | TOGGLE | Toggle | ## 34.7.12 TC Stepper Motor Mode Register Name: $TC_SMMRx[x=0..2]$ **Address:** 0x40010008 (0)[0], 0x40010048 (0)[1], 0x40010088 (0)[2], 0x40014008 (1)[0], 0x40014048 (1)[1], 0x40014088 (1)[2] Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|------|------| | _ | | | _ | _ | _ | | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | | ı | _ | - | - | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | | ı | _ | - | _ | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | - | DOWN | GCEN | This register can only be written if the WPEN bit is cleared in "TC Write Protect Mode Register" on page 791 ## • GCEN: Gray Count Enable 0 = TIOAx [x=0..2] and TIOBx [x=0..2] are driven by internal counter of channel x. 1 = TIOAx [x=0..2] and TIOBx [x=0..2] are driven by a 2-bit gray counter. #### • DOWN: DOWN Count 0 = Up counter. 1 = Down counter. # 34.7.13 TC Counter Value Register Name: $TC_CVx[x=0..2]$ **Address:** 0x40010010 (0)[0], 0x40010050 (0)[1], 0x40010090 (0)[2], 0x40014010 (1)[0], 0x40014050 (1)[1], 0x40014090 (1)[2] Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |----|----|----|----|----|----|----|----|--|--|--|--| | | CV | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | CV | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | С | V | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | _ | _ | С | V | | | | | | | | #### • CV: Counter Value CV contains the counter value in real time. ## 34.7.14 TC Register A Name: TC\_RAx [x=0..2] Address: 0x40010014(0)[0], 0x40010054(0)[1], 0x40010094(0)[2], 0x40014014(1)[0], 0x40014054(1)[1], 0x40014094 (1)[2] Read-only if WAVE = 0, Read-write if WAVE = 1 Access: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |----|----|----|----|----|----|----|----|--|--|--|--| | RA | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | RA | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | R | Α | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | RA | | | | | | | | | | | This register can only be written if the WPEN bit is cleared in "TC Write Protect Mode Register" on page 791 ## • RA: Register A RA contains the Register A value in real time. ## 34.7.15 TC Register B Name: $TC_RBx[x=0..2]$ **Address:** 0x40010018 (0)[0], 0x40010058 (0)[1], 0x40010098 (0)[2], 0x40014018 (1)[0], 0x40014058 (1)[1], 0x40014098 (1)[2] **Access:** Read-only if WAVE = 0, Read-write if WAVE = 1 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |----|----|----|----|----|----|----|----|--|--|--|--| | | RB | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | RB | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | R | В | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | RB | | | | | | | | | | | This register can only be written if the WPEN bit is cleared in "TC Write Protect Mode Register" on page 791 ## • RB: Register B RB contains the Register B value in real time. ## 34.7.16 TC Register C Name: TC\_RCx [x=0..2] Address: 0x4001001C (0)[0], 0x4001005C (0)[1], 0x4001009C (0)[2], 0x4001401C (1)[0], 0x4001405C (1)[1], 0x4001409C (1)[2] Read-write Access: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |----|----|----|----|----|----|----|----|--|--|--|--| | | RC | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | RC | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | R | С | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | RC | | | | | | | | | | | This register can only be written if the WPEN bit is cleared in "TC Write Protect Mode Register" on page 791 ## • RC: Register C RC contains the Register C value in real time. #### 34.7.17 TC Status Register Name: $TC_SRx[x=0..2]$ **Address:** 0x40010020 (0)[0], 0x40010060 (0)[1], 0x400100A0 (0)[2], 0x40014020 (1)[0], 0x40014060 (1)[1], 0x400140A0 (1)[2] Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------|-------|-------|------|------|-------|-------|--------| | _ | _ | 1 | _ | _ | | 1 | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | ı | - | - | MTIOB | MTIOA | CLKSTA | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ETRGS | LDRBS | LDRAS | CPCS | CPBS | CPAS | LOVRS | COVFS | #### COVFS: Counter Overflow Status 0 = no counter overflow has occurred since the last read of the Status Register. 1 = a counter overflow has occurred since the last read of the Status Register. #### LOVRS: Load Overrun Status 0 = Load overrun has not occurred since the last read of the Status Register or WAVE = 1. 1 = RA or RB have been loaded at least twice without any read of the corresponding register since the last read of the Status Register, if WAVE = 0. #### CPAS: RA Compare Status 0 = RA Compare has not occurred since the last read of the Status Register or WAVE = 0. 1 = RA Compare has occurred since the last read of the Status Register, if WAVE = 1. #### CPBS: RB Compare Status 0 = RB Compare has not occurred since the last read of the Status Register or WAVE = 0. 1 = RB Compare has occurred since the last read of the Status Register, if WAVE = 1. #### • CPCS: RC Compare Status 0 = RC Compare has not occurred since the last read of the Status Register. 1 = RC Compare has occurred since the last read of the Status Register. #### LDRAS: RA Loading Status 0 = RA Load has not occurred since the last read of the Status Register or WAVE = 1. 1 = RA Load has occurred since the last read of the Status Register, if WAVE = 0. #### LDRBS: RB Loading Status 0 = RB Load has not occurred since the last read of the Status Register or WAVE = 1. 1 = RB Load has occurred since the last read of the Status Register, if WAVE = 0. ## • ETRGS: External Trigger Status 0 = external trigger has not occurred since the last read of the Status Register. 1 = external trigger has occurred since the last read of the Status Register. #### CLKSTA: Clock Enabling Status 0 = clock is disabled. 1 = clock is enabled. #### • MTIOA: TIOA Mirror 0 = TIOA is low. If WAVE = 0, this means that TIOA pin is low. If WAVE = 1, this means that TIOA is driven low. 1 = TIOA is high. If WAVE = 0, this means that TIOA pin is high. If WAVE = 1, this means that TIOA is driven high. #### • MTIOB: TIOB Mirror 0 = TIOB is low. If WAVE = 0, this means that TIOB pin is low. If WAVE = 1, this means that TIOB is driven low. 1 = TIOB is high. If WAVE = 0, this means that TIOB pin is high. If WAVE = 1, this means that TIOB is driven high. ## 34.7.18 TC Interrupt Enable Register Name: $TC_IERx[x=0..2]$ **Address:** 0x40010024 (0)[0], 0x40010064 (0)[1], 0x400100A4 (0)[2], 0x40014024 (1)[0], 0x40014064 (1)[1], 0x400140A4 (1)[2] Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------|-------|-------|------|------|------|-------|-------| | _ | | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | ı | 1 | _ | _ | | 1 | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ETRGS | LDRBS | LDRAS | CPCS | CPBS | CPAS | LOVRS | COVFS | #### COVFS: Counter Overflow 0 = no effect. 1 = enables the Counter Overflow Interrupt. #### • LOVRS: Load Overrun 0 = no effect. 1 = enables the Load Overrun Interrupt. ### • CPAS: RA Compare 0 = no effect. 1 = enables the RA Compare Interrupt. ### • CPBS: RB Compare 0 = no effect. 1 = enables the RB Compare Interrupt. ### • CPCS: RC Compare 0 = no effect. 1 = enables the RC Compare Interrupt. #### • LDRAS: RA Loading 0 = no effect. 1 = enables the RA Load Interrupt. #### • LDRBS: RB Loading 0 = no effect. 1 = enables the RB Load Interrupt. ### • ETRGS: External Trigger 0 = no effect. 1 = enables the External Trigger Interrupt. ## 34.7.19 TC Interrupt Disable Register Name: $TC_IDRx[x=0..2]$ **Address:** 0x40010028 (0)[0], 0x40010068 (0)[1], 0x400100A8 (0)[2], 0x40014028 (1)[0], 0x40014068 (1)[1], 0x400140A8 (1)[2] Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------|-------|-------|------|------|------|-------|-------| | _ | _ | _ | _ | _ | | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | - | - | | _ | | | l | l | l | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | - | _ | 1 | _ | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ETRGS | LDRBS | LDRAS | CPCS | CPBS | CPAS | LOVRS | COVFS | #### COVFS: Counter Overflow 0 = no effect. 1 = disables the Counter Overflow Interrupt. ### • LOVRS: Load Overrun 0 = no effect. 1 = disables the Load Overrun Interrupt (if WAVE = 0). ### • CPAS: RA Compare 0 = no effect. 1 = disables the RA Compare Interrupt (if WAVE = 1). ### • CPBS: RB Compare 0 = no effect. 1 = disables the RB Compare Interrupt (if WAVE = 1). ## • CPCS: RC Compare 0 = no effect. 1 = disables the RC Compare Interrupt. ### LDRAS: RA Loading 0 = no effect. 1 = disables the RA Load Interrupt (if WAVE = 0). ### • LDRBS: RB Loading 0 = no effect. 1 = disables the RB Load Interrupt (if WAVE = 0). # • ETRGS: External Trigger 0 = no effect. 1 = disables the External Trigger Interrupt. ### 34.7.20 TC Interrupt Mask Register Name: $TC_IMRx[x=0..2]$ Address: 0x4001002C (0)[0], 0x4001006C (0)[1], 0x400100AC (0)[2], 0x4001402C (1)[0], 0x4001406C (1)[1], 0x400140AC (1)[2] Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------|-------|-------|------|------|------|-------|-------| | _ | | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | ı | 1 | _ | _ | | 1 | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ETRGS | LDRBS | LDRAS | CPCS | CPBS | CPAS | LOVRS | COVFS | #### COVFS: Counter Overflow 0 = the Counter Overflow Interrupt is disabled. 1 = the Counter Overflow Interrupt is enabled. #### • LOVRS: Load Overrun 0 = the Load Overrun Interrupt is disabled. 1 = the Load Overrun Interrupt is enabled. ### CPAS: RA Compare 0 = the RA Compare Interrupt is disabled. 1 = the RA Compare Interrupt is enabled. ### CPBS: RB Compare 0 = the RB Compare Interrupt is disabled. 1 = the RB Compare Interrupt is enabled. ### • CPCS: RC Compare 0 = the RC Compare Interrupt is disabled. 1 = the RC Compare Interrupt is enabled. #### LDRAS: RA Loading 0 = the Load RA Interrupt is disabled. 1 = the Load RA Interrupt is enabled. #### . LDRBS: RB Loading 0 = the Load RB Interrupt is disabled. 1 = the Load RB Interrupt is enabled. ### • ETRGS: External Trigger 0 = the External Trigger Interrupt is disabled. 1 = the External Trigger Interrupt is enabled. # 35. High Speed Multimedia Card Interface (HSMCI) ### 35.1 Description The High Speed Multimedia Card Interface (HSMCI) supports the MultiMedia Card (MMC) Specification V4.3, the SD Memory Card Specification V2.0, the SDIO V2.0 specification and CE-ATA V1.1. The HSMCI includes a command register, response registers, data registers, timeout counters and error detection logic that automatically handle the transmission of commands and, when required, the reception of the associated responses and data with a limited processor overhead. The HSMCI supports stream, block and multi block data read and write, and is compatible with the Peripheral DMA Controller (PDC) Channels, minimizing processor intervention for large buffer transfers. The HSMCI operates at a rate of up to Master Clock divided by 2 and supports the interfacing of 1 slot(s). Each slot may be used to interface with a High Speed MultiMediaCard bus (up to 30 Cards) or with an SD Memory Card. Only one slot can be selected at a time (slots are multiplexed). A bit field in the SD Card Register performs this selection. The SD Memory Card communication is based on a 9-pin interface (clock, command, four data and three power lines) and the High Speed MultiMedia Card on a 7-pin interface (clock, command, one data, three power lines and one reserved for future use). The SD Memory Card interface also supports High Speed MultiMedia Card operations. The main differences between SD and High Speed MultiMedia Cards are the initialization process and the bus topology. HSMCI fully supports CE-ATA Revision 1.1, built on the MMC System Specification v4.0. The module includes dedicated hardware to issue the command completion signal and capture the host command completion signal disable. #### 35.2 Embedded Characteristics ### 35.3 Block Diagram Figure 35-1. Block Diagram # 35.4 Application Block Diagram Figure 35-2. Application Block Diagram #### 35.5 Pin Name List Table 35-1. I/O Lines Description for 4-bit Configuration | Pin Name <sup>(2)</sup> | Pin Description | Type <sup>(1)</sup> | Comments | | | |-------------------------|-------------------|---------------------|-------------------------------|--|--| | MCCDA | Command/response | I/O/PP/OD | CMD of an MMC or SDCard/SDIO | | | | MCCK | Clock | | CLK of an MMC or SD Card/SDIO | | | | MCDA0 - MCDA3 | Data 03 of Slot A | I/O/PP | DAT[03] of an MMC | | | | | | | DAT[03] of an SD Card/SDIO | | | Notes: 1. I: Input, O: Output, PP: Push/Pull, OD: Open Drain. <sup>2.</sup> When several HSMCI (x HSMCI) are embedded in a product, MCCK refers to HSMCIx\_CK, MCCDA to HSMCIx\_CDA, MCDAy to HSMCIx\_DAy. ## 35.6 Product Dependencies #### 35.6.1 I/O Lines The pins used for interfacing the High Speed MultiMedia Cards or SD Cards are multiplexed with PIO lines. The programmer must first program the PIO controllers to assign the peripheral functions to HSMCI pins. Table 35-2. I/O Lines | Instance | Signal | I/O Line | Peripheral | |----------|--------|----------|------------| | HSMCI | MCCDA | PA28 | С | | HSMCI | MCCK | PA29 | С | | HSMCI | MCDA0 | PA30 | С | | HSMCI | MCDA1 | PA31 | С | | HSMCI | MCDA2 | PA26 | С | | HSMCI | MCDA3 | PA27 | С | ### 35.6.2 Power Management The HSMCI is clocked through the Power Management Controller (PMC), so the programmer must first configure the PMC to enable the HSMCI clock. ## 35.6.3 Interrupt The HSMCI interface has an interrupt line connected to the Nested Vector Interrupt Controller (NVIC). Handling the HSMCI interrupt requires programming the NVIC before configuring the HSMCI. Table 35-3. Peripheral IDs | Instance | ID | |----------|----| | HSMCI | 18 | # 35.7 Bus Topology Figure 35-3. High Speed MultiMedia Memory Card Bus Topology The High Speed MultiMedia Card communication is based on a 13-pin serial bus interface. It has three communication lines and four supply lines. Table 35-4. Bus Topology | Pin<br>Number | Name | Type <sup>(1)</sup> | Description | HSMCI Pin Name <sup>(2)</sup><br>(Slot z) | |---------------|--------|---------------------|-----------------------|-------------------------------------------| | 1 | DAT[3] | I/O/PP | Data | MCDz3 | | 2 | CMD | I/O/PP/OD | Command/response | MCCDz | | 3 | VSS1 | S | Supply voltage ground | VSS | | 4 | VDD | S | Supply voltage | VDD | | 5 | CLK | I/O | Clock | MCCK | | 6 | VSS2 | S | Supply voltage ground | VSS | | 7 | DAT[0] | I/O/PP | Data 0 | MCDz0 | | 8 | DAT[1] | I/O/PP | Data 1 | MCDz1 | | 9 | DAT[2] | I/O/PP | Data 2 | MCDz2 | | 10 | DAT[4] | I/O/PP | Data 4 | MCDz4 | | 11 | DAT[5] | I/O/PP | Data 5 | MCDz5 | | 12 | DAT[6] | I/O/PP | Data 6 | MCDz6 | | 13 | DAT[7] | I/O/PP | Data 7 | MCDz7 | Notes: 1. I: Input, O: Output, PP: Push/Pull, OD: Open Drain. Figure 35-4. MMC Bus Connections (One Slot) Note: When several HSMCI (x HSMCI) are embedded in a product, MCCK refers to HSMCIx\_CK, MCCDA to HSMCIx\_CDA MCDAy to HSMCIx\_DAy. <sup>2.</sup> When several HSMCI (x HSMCI) are embedded in a product, MCCK refers to HSMCIx\_CK, MCCDA to HSMCIx\_CDA, MCDAy to HSMCIx\_DAy. Figure 35-5. SD Memory Card Bus Topology The SD Memory Card bus includes the signals listed in Table 35-5. Table 35-5. SD Memory Card Bus Signals | Pin<br>Number | Name | Type <sup>(1)</sup> | Description | HSMCI Pin Name <sup>(2)</sup><br>(Slot z) | |---------------|-----------|---------------------|------------------------------|-------------------------------------------| | 1 | CD/DAT[3] | I/O/PP | Card detect/ Data line Bit 3 | MCDz3 | | 2 | CMD | PP | Command/response | MCCDz | | 3 | VSS1 | S | Supply voltage ground | VSS | | 4 | VDD | S | Supply voltage | VDD | | 5 | CLK | I/O | Clock | MCCK | | 6 | VSS2 | S | Supply voltage ground | VSS | | 7 | DAT[0] | I/O/PP | Data line Bit 0 | MCDz0 | | 8 | DAT[1] | I/O/PP | Data line Bit 1 or Interrupt | MCDz1 | | 9 | DAT[2] | I/O/PP | Data line Bit 2 | MCDz2 | Notes: 1. I: input, O: output, PP: Push Pull, OD: Open Drain. 2. When several HSMCI (x HSMCI) are embedded in a product, MCCK refers to HSMCIx\_CK, MCCDA to HSMCIx\_CDA, MCDAy to HSMCIx\_DAy. Figure 35-6. SD Card Bus Connections with One Slot Note: When several HSMCI (x HSMCI) are embedded in a product, MCCK refers to HSMCIx\_CK, MCCDA to HSMCIx\_CDA MCDAy to HSMCIx\_DAy. When the HSMCI is configured to operate with SD memory cards, the width of the data bus can be selected in the HSMCI\_SDCR register. Clearing the SDCBUS bit in this register means that the width is one bit; setting it means that the width is four bits. In the case of High Speed MultiMedia cards, only the data line 0 is used. The other data lines can be used as independent PIOs. ### 35.8 High Speed MultiMediaCard Operations After a power-on reset, the cards are initialized by a special message-based High Speed MultiMediaCard bus protocol. Each message is represented by one of the following tokens: - Command: A command is a token that starts an operation. A command is sent from the host either to a single card (addressed command) or to all connected cards (broadcast command). A command is transferred serially on the CMD line. - Response: A response is a token which is sent from an addressed card or (synchronously) from all connected cards to the host as an answer to a previously received command. A response is transferred serially on the CMD line. - Data: Data can be transferred from the card to the host or vice versa. Data is transferred via the data line. Card addressing is implemented using a session address assigned during the initialization phase by the bus controller to all currently connected cards. Their unique CID number identifies individual cards. The structure of commands, responses and data blocks is described in the High Speed MultiMedia-Card System Specification. See also Table 35-6 on page 815. High Speed MultiMediaCard bus data transfers are composed of these tokens. There are different types of operations. Addressed operations always contain a command and a response token. In addition, some operations have a data token; the others transfer their information directly within the command or response structure. In this case, no data token is present in an operation. The bits on the DAT and the CMD lines are transferred synchronous to the clock HSMCI Clock. Two types of data transfer commands are defined: - Sequential commands: These commands initiate a continuous data stream. They are terminated only when a stop command follows on the CMD line. This mode reduces the command overhead to an absolute minimum. - Block-oriented commands: These commands send a data block succeeded by CRC bits. Both read and write operations allow either single or multiple block transmission. A multiple block transmission is terminated when a stop command follows on the CMD line similarly to the sequential read or when a multiple block transmission has a pre-defined block count (See "Data Transfer Operation" on page 817.). The HSMCI provides a set of registers to perform the entire range of High Speed MultiMedia Card operations. #### 35.8.1 Command - Response Operation After reset, the HSMCI is disabled and becomes valid after setting the MCIEN bit in the HSMCI\_CR Control Register. The PWSEN bit saves power by dividing the HSMCI clock by $2^{\text{PWSDIV}}$ + 1 when the bus is inactive. The two bits, RDPROOF and WRPROOF in the HSMCI Mode Register (HSMCI\_MR) allow stopping the HSMCI Clock during read or write access if the internal FIFO is full. This will guarantee data integrity, not bandwidth. All the timings for High Speed MultiMedia Card are defined in the High Speed MultiMediaCard System Specification. The two bus modes (open drain and push/pull) needed to process all the operations are defined in the HSMCI command register. The HSMCI\_CMDR allows a command to be carried out. For example, to perform an ALL SEND CID command: | | | Host Command | | | | N <sub>ID</sub> Cycles | | | | CID | | | | | |-----|---|--------------|---------|-----|---|------------------------|-------|---|---|-----|---------|---|---|---| | CMD | S | Т | Content | CRC | Е | Z | ***** | Z | S | Т | Content | Z | Z | Z | The command ALL\_SEND\_CID and the fields and values for the HSMCI\_CMDR Control Register are described in Table 35-6 and Table 35-7. Table 35-6. ALL\_SEND\_CID Command Description | CMD Index | Туре | Argument | Resp | Abbreviation | Command<br>Description | |-----------|--------------------|-------------------|------|--------------|----------------------------------------------------------------| | CMD2 | bcr <sup>(1)</sup> | [31:0] stuff bits | R2 | ALL_SEND_CID | Asks all cards to send<br>their CID numbers on<br>the CMD line | Note: 1. bcr means broadcast command with response. Table 35-7. Fields and Values for HSMCI\_CMDR Command Register | Field | Value | |----------------------------------------------|----------------------------------------| | CMDNB (command number) | 2 (CMD2) | | RSPTYP (response type) | 2 (R2: 136 bits response) | | SPCMD (special command) | 0 (not a special command) | | OPCMD (open drain command) | 1 | | MAXLAT (max latency for command to response) | 0 (NID cycles ==> 5 cycles) | | TRCMD (transfer command) | 0 (No transfer) | | TRDIR (transfer direction) | X (available only in transfer command) | | TRTYP (transfer type) | X (available only in transfer command) | | IOSPCMD (SDIO special command) | 0 (not a special command) | The HSMCI\_ARGR contains the argument field of the command. To send a command, the user must perform the following steps: - Fill the argument register (HSMCI\_ARGR) with the command argument. - Set the command register (HSMCI\_CMDR) (see Table 35-7). The command is sent immediately after writing the command register. While the card maintains a busy indication (at the end of a STOP\_TRANSMISSION command CMD12, for example), a new command shall not be sent. The NOTBUSY flag in the status register (HSMCI\_SR) is asserted when the card releases the busy indication. If the command requires a response, it can be read in the HSMCI response register (HSMCI\_RSPR). The response size can be from 48 bits up to 136 bits depending on the command. The HSMCI embeds an error detection to prevent any corrupted data during the transfer. The following flowchart shows how to send a command to the card and read the response if needed. In this example, the status register bits are polled but setting the appropriate bits in the interrupt enable register (HSMCI\_IER) allows using an interrupt method. Figure 35-7. Command/Response Functional Flow Diagram Note: 1. If the command is SEND\_OP\_COND, the CRC error flag is always present (refer to R3 response in the High Speed MultiMedia Card specification). #### 35.8.2 Data Transfer Operation The High Speed MultiMedia Card allows several read/write operations (single block, multiple blocks, stream, etc.). These kinds of transfer can be selected setting the Transfer Type (TRTYP) field in the HSMCI Command Register (HSMCI\_CMDR). These operations can be done using the features of the Peripheral DMA Controller (PDC). If the PDCMODE bit is set in HSMCI MR, then all reads and writes use the PDC facilities. In all cases, the block length (BLKLEN field) must be defined either in the mode register HSMCI\_MR, or in the Block Register HSMCI\_BLKR. This field determines the size of the data block. Consequent to MMC Specification 3.1, two types of multiple block read (or write) transactions are defined (the host can use either one at any time): - Open-ended/Infinite Multiple block read (or write): - The number of blocks for the read (or write) multiple block operation is not defined. The card will continuously transfer (or program) data blocks until a stop transmission command is received. - Multiple block read (or write) with pre-defined block count (since version 3.1 and higher): The card will transfer (or program) the requested number of data blocks and terminate the transaction. The stop command is not required at the end of this type of multiple block read (or write), unless terminated with an error. In order to start a multiple block read (or write) with pre-defined block count, the host must correctly program the HSMCI Block Register (HSMCI\_BLKR). Otherwise the card will start an open-ended multiple block read. The BCNT field of the Block Register defines the number of blocks to transfer (from 1 to 65535 blocks). Programming the value 0 in the BCNT field corresponds to an infinite block transfer. #### 35.8.3 Read Operation The following flowchart shows how to read a single block with or without use of PDC facilities. In this example (see Figure 35-8), a polling method is used to wait for the end of read. Similarly, the user can configure the interrupt enable register (HSMCI\_IER) to trigger an interrupt at the end of read. Figure 35-8. Read Functional Flow Diagram Note: 1. It is assumed that this command has been correctly sent (see Figure 35-7). ### 35.8.4 Write Operation In write operation, the HSMCI Mode Register (HSMCI\_MR) is used to define the padding value when writing non-multiple block size. If the bit PDCPADV is 0, then 0x00 value is used when padding data, otherwise 0xFF is used. If set, the bit PDCMODE enables PDC transfer. The following flowchart (Figure 35-9) shows how to write a single block with or without use of PDC facilities. Polling or interrupt method can be used to wait for the end of write according to the contents of the Interrupt Mask Register (HSMCI\_IMR). Figure 35-9. Write Functional Flow Diagram Note: 1. It is assumed that this command has been correctly sent (see Figure 35-7). The following flowchart (Figure 35-10) shows how to manage a multiple write block transfer with the PDC. Polling or interrupt method can be used to wait for the end of write according to the contents of the Interrupt Mask Register (HSMCI\_IMR). Figure 35-10. Multiple Write Functional Flow Diagram Note: 1. It is assumed that this command has been correctly sent (see Figure 35-7). ### 35.9 SD/SDIO Card Operation The High Speed MultiMedia Card Interface allows processing of SD Memory (Secure Digital Memory Card) and SDIO (SD Input Output) Card commands. SD/SDIO cards are based on the Multi Media Card (MMC) format, but are physically slightly thicker and feature higher data transfer rates, a lock switch on the side to prevent accidental overwriting and security features. The physical form factor, pin assignment and data transfer protocol are forward-compatible with the High Speed MultiMedia Card with some additions. SD slots can actually be used for more than flash memory cards. Devices that support SDIO can use small devices designed for the SD form factor, such as GPS receivers, Wi-Fi or Bluetooth adapters, modems, barcode readers, IrDA adapters, FM radio tuners, RFID readers, digital cameras and more. SD/SDIO is covered by numerous patents and trademarks, and licensing is only available through the Secure Digital Card Association. The SD/SDIO Card communication is based on a 9-pin interface (Clock, Command, 4 x Data and 3 x Power lines). The communication protocol is defined as a part of this specification. The main difference between the SD/SDIO Card and the High Speed MultiMedia Card is the initialization process. The SD/SDIO Card Register (HSMCI\_SDCR) allows selection of the Card Slot and the data bus width. The SD/SDIO Card bus allows dynamic configuration of the number of data lines. After power up, by default, the SD/SDIO Card uses only DAT0 for data transfer. After initialization, the host can change the bus width (number of active data lines). #### 35.9.1 SDIO Data Transfer Type SDIO cards may transfer data in either a multi-byte (1 to 512 bytes) or an optional block format (1 to 511 blocks), while the SD memory cards are fixed in the block transfer mode. The TRTYP field in the HSMCI Command Register (HSMCI\_CMDR) allows to choose between SDIO Byte or SDIO Block transfer. The number of bytes/blocks to transfer is set through the BCNT field in the HSMCI Block Register (HSMCI\_BLKR). In SDIO Block mode, the field BLKLEN must be set to the data block size while this field is not used in SDIO Byte mode. An SDIO Card can have multiple I/O or combined I/O and memory (called Combo Card). Within a multi-function SDIO or a Combo card, there are multiple devices (I/O and memory) that share access to the SD bus. In order to allow the sharing of access to the host among multiple devices, SDIO and combo cards can implement the optional concept of suspend/resume (Refer to the SDIO Specification for more details). To send a suspend or a resume command, the host must set the SDIO Special Command field (IOSPCMD) in the HSMCI Command Register. #### 35.9.2 SDIO Interrupts Each function within an SDIO or Combo card may implement interrupts (Refer to the SDIO Specification for more details). In order to allow the SDIO card to interrupt the host, an interrupt function is added to a pin on the DAT[1] line to signal the card's interrupt to the host. An SDIO interrupt on each slot can be enabled through the HSMCI Interrupt Enable Register. The SDIO interrupt is sampled regardless of the currently selected slot. ## 35.10 CE-ATA Operation CE-ATA maps the streamlined ATA command set onto the MMC interface. The ATA task file is mapped onto MMC register space. CE-ATA utilizes five MMC commands: - GO IDLE STATE (CMD0): used for hard reset. - STOP\_TRANSMISSION (CMD12): causes the ATA command currently executing to be aborted. - FAST\_IO (CMD39): Used for single register access to the ATA taskfile registers, 8 bit access only. - RW\_MULTIPLE\_REGISTERS (CMD60): used to issue an ATA command or to access the control/status registers. - RW\_MULTIPLE\_BLOCK (CMD61): used to transfer data for an ATA command. CE-ATA utilizes the same MMC command sequences for initialization as traditional MMC devices. #### 35.10.1 Executing an ATA Polling Command - 1. Issue READ\_DMA\_EXT with RW\_MULTIPLE\_REGISTER (CMD60) for 8kB of DATA. - 2. Read the ATA status register until DRQ is set. - 3. Issue RW\_MULTIPLE\_BLOCK (CMD61) to transfer DATA. - 4. Read the ATA status register until DRQ && BSY are set to 0. #### 35.10.2 Executing an ATA Interrupt Command - 1. Issue READ\_DMA\_EXT with RW\_MULTIPLE\_REGISTER (CMD60) for 8kB of DATA with nIEN field set to zero to enable the command completion signal in the device. - 2. Issue RW MULTIPLE BLOCK (CMD61) to transfer DATA. - 3. Wait for Completion Signal Received Interrupt. #### 35.10.3 Aborting an ATA Command If the host needs to abort an ATA command prior to the completion signal it must send a special command to avoid potential collision on the command line. The SPCMD field of the HSMCI\_CMDR must be set to 3 to issue the CE-ATA completion Signal Disable Command. #### 35.10.4 CE-ATA Error Recovery Several methods of ATA command failure may occur, including: - No response to an MMC command, such as RW\_MULTIPLE\_REGISTER (CMD60). - CRC is invalid for an MMC command or response. - CRC16 is invalid for an MMC data packet. - ATA Status register reflects an error by setting the ERR bit to one. - The command completion signal does not arrive within a host specified time out period. Error conditions are expected to happen infrequently. Thus, a robust error recovery mechanism may be used for each error event. The recommended error recovery procedure after a timeout is: - Issue the command completion signal disable if nIEN was cleared to zero and the RW\_MULTIPLE\_BLOCK (CMD61) response has been received. - Issue STOP\_TRANSMISSION (CMD12) and successfully receive the R1 response. - Issue a software reset to the CE-ATA device using FAST IO (CMD39). If STOP\_TRANMISSION (CMD12) is successful, then the device is again ready for ATA commands. However, if the error recovery procedure does not work as expected or there is another timeout, the next step is to issue GO\_IDLE\_STATE (CMD0) to the device. GO\_IDLE\_STATE (CMD0) is a hard reset to the device and completely resets all device states. Note that after issuing GO\_IDLE\_STATE (CMD0), all device initialization needs to be completed again. If the CE-ATA device completes all MMC commands correctly but fails the ATA command with the ERR bit set in the ATA Status register, no error recovery action is required. The ATA command itself failed implying that the device could not complete the action requested, however, there was no communication or protocol failure. After the device signals an error by setting the ERR bit to one in the ATA Status register, the host may attempt to retry the command. ### 35.11 HSMCI Boot Operation Mode In boot operation mode, the processor can read boot data from the slave (MMC device) by keeping the CMD line low after power-on before issuing CMD1. The data can be read from either the boot area or user area, depending on register setting. As it is not possible to boot directly on SD-CARD, a preliminary boot code must be stored in internal Flash. #### 35.11.1 Boot Procedure, Processor Mode - 1. Configure the HSMCI data bus width programming SDCBUS Field in the HSMCI\_SDCR register. The BOOT\_BUS\_WIDTH field located in the device Extended CSD register must be set accordingly. - 2. Set the byte count to 512 bytes and the block count to the desired number of blocks, writing BLKLEN and BCNT fields of the HSMCI\_BLKR Register. - 3. Issue the Boot Operation Request command by writing to the HSMCI\_CMDR register with SPCMD field set to BOOTREQ, TRDIR set to READ and TRCMD set to "start data transfer". - 4. The BOOT\_ACK field located in the HSMCI\_CMDR register must be set to one, if the BOOT\_ACK field of the MMC device located in the Extended CSD register is set to one. - 5. Host processor can copy boot data sequentially as soon as the RXRDY flag is asserted. - 6. When Data transfer is completed, host processor shall terminate the boot stream by writing the HSMCI\_CMDR register with SPCMD field set to BOOTEND. # 35.12 HSMCI Transfer Done Timings #### 35.12.1 Definition The XFRDONE flag in the HSMCI\_SR indicates exactly when the read or write sequence is finished. #### 35.12.2 Read Access During a read access, the XFRDONE flag behaves as shown in Figure 35-11. Figure 35-11. XFRDONE During a Read Access #### 35.12.3 Write Access During a write access, the XFRDONE flag behaves as shown in Figure 35-12. Figure 35-12. XFRDONE During a Write Access ### 35.13 Write Protection Registers To prevent any single software error that may corrupt HSMCI behavior, the entire HSMCI address space from address offset 0x000 to 0x00FC can be write-protected by setting the WPEN bit in the "HSMCI Write Protect Mode Register" (HSMCI\_WPMR). If a write access to anywhere in the HSMCI address space from address offset 0x000 to 0x00FC is detected, then the WPVS flag in the HSMCI Write Protect Status Register (HSMCI\_WPSR) is set and the field WPVSRC indicates in which register the write access has been attempted. The WPVS flag is reset by writing the HSMCI Write Protect Mode Register (HSMCI\_WPMR) with the appropriate access key, WPKEY. #### The protected registers are: - "HSMCI Mode Register" on page 829 - "HSMCI Data Timeout Register" on page 831 - "HSMCI SDCard/SDIO Register" on page 832 - "HSMCI Completion Signal Timeout Register" on page 837 - "HSMCI Configuration Register" on page 851 # 35.14 High Speed MultiMediaCard Interface (HSMCI) User Interface Table 35-8. Register Mapping | Offset | Register | Name | Access | Reset | |-------------|------------------------------------|---------------|------------|--------| | 0x00 | Control Register | HSMCI_CR | Write | _ | | 0x04 | Mode Register | HSMCI_MR | Read-write | 0x0 | | 0x08 | Data Timeout Register | HSMCI_DTOR | Read-write | 0x0 | | 0x0C | SD/SDIO Card Register | HSMCI_SDCR | Read-write | 0x0 | | 0x10 | Argument Register | HSMCI_ARGR | Read-write | 0x0 | | 0x14 | Command Register | HSMCI_CMDR | Write | _ | | 0x18 | Block Register | HSMCI_BLKR | Read-write | 0x0 | | 0x1C | Completion Signal Timeout Register | HSMCI_CSTOR | Read-write | 0x0 | | 0x20 | Response Register <sup>(1)</sup> | HSMCI_RSPR | Read | 0x0 | | 0x24 | Response Register <sup>(1)</sup> | HSMCI_RSPR | Read | 0x0 | | 0x28 | Response Register <sup>(1)</sup> | HSMCI_RSPR | Read | 0x0 | | 0x2C | Response Register <sup>(1)</sup> | HSMCI_RSPR | Read | 0x0 | | 0x30 | Receive Data Register | HSMCI_RDR | Read | 0x0 | | 0x34 | Transmit Data Register | HSMCI_TDR | Write | _ | | 0x38 - 0x3C | Reserved | _ | _ | _ | | 0x40 | Status Register | HSMCI_SR | Read | 0xC0E5 | | 0x44 | Interrupt Enable Register | HSMCI_IER | Write | _ | | 0x48 | Interrupt Disable Register | HSMCI_IDR | Write | _ | | 0x4C | Interrupt Mask Register | HSMCI_IMR | Read | 0x0 | | 0x50 | Reserved | _ | _ | _ | | 0x54 | Configuration Register | HSMCI_CFG | Read-write | 0x00 | | 0x58-0xE0 | Reserved | _ | _ | _ | | 0xE4 | Write Protection Mode Register | HSMCI_WPMR | Read-write | _ | | 0xE8 | Write Protection Status Register | HSMCI_WPSR | Read-only | - | | 0xEC - 0xFC | Reserved | _ | _ | - | | 0x100-0x1FC | Reserved | _ | _ | _ | | 0x200 | FIFO Memory Aperture0 | HSMCI_FIFO0 | Read-write | 0x0 | | | | | | | | 0x5FC | FIFO Memory Aperture255 | HSMCI_FIFO255 | Read-write | 0x0 | Note: 1. The response register can be read by N accesses at the same HSMCI\_RSPR or at consecutive addresses (0x20 to 0x2C). N depends on the size of the response. ## 35.14.1 HSMCI Control Register Name: HSMCI\_CR Address: 0x40000000 Access: Write-only | | , | | | | | | | |-------|----|----|----|--------|-------|--------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SWRST | _ | _ | _ | PWSDIS | PWSEN | MCIDIS | MCIEN | #### MCIEN: Multi-Media Interface Enable 0 = No effect. 1 = Enables the Multi-Media Interface if MCDIS is 0. #### • MCIDIS: Multi-Media Interface Disable 0 = No effect. 1 = Disables the Multi-Media Interface. #### PWSEN: Power Save Mode Enable 0 = No effect. 1 = Enables the Power Saving Mode if PWSDIS is 0. <u>Warning:</u> Before enabling this mode, the user must set a value different from 0 in the PWSDIV field (Mode Register, HSMCI\_MR). #### • PWSDIS: Power Save Mode Disable 0 = No effect. 1 = Disables the Power Saving Mode. #### • SWRST: Software Reset 0 = No effect. 1 = Resets the HSMCI. A software triggered hardware reset of the HSMCI interface is performed. ## 35.14.2 HSMCI Mode Register Name: HSMCI\_MR Address: 0x40000004 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |---------|------|-------|---------|---------|----|--------|----| | | | | BLK | LEN | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | BLK | LEN | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | PDCMODE | PADV | FBYTE | WRPROOF | RDPROOF | | PWSDIV | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | This register can only be written if the WPEN bit is cleared in "HSMCI Write Protect Mode Register" on page 852. #### • CLKDIV: Clock Divider High Speed MultiMedia Card Interface clock (MCCK or HSMCI\_CK) is Master Clock (MCK) divided by (2\*(CLKDIV+1)). ## PWSDIV: Power Saving Divider High Speed MultiMedia Card Interface clock is divided by 2<sup>(PWSDIV)</sup> + 1 when entering Power Saving Mode. <u>Warning:</u> This value must be different from 0 before enabling the Power Save Mode in the HSMCI\_CR (HSMCI\_PWSEN bit). #### RDPROOF Read Proof Enable Enabling Read Proof allows to stop the HSMCI Clock during read access if the internal FIFO is full. This will guarantee data integrity, not bandwidth. 0 = Disables Read Proof. 1 = Enables Read Proof. #### WRPROOF Write Proof Enable Enabling Write Proof allows to stop the HSMCI Clock during write access if the internal FIFO is full. This will guarantee data integrity, not bandwidth. 0 = Disables Write Proof. 1 = Enables Write Proof. # • FBYTE: Force Byte Transfer Enabling Force Byte Transfer allow byte transfers, so that transfer of blocks with a size different from modulo 4 can be supported. **Warning:** BLKLEN value depends on FBYTE. 0 = Disables Force Byte Transfer. 1 = Enables Force Byte Transfer. # • PADV: Padding Value 0 = 0x00 value is used when padding data in write transfer. 1 = 0xFF value is used when padding data in write transfer. PADV may be only in manual transfer. #### PDCMODE: PDC-oriented Mode 0 = Disables PDC transfer 1 = Enables PDC transfer. In this case, UNRE and OVRE flags in the MCI Mode Register (MCI\_SR) are deactivated after the PDC transfer has been completed. ### BLKLEN: Data Block Length This field determines the size of the data block. This field is also accessible in the HSMCI Block Register (HSMCI\_BLKR). Bits 16 and 17 must be set to 0 if FBYTE is disabled. Note: In SDIO Byte mode, BLKLEN field is not used. # 35.14.3 HSMCI Data Timeout Register Name: HSMCI\_DTOR Address: 0x40000008 Access: Read-write 31 30 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|--------|----|----|-----|-----|----| | _ | - | - | - | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | - | - | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | | DTOMUL | | | DTO | CYC | | This register can only be written if the WPEN bit is cleared in "HSMCI Write Protect Mode Register" on page 852. ### • DTOCYC: Data Timeout Cycle Number These fields determine the maximum number of Master Clock cycles that the HSMCI waits between two data block transfers. It equals (DTOCYC x Multiplier). # • DTOMUL: Data Timeout Multiplier Multiplier is defined by DTOMUL as shown in the following table: | Value | Name | Description | |-------|---------|------------------| | 0 | 1 | DTOCYC | | 1 | 16 | DTOCYC x 16 | | 2 | 128 | DTOCYC x 128 | | 3 | 256 | DTOCYC x 256 | | 4 | 1024 | DTOCYC x 1024 | | 5 | 4096 | DTOCYC x 4096 | | 6 | 65536 | DTOCYC x 65536 | | 7 | 1048576 | DTOCYC x 1048576 | If the data time-out set by DTOCYC and DTOMUL has been exceeded, the Data Time-out Error flag (DTOE) in the HSMCI Status Register (HSMCI\_SR) rises. # 35.14.4 HSMCI SDCard/SDIO Register Name: HSMCI\_SDCR Address: 0x4000000C Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|--------|----|----|----|----|-----|-----| | _ | _ | _ | _ | _ | - | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | - | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | - | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SDC | SDCBUS | | - | - | - | SDC | SEL | This register can only be written if the WPEN bit is cleared in "HSMCI Write Protect Mode Register" on page 852. # • SDCSEL: SDCard/SDIO Slot | Value | Name | Description | |-------|-------|---------------------| | 0 | SLOTA | Slot A is selected. | | 1 | SLOTB | - | | 2 | SLOTC | - | | 3 | SLOTD | _ | # • SDCBUS: SDCard/SDIO Bus Width | Value | Name | Description | |-------|------|-------------| | 0 | 1 | 1 bit | | 1 | - | Reserved | | 2 | 4 | 4 bit | | 3 | 8 | 8 bit | # 35.14.5 HSMCI Argument Register Name: HSMCI\_ARGR Address: 0x40000010 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|----| | | | | AF | RG | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | AF | RG | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | AF | RG | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | AF | RG | | | | • ARG: Command Argument # 35.14.6 HSMCI Command Register Name: HSMCI\_CMDR Address: 0x40000014 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|------|----|--------|----------|-------|-------|------| | _ | _ | _ | _ | BOOT_ACK | ATACS | IOSF | PCMD | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | | TRTYP | | TRDIR | TRO | CMD | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | _ | MAXLAT | OPDCMD | | SPCMD | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RSF | PTYP | | | CME | ONB | | | This register is write-protected while CMDRDY is 0 in HSMCI\_SR. If an Interrupt command is sent, this register is only writable by an interrupt response (field SPCMD). This means that the current command execution cannot be interrupted or modified. ### • CMDNB: Command Number This is the command index. • RSPTYP: Response Type | Value | Name | Description | |-------|---------|-------------------| | 0 | NORESP | No response. | | 1 | 48_BIT | 48-bit response. | | 2 | 136_BIT | 136-bit response. | | 3 | R1B | R1b response type | # • SPCMD: Special Command | Value | Name | Description | |-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | STD | Not a special CMD. | | 1 | INIT | Initialization CMD: 74 clock cycles for initialization sequence. | | 2 | SYNC | Synchronized CMD: Wait for the end of the current data block transfer before sending the pending command. | | 3 | CE_ATA | CE-ATA Completion Signal disable Command. The host cancels the ability for the device to return a command completion signal on the command line. | | 4 | IT_CMD | Interrupt command: Corresponds to the Interrupt Mode (CMD40). | | 5 | IT_RESP | Interrupt response: Corresponds to the Interrupt Mode (CMD40). | | 6 | BOR | Boot Operation Request. Start a boot operation mode, the host processor can read boot data from the MMC device directly. | | 7 | EBO | End Boot Operation. This command allows the host processor to terminate the boot operation mode. | ## • OPDCMD: Open Drain Command 0 (PUSHPULL) = Push pull command. 1 (OPENDRAIN) = Open drain command. #### MAXLAT: Max Latency for Command to Response 0(5) = 5-cycle max latency. 1(64) = 64-cycle max latency. ### • TRCMD: Transfer Command | Value | Name | Description | |-------|------------|---------------------| | 0 | NO_DATA | No data transfer | | 1 | START_DATA | Start data transfer | | 2 | STOP_DATA | Stop data transfer | | 3 | _ | Reserved | #### • TRDIR: Transfer Direction 0 (WRITE) = Write. 1 (READ) = Read. ### • TRTYP: Transfer Type | Value | Name | Description | | | | |-------|----------|---------------------------|--|--|--| | 0 | SINGLE | MMC/SDCard Single Block | | | | | 1 | MULTIPLE | MMC/SDCard Multiple Block | | | | | 2 | STREAM | MMC Stream | | | | | 4 | BYTE | SDIO Byte | | | | | 5 | BLOCK | SDIO Block | | | | # • IOSPCMD: SDIO Special Command | Value | Name | Description | |-------|---------|-----------------------------| | 0 | STD | Not an SDIO Special Command | | 1 | SUSPEND | SDIO Suspend Command | | 2 | RESUME | SDIO Resume Command | ### ATACS: ATA with Command Completion Signal 0 (NORMAL) = Normal operation mode. 1 (COMPLETION) = This bit indicates that a completion signal is expected within a programmed amount of time (HSMCI\_CSTOR). # • BOOT\_ACK: Boot Operation Acknowledge. The master can choose to receive the boot acknowledge from the slave when a Boot Request command is issued. When set to one this field indicates that a Boot acknowledge is expected within a programmable amount of time defined with DTOMUL and DTOCYC fields located in the HSMCI\_DTOR register. If the acknowledge pattern is not received then an acknowledge timeout error is raised. If the acknowledge pattern is corrupted then an acknowledge pattern error is set. # 35.14.7 HSMCI Block Register Name: HSMCI\_BLKR Address: 0x40000018 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |------|--------|----|----|----|----|----|----|--|--|--|--| | | BLKLEN | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | BLKLEN | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | BCNT | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | BCNT | | | | | | | | | | | | # • BCNT: MMC/SDIO Block Count - SDIO Byte Count This field determines the number of data byte(s) or block(s) to transfer. The transfer data type and the authorized values for BCNT field are determined by the TRTYP field in the HSMCI Command Register (HSMCI\_CMDR): | Value | Name | Description | |------------|---------------------------------------------------------------------|--------------------------------------------------------------------------| | | MULTIDUE | MMC/SDCARD Multiple Block | | 0 MULTIPLE | From 1 to 65635: Value 0 corresponds to an infinite block transfer. | | | | | SDIO Byte | | 4 | BYTE | From 1 to 512 bytes: Value 0 corresponds to a 512-byte transfer. | | | | Values from 0x200 to 0xFFFF are forbidden. | | | | SDIO Block | | 5 | BLOCK | From 1 to 511 blocks: Value 0 corresponds to an infinite block transfer. | | | | Values from 0x200 to 0xFFFF are forbidden. | **Warning:** In SDIO Byte and Block modes, writing to the 7 last bits of BCNT field is forbidden and may lead to unpredictable results. #### BLKLEN: Data Block Length This field determines the size of the data block. This field is also accessible in the HSMCI Mode Register (HSMCI\_MR). Bits 16 and 17 must be set to 0 if FBYTE is disabled. Note: In SDIO Byte mode, BLKLEN field is not used. # 35.14.8 HSMCI Completion Signal Timeout Register **HSMCI CSTOR** Name: Address: 0x4000001C Access: Read-write 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 **CSTOMUL** This register can only be written if the WPEN bit is cleared in "HSMCI Write Protect Mode Register" on page 852. ### CSTOCYC: Completion Signal Timeout Cycle Number These fields determine the maximum number of Master Clock cycles that the HSMCI waits between two data block transfers. Its value is calculated by (CSTOCYC x Multiplier). ### • CSTOMUL: Completion Signal Timeout Multiplier \_ These fields determine the maximum number of Master Clock cycles that the HSMCI waits between two data block transfers. Its value is calculated by (CSTOCYC x Multiplier). These fields determine the maximum number of Master Clock cycles that the HSMCI waits between the end of the data transfer and the assertion of the completion signal. The data transfer comprises data phase and the optional busy phase. If a non-DATA ATA command is issued, the HSMCI starts waiting immediately after the end of the response until the completion signal. Multiplier is defined by CSTOMUL as shown in the following table: | Value | Name | Description | |-------|---------|-------------------| | 0 | 1 | CSTOCYC x 1 | | 1 | 16 | CSTOCYC x 16 | | 2 | 128 | CSTOCYC x 128 | | 3 | 256 | CSTOCYC x 256 | | 4 | 1024 | CSTOCYC x 1024 | | 5 | 4096 | CSTOCYC x 4096 | | 6 | 65536 | CSTOCYC x 65536 | | 7 | 1048576 | CSTOCYC x 1048576 | If the data time-out set by CSTOCYC and CSTOMUL has been exceeded, the Completion Signal Time-out Error flag (CSTOE) in the HSMCI Status Register (HSMCI\_SR) rises. CSTOCYC # 35.14.9 HSMCI Response Register Name: HSMCI\_RSPR Address: 0x40000020 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|-----|----|----|----|----|----|----|--|--|--| | | | | RS | SP | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | RS | SP | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | RS | SP | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | RSP | | | | | | | | | | # • RSP: Response Note: 1. The response register can be read by N accesses at the same HSMCI\_RSPR or at consecutive addresses (0x20 to 0x2C). N depends on the size of the response. # 35.14.10 HSMCI Receive Data Register Name: HSMCI\_RDR Address: 0x40000030 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|------|----|----|-------|----|----|----|--|--|--| | | | | DA | ATA . | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DATA | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | DA | ATA | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DATA | | | | | | | | | | • DATA: Data to Read # 35.14.11 HSMCI Transmit Data Register Name: HSMCI\_TDR Address: 0x40000034 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |----|------|----|----|-----|----|----|----|--|--|--| | | | | D/ | ATA | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DATA | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | D/ | ATA | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DATA | | | | | | | | | | <sup>•</sup> DATA: Data to Write ## 35.14.12 HSMCI Status Register Name: HSMCI\_SR Address: 0x40000040 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|---------|----------|---------|-----------|-------|----------| | UNRE | OVRE | ACKRCVE | ACKRCV | XFRDONE | FIFOEMPTY | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | CSTOE | DTOE | DCRCE | RTOE | RENDE | RCRCE | RDIRE | RINDE | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | TXBUFE | RXBUFF | CSRCV | SDIOWAIT | - | _ | - | SDIOIRQA | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ENDTX | ENDRX | NOTBUSY | DTIP | BLKE | TXRDY | RXRDY | CMDRDY | #### CMDRDY: Command Ready 0 = A command is in progress. 1 = The last command has been sent. Cleared when writing in the HSMCI\_CMDR. ## RXRDY: Receiver Ready 0 = Data has not yet been received since the last read of HSMCI\_RDR. 1 = Data has been received since the last read of HSMCI\_RDR. # TXRDY: Transmit Ready 0= The last data written in HSMCI\_TDR has not yet been transferred in the Shift Register. 1= The last data written in HSMCI\_TDR has been transferred in the Shift Register. #### BLKE: Data Block Ended This flag must be used only for Write Operations. 0 = A data block transfer is not yet finished. Cleared when reading the HSMCI\_SR. 1 = A data block transfer has ended, including the CRC16 Status transmission. the flag is set for each transmitted CRC Status. Refer to the MMC or SD Specification for more details concerning the CRC Status. #### DTIP: Data Transfer in Progress 0 = No data transfer in progress. 1 = The current data transfer is still in progress, including CRC16 calculation. Cleared at the end of the CRC16 calculation. #### NOTBUSY: HSMCI Not Busy This flag must be used only for Write Operations. A block write operation uses a simple busy signalling of the write operation duration on the data (DAT0) line: during a data transfer block, if the card does not have a free data receive buffer, the card indicates this condition by pulling down the data line (DAT0) to LOW. The card stops pulling down the data line as soon as at least one receive buffer for the defined data transfer block length becomes free. The NOTBUSY flag allows to deal with these different states. 0 = The HSMCI is not ready for new data transfer. Cleared at the end of the card response. 1 = The HSMCI is ready for new data transfer. Set when the busy state on the data line has ended. This corresponds to a free internal data receive buffer of the card. Refer to the MMC or SD Specification for more details concerning the busy behavior. For all the read operations, the NOTBUSY flag is cleared at the end of the host command. For the Infinite Read Multiple Blocks, the NOTBUSY flag is set at the end of the STOP\_TRANSMISSION host command (CMD12). For the Single Block Reads, the NOTBUSY flag is set at the end of the data read block. For the Multiple Block Reads with pre-defined block count, the NOTBUSY flag is set at the end of the last received data block. #### . ENDRX: End of RX Buffer - 0 = The Receive Counter Register has not reached 0 since the last write in HSMCI\_RCR or HSMCI\_RNCR. - 1 = The Receive Counter Register has reached 0 since the last write in HSMCI\_RCR or HSMCI\_RNCR. #### . ENDTX: End of TX Buffer - 0 = The Transmit Counter Register has not reached 0 since the last write in HSMCI\_TCR or HSMCI\_TNCR. - 1 = The Transmit Counter Register has reached 0 since the last write in HSMCI\_TCR or HSMCI\_TNCR. Note: BLKE and NOTBUSY flags can be used to check that the data has been successfully transmitted on the data lines and not only transferred from the PDC to the HSMCI Controller. ### SDIOIRQA: SDIO Interrupt for Slot A - 0 = No interrupt detected on SDIO Slot A. - 1 = An SDIO Interrupt on Slot A occurred. Cleared when reading the HSMCI\_SR. #### SDIOWAIT: SDIO Read Wait Operation Status - 0 = Normal Bus operation. - 1 = The data bus has entered IO wait state. # • CSRCV: CE-ATA Completion Signal Received - 0 = No completion signal received since last status read operation. - 1 = The device has issued a command completion signal on the command line. Cleared by reading in the HSMCI\_SR register. #### RXBUFF: RX Buffer Full - 0 = HSMCI\_RCR or HSMCI\_RNCR has a value other than 0. - 1 = Both HSMCI\_RCR and HSMCI\_RNCR have a value of 0. #### TXBUFE: TX Buffer Empty - 0 = HSMCI\_TCR or HSMCI\_TNCR has a value other than 0. - 1 = Both HSMCI\_TCR and HSMCI\_TNCR have a value of 0. Note: BLKE and NOTBUSY flags can be used to check that the data has been successfully transmitted on the data lines and not only transferred from the PDC to the HSMCI Controller. # • RINDE: Response Index Error - 0 = No error. - 1 = A mismatch is detected between the command index sent and the response index received. Cleared when writing in the HSMCI\_CMDR. ## • RDIRE: Response Direction Error - 0 = No error. - 1 = The direction bit from card to host in the response has not been detected. #### RCRCE: Response CRC Error - 0 = No error. - 1 = A CRC7 error has been detected in the response. Cleared when writing in the HSMCI\_CMDR. #### • RENDE: Response End Bit Error - 0 = No error. - 1 = The end bit of the response has not been detected. Cleared when writing in the HSMCI\_CMDR. ### • RTOE: Response Time-out Error - 0 = No error. - 1 = The response time-out set by MAXLAT in the HSMCI\_CMDR has been exceeded. Cleared when writing in the HSMCI\_CMDR. #### DCRCE: Data CRC Error - 0 = No error. - 1 = A CRC16 error has been detected in the last data block. Cleared by reading in the HSMCI\_SR register. #### DTOE: Data Time-out Error - 0 = No error. - 1 = The data time-out set by DTOCYC and DTOMUL in HSMCI\_DTOR has been exceeded. Cleared by reading in the HSMCI\_SR register. #### CSTOE: Completion Signal Time-out Error - 0 = No error. - 1 = The completion signal time-out set by CSTOCYC and CSTOMUL in HSMCI\_CSTOR has been exceeded. Cleared by reading in the HSMCI\_SR register. Cleared by reading in the HSMCI\_SR register. #### FIFOEMPTY: FIFO empty flag - 0 = FIFO contains at least one byte. - 1 = FIFO is empty. #### XFRDONE: Transfer Done flag - 0 = A transfer is in progress. - 1 = Command register is ready to operate and the data bus is in the idle state. #### ACKRCV: Boot Operation Acknowledge Received - 0 = No Boot acknowledge received since the last read of the status register. - 1 = A Boot acknowledge signal has been received. Cleared by reading the HSMCI\_SR register. ## ACKRCVE: Boot Operation Acknowledge Error - 0 = No error - 1 = Corrupted Boot Acknowledge signal received. ### • OVRE: Overrun 0 = No error. 1 = At least one 8-bit received data has been lost (not read). Cleared when sending a new data transfer command. When FERRCTRL in HSMCI\_CFG is set to 1, OVRE becomes reset after read. #### • UNRE: Underrun 0 = No error. 1 = At least one 8-bit data has been sent without valid information (not written). Cleared when sending a new data transfer command or when setting FERRCTRL in HSMCI\_CFG to 1. When FERRCTRL in HSMCI\_CFG is set to 1, UNRE becomes reset after read. # 35.14.13 HSMCI Interrupt Enable Register Name: HSMCI\_IER Address: 0x40000044 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|---------|----------|---------|-----------|-------|----------| | UNRE | OVRE | ACKRCVE | ACKRCV | XFRDONE | FIFOEMPTY | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | CSTOE | DTOE | DCRCE | RTOE | RENDE | RCRCE | RDIRE | RINDE | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | TXBUFE | RXBUFF | CSRCV | SDIOWAIT | - | _ | _ | SDIOIRQA | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ENDTX | ENDRX | NOTBUSY | DTIP | BLKE | TXRDY | RXRDY | CMDRDY | - CMDRDY: Command Ready Interrupt Enable - RXRDY: Receiver Ready Interrupt Enable - TXRDY: Transmit Ready Interrupt Enable - BLKE: Data Block Ended Interrupt Enable - DTIP: Data Transfer in Progress Interrupt Enable - NOTBUSY: Data Not Busy Interrupt Enable - ENDRX: End of Receive Buffer Interrupt Enable - ENDTX: End of Transmit Buffer Interrupt Enable - SDIOIRQA: SDIO Interrupt for Slot A Interrupt Enable - SDIOWAIT: SDIO Read Wait Operation Status Interrupt Enable - CSRCV: Completion Signal Received Interrupt Enable - RXBUFF: Receive Buffer Full Interrupt Enable - TXBUFE: Transmit Buffer Empty Interrupt Enable - RINDE: Response Index Error Interrupt Enable - RDIRE: Response Direction Error Interrupt Enable - RCRCE: Response CRC Error Interrupt Enable - RENDE: Response End Bit Error Interrupt Enable - RTOE: Response Time-out Error Interrupt Enable - DCRCE: Data CRC Error Interrupt Enable - DTOE: Data Time-out Error Interrupt Enable - CSTOE: Completion Signal Timeout Error Interrupt Enable - FIFOEMPTY: FIFO empty Interrupt enable - XFRDONE: Transfer Done Interrupt enable - ACKRCV: Boot Acknowledge Interrupt Enable - ACKRCVE: Boot Acknowledge Error Interrupt Enable - OVRE: Overrun Interrupt Enable - UNRE: Underrun Interrupt Enable - 0 = No effect. - 1 = Enables the corresponding interrupt. # 35.14.14 HSMCI Interrupt Disable Register Name: HSMCI\_IDR Address: 0x40000048 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|---------|----------|---------|-----------|-------|----------| | UNRE | OVRE | ACKRCVE | ACKRCV | XFRDONE | FIFOEMPTY | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | CSTOE | DTOE | DCRCE | RTOE | RENDE | RCRCE | RDIRE | RINDE | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | TXBUFE | RXBUFF | CSRCV | SDIOWAIT | - | _ | - | SDIOIRQA | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ENDTX | ENDRX | NOTBUSY | DTIP | BLKE | TXRDY | RXRDY | CMDRDY | - CMDRDY: Command Ready Interrupt Disable - RXRDY: Receiver Ready Interrupt Disable - TXRDY: Transmit Ready Interrupt Disable - BLKE: Data Block Ended Interrupt Disable - DTIP: Data Transfer in Progress Interrupt Disable - NOTBUSY: Data Not Busy Interrupt Disable - ENDRX: End of Receive Buffer Interrupt Disable - ENDTX: End of Transmit Buffer Interrupt Disable - SDIOIRQA: SDIO Interrupt for Slot A Interrupt Disable - SDIOWAIT: SDIO Read Wait Operation Status Interrupt Disable - CSRCV: Completion Signal received interrupt Disable - RXBUFF: Receive Buffer Full Interrupt Disable - TXBUFE: Transmit Buffer Empty Interrupt Disable - RINDE: Response Index Error Interrupt Disable - RDIRE: Response Direction Error Interrupt Disable - RCRCE: Response CRC Error Interrupt Disable - RENDE: Response End Bit Error Interrupt Disable - RTOE: Response Time-out Error Interrupt Disable - DCRCE: Data CRC Error Interrupt Disable - DTOE: Data Time-out Error Interrupt Disable - CSTOE: Completion Signal Time out Error Interrupt Disable - FIFOEMPTY: FIFO empty Interrupt Disable - XFRDONE: Transfer Done Interrupt Disable - ACKRCV: Boot Acknowledge Interrupt Disable - ACKRCVE: Boot Acknowledge Error Interrupt Disable - OVRE: Overrun Interrupt Disable - UNRE: Underrun Interrupt Disable - 0 = No effect. - 1 = Disables the corresponding interrupt. ## 35.14.15 HSMCI Interrupt Mask Register Name: HSMCI\_IMR Address: 0x4000004C Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|---------|----------|---------|-----------|-------|----------| | UNRE | OVRE | ACKRCVE | ACKRCV | XFRDONE | FIFOEMPTY | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | CSTOE | DTOE | DCRCE | RTOE | RENDE | RCRCE | RDIRE | RINDE | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | TXBUFE | RXBUFF | CSRCV | SDIOWAIT | - | _ | _ | SDIOIRQA | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ENDTX | | NOTBUSY | DTIP | BLKE | TXRDY | RXRDY | CMDRDY | - CMDRDY: Command Ready Interrupt Mask - RXRDY: Receiver Ready Interrupt Mask - TXRDY: Transmit Ready Interrupt Mask - BLKE: Data Block Ended Interrupt Mask - DTIP: Data Transfer in Progress Interrupt Mask - NOTBUSY: Data Not Busy Interrupt Mask - ENDRX: End of Receive Buffer Interrupt Mask - ENDTX: End of Transmit Buffer Interrupt Mask - SDIOIRQA: SDIO Interrupt for Slot A Interrupt Mask - SDIOWAIT: SDIO Read Wait Operation Status Interrupt Mask - CSRCV: Completion Signal Received Interrupt Mask - RXBUFF: Receive Buffer Full Interrupt Mask - TXBUFE: Transmit Buffer Empty Interrupt Mask - RINDE: Response Index Error Interrupt Mask - RDIRE: Response Direction Error Interrupt Mask - RCRCE: Response CRC Error Interrupt Mask - RENDE: Response End Bit Error Interrupt Mask - RTOE: Response Time-out Error Interrupt Mask - DCRCE: Data CRC Error Interrupt Mask - DTOE: Data Time-out Error Interrupt Mask - CSTOE: Completion Signal Time-out Error Interrupt Mask - FIFOEMPTY: FIFO Empty Interrupt Mask - XFRDONE: Transfer Done Interrupt Mask - ACKRCV: Boot Operation Acknowledge Received Interrupt Mask - ACKRCVE: Boot Operation Acknowledge Error Interrupt Mask - OVRE: Overrun Interrupt Mask - UNRE: Underrun Interrupt Mask - 0 = The corresponding interrupt is not enabled. - 1 = The corresponding interrupt is enabled. # 35.14.16 HSMCI Configuration Register Name: HSMCI\_CFG Address: 0x40000054 Access: Read-write | 7100000. | Rodd Willo | | | | | | | |----------|------------|----|----------|----|----|----|----------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | - | _ | _ | - | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | _ | - | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | - | LSYNC | _ | - | - | HSMODE | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | FERRCTRL | _ | _ | _ | FIFOMODE | | | | | | | | | | This register can only be written if the WPEN bit is cleared in "HSMCI Write Protect Mode Register" on page 852. #### • FIFOMODE: HSMCI Internal FIFO control mode 0 = A write transfer starts when a sufficient amount of data is written into the FIFO. When the block length is greater than or equal to 3/4 of the HSMCI internal FIFO size, then the write transfer starts as soon as half the FIFO is filled. When the block length is greater than or equal to half the internal FIFO size, then the write transfer starts as soon as one quarter of the FIFO is filled. In other cases, the transfer starts as soon as the total amount of data is written in the internal FIFO. 1 = A write transfer starts as soon as one data is written into the FIFO. ## FERRCTRL: Flow Error flag reset control mode 0= When an underflow/overflow condition flag is set, a new Write/Read command is needed to reset the flag. 1= When an underflow/overflow condition flag is set, a read status resets the flag. #### • HSMODE: High Speed Mode 0= Default bus timing mode. 1= If set to one, the host controller outputs command line and data lines on the rising edge of the card clock. The Host driver shall check the high speed support in the card registers. #### LSYNC: Synchronize on the last block 0= The pending command is sent at the end of the current data block. 1= The pending command is sent at the end of the block transfer when the transfer length is not infinite. (block count shall be different from zero) # 35.14.17 HSMCI Write Protect Mode Register Name: HSMCI\_WPMR Address: 0x400000E4 Access: Read-write | ixeau-wille | | | | | | | |----------------------|----------|-------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | WP_KEY (0 | x4D => "M") | | | | | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | WP_KEY (0x43 => C") | | | | | | | | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | WP_KEY (0x49 => "I") | | | | | | | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | WP_EN | | | 22<br>14 | 30 29<br>22 21<br>14 13 | 30 29 28 WP_KEY (0 22 21 20 WP_KEY (0 14 13 12 WP_KEY (0 | 30 29 28 27 WP_KEY (0x4D => "M") 22 21 20 19 WP_KEY (0x43 => C") 14 13 12 11 WP_KEY (0x49 => "I") | 30 29 28 27 26 WP_KEY (0x4D => "M") 22 21 20 19 18 WP_KEY (0x43 => C") 14 13 12 11 10 WP_KEY (0x49 => "I") | 30 29 28 27 26 25 WP_KEY (0x4D => "M") 22 21 20 19 18 17 WP_KEY (0x43 => C") 14 13 12 11 10 9 WP_KEY (0x49 => "I") | ### • WP\_EN: Write Protection Enable 0 = Disables the Write Protection if WP\_KEY corresponds to 0x4D4349 ("MCI' in ASCII). 1 = Enables the Write Protection if WP\_KEY corresponds to 0x4D4349 ("MCI' in ASCII). ### • WP\_KEY: Write Protection Key password Should be written at value 0x4D4349 (ASCII code for "MCI"). Writing any other value in this field has no effect. #### Protects the registers: - "HSMCI Mode Register" on page 829 - "HSMCI Data Timeout Register" on page 831 - "HSMCI SDCard/SDIO Register" on page 832 - "HSMCI Completion Signal Timeout Register" on page 837 - "HSMCI Configuration Register" on page 851 # 35.14.18 HSMCI Write Protect Status Register Name: HSMCI\_WPSR Address: 0x400000E8 Access: Read-only | | • | | | | | | | |----|---------|----|----|----|-----|-----|----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | - | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | WP_VSRC | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | WP_VSRC | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | | WP_ | _VS | | # • WP\_VS: Write Protection Violation Status | Value | Name | Description | |-------|-------|---------------------------------------------------------------------------------------------------------------------| | 0 | NONE | No Write Protection Violation occurred since the last read of this register (WP_SR) | | 1 | WRITE | Write Protection detected unauthorized attempt to write a control register had occurred (since the last read.) | | 2 | RESET | Software reset had been performed while Write Protection was enabled (since the last read). | | 3 | вотн | Both Write Protection violation and software reset with Write Protection enabled have occurred since the last read. | # • WP\_VSRC: Write Protection Violation SouRCe When WPVS is active, this field indicates the write-protected register (through address offset or code) in which a write access has been attempted. # 36. Pulse Width Modulation (PWM) # 36.1 Description The PWM macrocell controls 4 channels independently. Each channel controls two complementary square output waveforms. Characteristics of the output waveforms such as period, duty-cycle, polarity and dead-times (also called dead-bands or non-overlapping times) are configured through the user interface. Each channel selects and uses one of the clocks provided by the clock generator. The clock generator provides several clocks resulting from the division of the PWM master clock (MCK). All PWM macrocell accesses are made through registers mapped on the peripheral bus. All channels integrate a double buffering system in order to prevent an unexpected output waveform while modifying the period, the duty-cycle or the dead-times. Channels can be linked together as synchronous channels to be able to update their duty-cycle or dead-times at the same time. The update of duty-cycles of synchronous channels can be performed by the Peripheral DMA Controller Channel (PDC) which offers buffer transfer without processor Intervention. The PWM macrocell provides 8 independent comparison units capable of comparing a programmed value to the counter of the synchronous channels (counter of channel 0). These comparisons are intended to generate software interrupts, to trigger pulses on the 2 independent event lines (in order to synchronize ADC conversions with a lot of flexibility independently of the PWM outputs), and to trigger PDC transfer requests. The PWM outputs can be overridden synchronously or asynchronously to their channel counter. The PWM block provides a fault protection mechanism with 6 fault inputs, capable of detecting a fault condition and to override the PWM outputs asynchronously. For safety usage, some control registers are write-protected. # 36.2 Embedded Characteristics - Four-channel 16-bit PWM Controller - Common clock generator, providing Thirteen Different Clocks - A Modulo n counter providing eleven clocks - Two independent Linear Dividers working on modulo n counter outputs - Independent Channels - Independent 16-bit Counter for Each Channel - Independent Complementary Outputs with W-bit Dead-Time Generator (Also Called Dead-Band or Non-Overlapping Time) for Each Channel - Independent Enable Disable Command for Each Channel - Independent Clock Selection for Each Channel - Independent Period, Duty-Cycle and Dead-Time for Each Channel - Independent Double Buffering of Period, Duty-Cycle and Dead-Times for Each Channel - Independent Programmable Selection of The Output Waveform Polarity for Each Channel - Independent Programmable Center or Left Aligned Output Waveform for Each Channel - Independent Output Override for Each Channel - 2-bit Gray Up/Down Channels for Stepper Motor Control - Synchronous Channel mode - Synchronous Channels share the same counter - Mode to update the synchronous channels registers after a programmable number of periods - Synchronous Channels Supports Connection of one Peripheral DMA Controller Channel (PDC) Which Offers Buffer Transfer Without Processor Intervention To Update Duty-Cycle Registers - Two Independent Events Lines Intended to Synchronize ADC Conversions - Eight Comparison Units Intended to Generate Interrupts, Pulses on Event Lines and PDC Transfer Requests - Six Programmable Fault Inputs Providing an Asynchronous Protection of PWM Outputs - User Driven through PIO inputs - PMC Driven when Crystal Oscillator Clock Fails - ADC Controller Driven through Configurable Comparison Function - Analog Comparator Controller Driven - Timer/Counter Driven through Configurable Comparison Function - Write-Protect Registers # 36.3 Block Diagram Figure 36-1. Pulse Width Modulation Controller Block Diagram # 36.4 I/O Lines Description Each channel outputs two complementary external I/O lines. Table 36-1. I/O Line Description | Name | Description | Туре | |--------|----------------------------------------|--------| | PWMHx | PWM Waveform Output High for channel x | Output | | PWMLx | PWM Waveform Output Low for channel x | Output | | PWMFIx | PWM Fault Input x | Input | # 36.5 Product Dependencies #### 36.5.1 I/O Lines The pins used for interfacing the PWM are multiplexed with PIO lines. The programmer must first program the PIO controller to assign the desired PWM pins to their peripheral function. If I/O lines of the PWM are not used by the application, they can be used for other purposes by the PIO controller. All of the PWM outputs may or may not be enabled. If an application requires only four channels, then only four PIO lines will be assigned to PWM outputs. Table 36-2. I/O Lines | Instance | Signal | I/O Line | Peripheral | |----------|--------|----------|------------| | PWM | PWMFI0 | PA9 | С | | PWM | PWMH0 | PA0 | Α | | PWM | PWMH0 | PA11 | В | | PWM | PWMH0 | PA23 | В | | PWM | PWMH0 | PB0 | Α | | PWM | PWMH0 | PC18 | В | | PWM | PWMH1 | PA1 | Α | | PWM | PWMH1 | PA12 | В | | PWM | PWMH1 | PA24 | В | | PWM | PWMH1 | PB1 | Α | | PWM | PWMH1 | PC19 | В | | PWM | PWMH2 | PA2 | Α | | PWM | PWMH2 | PA13 | В | | PWM | PWMH2 | PA25 | В | | PWM | PWMH2 | PB4 | В | | PWM | PWMH2 | PC20 | В | | PWM | PWMH3 | PA7 | В | | PWM | PWMH3 | PA14 | В | | PWM | PWMH3 | PA17 | С | | PWM | PWMH3 | PB14 | В | | PWM | PWMH3 | PC21 | В | | PWM | PWML0 | PA19 | В | | PWM | PWML0 | PB5 | В | | PWM | PWML0 | PC0 | В | | PWM | PWML0 | PC13 | В | | PWM | PWML1 | PA20 | В | | PWM | PWML1 | PB12 | Α | | PWM | PWML1 | PC1 | В | | PWM | PWML1 | PC15 | В | | PWM | PWML2 | PA16 | С | Table 36-2. I/O Lines | PWM | PWML2 | PA30 | Α | |-----|-------|------|---| | PWM | PWML2 | PB13 | Α | | PWM | PWML2 | PC2 | В | | PWM | PWML3 | PA15 | С | | PWM | PWML3 | PC3 | В | | PWM | PWML3 | PC22 | В | #### 36.5.2 Power Management The PWM is not continuously clocked. The programmer must first enable the PWM clock in the Power Management Controller (PMC) before using the PWM. However, if the application does not require PWM operations, the PWM clock can be stopped when not needed and be restarted later. In this case, the PWM will resume its operations where it left off. In the PWM description, Master Clock (MCK) is the clock of the peripheral bus to which the PWM is connected. #### 36.5.3 Interrupt Sources The PWM interrupt line is connected on one of the internal sources of the Interrupt Controller. Using the PWM interrupt requires the Interrupt Controller to be programmed first. Note that it is not recommended to use the PWM interrupt line in edge sensitive mode. Table 36-3. Peripheral IDs | Instance | ID | | |----------|----|--| | PWM | 31 | | #### 36.5.4 Fault Inputs The PWM has the FAULT inputs connected to the different modules. Please refer to the implementation of these module within the product for detailed information about the fault generation procedure. The PWM receives faults from PIO inputs, PMC, ADC controller, Analog Comparator Controller and Timer/Counters Table 36-4. Fault Inputs | Fault Inputs | External PWM Fault Input Number | Polarity Level <sup>(1)</sup> | Fault Input ID | | | |-------------------|---------------------------------|-------------------------------|----------------|--|--| | PA9 | PWMFI0 | User Defined | 0 | | | | Main OSC | _ | 1 | 1 | | | | ADC | _ | 1 | 2 | | | | Analog Comparator | _ | 1 | 3 | | | | Timer0 | 1 | 1 | 4 | | | | Timer1 | _ | 1 | 5 | | | Note: 1. FPOL bit in PWMC\_FMR. # 36.6 Functional Description The PWM macrocell is primarily composed of a clock generator module and 4 channels. - Clocked by the master clock (MCK), the clock generator module provides 13 clocks. - Each channel can independently choose one of the clock generator outputs. - Each channel generates an output waveform with attributes that can be defined independently for each channel through the user interface registers. #### 36.6.1 PWM Clock Generator Figure 36-2. Functional View of the Clock Generator Block Diagram The PWM master clock (MCK) is divided in the clock generator module to provide different clocks available for all channels. Each channel can independently select one of the divided clocks. The clock generator is divided in three blocks: - a modulo n counter which provides 11 clocks: $F_{MCK}$ , $F_{MCK}$ /2, $F_{MCK}$ /4, $F_{MCK}$ /8, $F_{MCK}$ /16, $F_{MCK}$ /32, $F_{MCK}$ /64, $F_{MCK}$ /128, $F_{MCK}$ /256, $F_{MCK}$ /512, $F_{MCK}$ /1024 - two linear dividers (1, 1/2, 1/3, ... 1/255) that provide two separate clocks: clkA and clkB Each linear divider can independently divide one of the clocks of the modulo n counter. The selection of the clock to be divided is made according to the PREA (PREB) field of the PWM Clock register (PWM\_CLK). The resulting clock clkA (clkB) is the clock selected divided by DIVA (DIVB) field value. After a reset of the PWM controller, DIVA (DIVB) and PREA (PREB) are set to 0. This implies that after reset clkA (clkB) are turned off. At reset, all clocks provided by the modulo n counter are turned off except clock "MCK". This situation is also true when the PWM master clock is turned off through the Power Management Controller. #### **CAUTION:** Before using the PWM macrocell, the programmer must first enable the PWM clock in the Power Management Controller (PMC). #### 36.6.2 PWM Channel #### 36.6.2.1 Channel Block Diagram Figure 36-3. Functional View of the Channel Block Diagram Each of the 4 channels is composed of six blocks: - A clock selector which selects one of the clocks provided by the clock generator (described in Section 36.6.1 on page 859). - A counter clocked by the output of the clock selector. This counter is incremented or decremented according to the channel configuration and comparators matches. The size of the counter is 16 bits. - A comparator used to compute the OCx output waveform according to the counter value and the configuration. The counter value can be the one of the channel counter or the one of the channel 0 counter according to SYNCx bit in the "PWM Sync Channels Mode Register" on page 896 (PWM\_SCM). - A 2-bit configurable gray counter enables the stepper motor driver. One gray counter drives 2 channels. - A dead-time generator providing two complementary outputs (DTOHx/DTOLx) which allows to drive external power control switches safely. - An output override block that can force the two complementary outputs to a programmed value (OOOHx/OOOLx). - An asynchronous fault protection mechanism that has the highest priority to override the two complementary outputs in case of fault detection (PWMHx/PWMLx). #### 36.6.2.2 Comparator The comparator continuously compares its counter value with the channel period defined by CPRD in the "PWM Channel Period Register" on page 928 (PWM\_CPRDx) and the duty-cycle defined by CDTY in the "PWM Channel Duty Cycle Register" on page 926 (PWM\_CDTYx) to generate an output signal OCx accordingly. The different properties of the waveform of the output OCx are: - the *clock selection*. The channel counter is clocked by one of the clocks provided by the clock generator described in the previous section. This channel parameter is defined in the CPRE field of the "PWM Channel Mode Register" on page 924 (PWM CMRx). This field is reset at 0. - the **waveform period**. This channel parameter is defined in the CPRD field of the PWM\_CPRDx register. If the waveform is left aligned, then the output waveform period depends on the counter source clock and can be calculated: By using the PWM master clock (MCK) divided by an X given prescaler value (with X being 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024), the resulting period formula will be: $$\frac{(X \times CPRD)}{MCK}$$ By using the PWM master clock (MCK) divided by one of both DIVA or DIVB divider, the formula becomes, respectively: $$\frac{(CRPD \times DIVA)}{MCK}$$ or $\frac{(CRPD \times DIVB)}{MCK}$ If the waveform is center aligned then the output waveform period depends on the counter source clock and can be calculated: By using the PWM master clock (MCK) divided by an X given prescaler value (with X being 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024). The resulting period formula will be: $$\frac{(2 \times X \times CPRD)}{MCK}$$ By using the PWM master clock (MCK) divided by one of both DIVA or DIVB divider, the formula becomes, respectively: $$\frac{(2 \times CPRD \times DIVA)}{MCK}$$ or $\frac{(2 \times CPRD \times DIVB)}{MCK}$ the waveform duty-cycle. This channel parameter is defined in the CDTY field of the PWM\_CDTYx register. If the waveform is left aligned then: $$duty cycle = \frac{(period - 1/fchannel_x\_clock \times CDTY)}{period}$$ If the waveform is center aligned, then: $$duty \ cycle = \frac{((period/2) - 1/fchannel_x\_clock \times CDTY))}{(period/2)}$$ - the waveform polarity. At the beginning of the period, the signal can be at high or low level. This property is defined in the CPOL field of the PWM\_CMRx register. By default the signal starts by a low level. - the waveform alignment. The output waveform can be left or center aligned. Center aligned waveforms can be used to generate non overlapped waveforms. This property is defined in the CALG field of the PWM\_CMRx register. The default mode is left aligned. Figure 36-4. Non Overlapped Center Aligned Waveforms Note: 1. See Figure 36-5 on page 863 for a detailed description of center aligned waveforms. When center aligned, the channel counter increases up to CPRD and decreases down to 0. This ends the period. When left aligned, the channel counter increases up to CPRD and is reset. This ends the period. Thus, for the same CPRD value, the period for a center aligned channel is twice the period for a left aligned channel. Waveforms are fixed at 0 when: - CDTY = CPRD and CPOL = 0 - CDTY = 0 and CPOL = 1 Waveforms are fixed at 1 (once the channel is enabled) when: - CDTY = 0 and CPOL = 0 - CDTY = CPRD and CPOL = 1 The waveform polarity must be set before enabling the channel. This immediately affects the channel output level. Changes on channel polarity are not taken into account while the channel is enabled. Besides generating output signals OCx, the comparator generates interrupts in function of the counter value. When the output waveform is left aligned, the interrupt occurs at the end of the counter period. When the output waveform is center aligned, the bit CES of the PWM\_CMRx register defines when the channel counter interrupt occurs. If CES is set to 0, the interrupt occurs at the end of the counter period. If CES is set to 1, the interrupt occurs at the end of the counter period and at half of the counter period. Figure 36-5 "Waveform Properties" illustrates the counter interrupts in function of the configuration. Figure 36-5. Waveform Properties # 36.6.2.3 2-bit Gray Up/Down Counter for Stepper Motor It is possible to configure a couple of channels to provide a 2-bit gray count waveform on 2 outputs. Dead-Time Generator and other downstream logic can be configured on these channels. Up or down count mode can be configured on-the-fly by means of PWM\_SMMR configuration registers. When GCEN0 is set to 1, channels 0 and 1 outputs are driven with gray counter. Figure 36-6. 2-bit Gray Up/Down Counter #### 36.6.2.4 Dead-Time Generator The dead-time generator uses the comparator output OCx to provide the two complementary outputs DTOHx and DTOLx, which allows the PWM macrocell to drive external power control switches safely. When the dead-time generator is enabled by setting the bit DTE to 1 or 0 in the "PWM Channel Mode Register" (PWM\_CMRx), dead-times (also called dead-bands or non-overlapping times) are inserted between the edges of the two complementary outputs DTOHx and DTOLx. Note that enabling or disabling the dead-time generator is allowed only if the channel is disabled. The dead-time is adjustable by the "PWM Channel Dead Time Register" (PWM\_DTx). Both outputs of the dead-time generator can be adjusted separately by DTH and DTL. The dead-time values can be updated synchronously to the PWM period by using the "PWM Channel Dead Time Update Register" (PWM\_DTUPDx). The dead-time is based on a specific counter which uses the same selected clock that feeds the channel counter of the comparator. Depending on the edge and the configuration of the dead-time, DTOHx and DTOLx are delayed until the counter has reached the value defined by DTH or DTL. An inverted configuration bit (DTHI and DTLI bit in the PWM\_CMRx register) is provided for each output to invert the dead-time outputs. The following figure shows the waveform of the dead-time generator. output waveform OCx CPOLx = 0output waveform DTOHx DTHIx = 0output waveform DTOLx DTLIx = 0output waveform DTOHx DTHIx = 1output waveform DTOLx DTLIx = 1DTHx DTLx output waveform OCx CPOLx = 1output waveform DTOHx DTHIx = 0output waveform DTOLx DTLIx = 0output waveform DTOHx DTHIx = 1output waveform DTOLx DTLIx = 1DTHx DTLx Figure 36-7. Complementary Output Waveforms #### 36.6.2.5 Output Override The two complementary outputs DTOHx and DTOLx of the dead-time generator can be forced to a value defined by the software. Figure 36-8. Override Output Selection The fields OSHx and OSLx in the "PWM Output Selection Register" (PWM\_OS) allow the outputs of the dead-time generator DTOHx and DTOLx to be overridden by the value defined in the fields OOVHx and OOVLx in the "PWM Output Override Value Register" (PWM\_OOV). The set registers "PWM Output Selection Set Register" and "PWM Output Selection Set Update Register" (PWM\_OSS and PWM\_OSSUPD) enable the override of the outputs of a channel regardless of other channels. In the same way, the clear registers "PWM Output Selection Clear Register" and "PWM Output Selection Clear Update Register" (PWM\_OSC and PWM\_OSCUPD) disable the override of the outputs of a channel regardless of other channels. By using buffer registers PWM\_OSSUPD and PWM\_OSCUPD, the output selection of PWM outputs is done synchronously to the channel counter, at the beginning of the next PWM period. By using registers PWM\_OSS and PWM\_OSC, the output selection of PWM outputs is done asynchronously to the channel counter, as soon as the register is written. The value of the current output selection can be read in PWM\_OS. While overriding PWM outputs, the channel counters continue to run, only the PWM outputs are forced to user defined values. #### 36.6.2.6 Fault Protection 6 inputs provide fault protection which can force any of the PWM output pair to a programmable value. This mechanism has priority over output overriding. Figure 36-9. Fault Protection The polarity level of the fault inputs is configured by the FPOL field in the "PWM Fault Mode Register" (PWM\_FMR). For fault inputs coming from internal peripherals such as ADC, Timer Counter, to name but a few, the polarity level must be FPOL = 1. For fault inputs coming from external GPIO pins the polarity level depends on the user's implementation. The configuration of the Fault Activation Mode (FMOD bit in PWMC\_FMR) depends on the peripheral generating the fault. If the corresponding peripheral does not have "Fault Clear" management, then the FMOD configuration to use must be FMOD = 1, to avoid spurious fault detection. Check the corresponding peripheral documentation for details on handling fault generation. The fault inputs can be glitch filtered or not in function of the FFIL field in the PWM\_FMR register. When the filter is activated, glitches on fault inputs with a width inferior to the PWM master clock (MCK) period are rejected. A fault becomes active as soon as its corresponding fault input has a transition to the programmed polarity level. If the corresponding bit FMOD is set to 0 in the PWM\_FMR register, the fault remains active as long as the fault input is at this polarity level. If the corresponding FMOD bit is set to 1, the fault remains active until the fault input is not at this polarity level anymore and until it is cleared by writing the corresponding bit FCLR in the "PWM Fault Clear Register" (PWM\_FSCR). By reading the "PWM Fault Status Register" (PWM\_FSR), the user can read the current level of the fault inputs by means of the field FIV, and can know which fault is currently active thanks to the FS field. Each fault can be taken into account or not by the fault protection mechanism in each channel. To be taken into account in the channel x, the fault y must be enabled by the bit FPEx[y] in the "PWM Fault Protection Enable Registers" (PWM\_FPE1). However the synchronous channels (see Section 36.6.2.7 "Synchronous Channels") do not use their own fault enable bits, but those of the channel 0 (bits FPE0[y]). The fault protection on a channel is triggered when this channel is enabled and when any one of the faults that are enabled for this channel is active. It can be triggered even if the PWM master clock (MCK) is not running but only by a fault input that is not glitch filtered. When the fault protection is triggered on a channel, the fault protection mechanism forces the channel outputs to the values defined by the fields FPVHx and FPVLx in the "PWM Fault Protection Value Register" (PWM\_FPV) and leads to a reset of the counter of this channel. The output forcing is made asynchronously to the channel counter. #### **CAUTION:** - To prevent an unexpected activation of the status flag FSy in the PWM\_FSR register, the FMODy bit can be set to "1" only if the FPOLy bit has been previously configured to its final value. - To prevent an unexpected activation of the Fault Protection on the channel x, the bit FPEx[y] can be set to "1" only if the FPOLy bit has been previously configured to its final value. If a comparison unit is enabled (see Section 36.6.3 "PWM Comparison Units") and if a fault is triggered in the channel 0, in this case the comparison cannot match. As soon as the fault protection is triggered on a channel, an interrupt (different from the interrupt generated at the end of the PWM period) can be generated but only if it is enabled and not masked. The interrupt is reset by reading the interrupt status register, even if the fault which has caused the trigger of the fault protection is kept active. ### 36.6.2.7 Synchronous Channels Some channels can be linked together as synchronous channels. They have the same source clock, the same period, the same alignment and are started together. In this way, their counters are synchronized together. The synchronous channels are defined by the SYNCx bits in the "PWM Sync Channels Mode Register" (PWM\_SCM). Only one group of synchronous channels is allowed. When a channel is defined as a synchronous channel, the channel 0 is automatically defined as a synchronous channel too, because the channel 0 counter configuration is used by all the synchronous channels. If a channel x is defined as a synchronous channel, it uses the following configuration fields of the channel 0 instead of its own: - CPRE0 field in PWM\_CMR0 register instead of CPREx field in PWM\_CMRx register (same source clock) - CPRD0 field in PWM CMR0 register instead of CPRDx field in PWM CMRx register (same period) - CALG0 field in PWM CMR0 register instead of CALGx field in PWM CMRx register (same alignment) Thus writing these fields of a synchronous channel has no effect on the output waveform of this channel (except channel 0 of course). Because counters of synchronous channels must start at the same time, they are all enabled together by enabling the channel 0 (by the CHID0 bit in PWM\_ENA register). In the same way, they are all disabled together by disabling channel 0 (by the CHID0 bit in PWM\_DIS register). However, a synchronous channel x different from channel 0 can be enabled or disabled independently from others (by the CHIDx bit in PWM\_ENA and PWM\_DIS registers). Defining a channel as a synchronous channel while it is an asynchronous channel (by writing the bit SYNCx to 1 while it was at 0) is allowed only if the channel is disabled at this time (CHIDx = 0 in PWM\_SR register). In the same way, defining a channel as an asynchronous channel while it is a synchronous channel (by writing the SYNCx bit to 0 while it was 1) is allowed only if the channel is disabled at this time. The field UPDM (Update Mode) in the PWM\_SCM register allow to select one of the three methods to update the registers of the synchronous channels: - Method 1 (UPDM = 0): the period value, the duty-cycle values and the dead-time values must be written by the CPU in their respective update registers (respectively PWM\_CPRDUPDx, PWM\_CDTYUPDx and PWM\_DTUPDx). The update is triggered at the next PWM period as soon as the bit UPDULOCK in the "PWM Sync Channels Update Control Register" (PWM\_SCUC) is set to 1 (see "Method 1: Manual write of duty-cycle values and manual trigger of the update" on page 869). - Method 2 (UPDM = 1): the period value, the duty-cycle values, the dead-time values and the update period value must be written by the CPU in their respective update registers (respectively PWM\_CPRDUPDx, PWM\_CDTYUPDx and PWM\_DTUPD). The update of the period value and of the dead-time values is triggered at the next PWM period as soon as the bit UPDULOCK in the "PWM Sync Channels Update Control Register" (PWM\_SCUC) is set to 1. The update of the duty-cycle values and the update period value is triggered automatically after an update period defined by the field UPR in the "PWM Sync Channels Update Period Register" (PWM\_SCUP) (see "Method 2: Manual write of duty-cycle values and automatic trigger of the update" on page 870). - Method 3 (UPDM = 2): same as Method 2 apart from the fact that the duty-cycle values of ALL synchronous channels are written by the Peripheral DMA Controller (PDC) (see "Method 3: Automatic write of duty-cycle values and automatic trigger of the update" on page 872). The user can choose to synchronize the PDC transfer request with a comparison match (see Section 36.6.3 "PWM Comparison Units"), by the fields PTRM and PTRCS in the PWM\_SCM register. Table 36-5. Summary of the Update of Registers of Synchronous Channels | | UPDM=0 | UPDM=1 | UPDM=2 | | | | | | |---------------------|---------------------------------|-----------------------------------------|------------------|--|--|--|--|--| | | Write by the CPU | | | | | | | | | Period Value | | Update is triggered at the | | | | | | | | (PWM_CPRDUPDx) | | next PWM period as soon as | | | | | | | | | | the bit UPDULOCK is set to 1 | | | | | | | | | | Write by the CPU | | | | | | | | Dead-Time Values | | Update is triggered at the | | | | | | | | (PWM_DTUPDx) | next PWM period as soon as | | | | | | | | | | the bit UPDULOCK is set to 1 | | | | | | | | | | Write by the CPU | Write by the CPU | Write by the PDC | | | | | | | Duty-Cycle Values | Update is triggered at the next | Update is triggered at the next | | | | | | | | (PWM_CDTYUPDx) | PWM period as soon as the bit | PWM period as soon as the update period | | | | | | | | | UPDULOCK is set to 1 | counter has reached the value UPR | | | | | | | | | Not applicable | Write by | the CPU | | | | | | | Update Period Value | | Update is trigge | ered at the next | | | | | | | (PWM_SCUPUPD) | Not applicable | PWM period as soon as the update period | | | | | | | | | | counter has reached the value UPR | | | | | | | ### Method 1: Manual write of duty-cycle values and manual trigger of the update In this mode, the update of the period value, the duty-cycle values and the dead-time values must be done by writing in their respective update registers with the CPU (respectively PWM\_CPRDUPDx, PWM\_CDTYUPDx and PWM\_DTUPDx). To trigger the update, the user must use the bit UPDULOCK of the "PWM Sync Channels Update Control Register" (PWM\_SCUC) which allows to update synchronously (at the same PWM period) the synchronous channels: - If the bit UPDULOCK is set to 1, the update is done at the next PWM period of the synchronous channels. - If the UPDULOCK bit is not set to 1, the update is locked and cannot be performed. After writing the UPDULOCK bit to 1, it is held at this value until the update occurs, then it is read 0. #### Sequence for Method 1: - 1. Select the manual write of duty-cycle values and the manual update by setting the UPDM field to 0 in the PWM SCM register - 2. Define the synchronous channels by the SYNCx bits in the PWM SCM register. - 3. Enable the synchronous channels by writing CHID0 in the PWM\_ENA register. - 4. If an update of the period value and/or the duty-cycle values and/or the dead-time values is required, write registers that need to be updated (PWM\_CPRDUPDx, PWM\_CDTYUPDx and PWM\_DTUPDx). - 5. Set UPDULOCK to 1 in PWM\_SCUC. - 6. The update of the registers will occur at the beginning of the next PWM period. At this moment the UPDULOCK bit is reset, go to Step 4.) for new values. Figure 36-10. Method 1 (UPDM = 0) ### Method 2: Manual write of duty-cycle values and automatic trigger of the update In this mode, the update of the period value, the duty-cycle values, the dead-time values and the update period value must be done by writing in their respective update registers with the CPU (respectively PWM\_CPRDUPDx, PWM\_DTUPDx and PWM\_SCUPUPD). To trigger the update of the period value and the dead-time values, the user must use the bit UPDULOCK of the "PWM Sync Channels Update Control Register" (PWM\_SCUC) which allows to update synchronously (at the same PWM period) the synchronous channels: - If the bit UPDULOCK is set to 1, the update is done at the next PWM period of the synchronous channels. - If the UPDULOCK bit is not set to 1, the update is locked and cannot be performed. After writing the UPDULOCK bit to 1, it is held at this value until the update occurs, then it is read 0. The update of the duty-cycle values and the update period is triggered automatically after an update period. To configure the automatic update, the user must define a value for the Update Period by the UPR field in the "PWM Sync Channels Update Period Register" (PWM\_SCUP). The PWM controller waits UPR+1 period of synchronous channels before updating automatically the duty values and the update period value. The status of the duty-cycle value write is reported in the "PWM Interrupt Status Register 2" (PWM\_ISR2) by the following flags: WRDY: this flag is set to 1 when the PWM Controller is ready to receive new duty-cycle values and a new update period value. It is reset to 0 when the PWM\_ISR2 register is read. Depending on the interrupt mask in the PWM\_IMR2 register, an interrupt can be generated by these flags. ### Sequence for Method 2: - 1. Select the manual write of duty-cycle values and the automatic update by setting the field UPDM to 1 in the PWM\_SCM register - 2. Define the synchronous channels by the bits SYNCx in the PWM\_SCM register. - 3. Define the update period by the field UPR in the PWM\_SCUP register. - 4. Enable the synchronous channels by writing CHID0 in the PWM\_ENA register. - 5. If an update of the period value and/or of the dead-time values is required, write registers that need to be updated (PWM\_CPRDUPDx, PWM\_DTUPDx), else go to Step 8. - 6. Set UPDULOCK to 1 in PWM\_SCUC. - 7. The update of these registers will occur at the beginning of the next PWM period. At this moment the bit UPDULOCK is reset, go to Step 5. for new values. - 8. If an update of the duty-cycle values and/or the update period is required, check first that write of new update values is possible by polling the flag WRDY (or by waiting for the corresponding interrupt) in the PWM\_ISR2 register. - Write registers that need to be updated (PWM\_CDTYUPDx, PWM\_SCUPUPD). - 10. The update of these registers will occur at the next PWM period of the synchronous channels when the Update Period is elapsed. Go to Step 8. for new values. # Figure 36-11. Method 2 (UPDM=1) ## Method 3: Automatic write of duty-cycle values and automatic trigger of the update In this mode, the update of the duty cycle values is made automatically by the Peripheral DMA Controller (PDC). The update of the period value, the dead-time values and the update period value must be done by writing in their respective update registers with the CPU (respectively PWM\_CPRDUPDx, PWM\_DTUPDx and PWM\_SCUPUPD). To trigger the update of the period value and the dead-time values, the user must use the bit UPDULOCK which allows to update synchronously (at the same PWM period) the synchronous channels: - If the bit UPDULOCK is set to 1, the update is done at the next PWM period of the synchronous channels. - If the UPDULOCK bit is not set to 1, the update is locked and cannot be performed. After writing the UPDULOCK bit to 1, it is held at this value until the update occurs, then it is read 0. The update of the duty-cycle values and the update period value is triggered automatically after an update period. To configure the automatic update, the user must define a value for the Update Period by the field UPR in the "PWM Sync Channels Update Period Register" (PWM\_SCUP). The PWM controller waits UPR+1 periods of synchronous channels before updating automatically the duty values and the update period value. Using the PDC removes processor overhead by reducing its intervention during the transfer. This significantly reduces the number of clock cycles required for a data transfer, which improves microcontroller performance. The PDC must write the duty-cycle values in the synchronous channels index order. For example if the channels 0, 1 and 3 are synchronous channels, the PDC must write the duty-cycle of the channel 0 first, then the duty-cycle of the channel 1, and finally the duty-cycle of the channel 3. The status of the PDC transfer is reported in the "PWM Interrupt Status Register 2" (PWM\_ISR2) by the following flags: - WRDY: this flag is set to 1 when the PWM Controller is ready to receive new duty-cycle values and a new update period value. It is reset to 0 when the PWM\_ISR2 register is read. The user can choose to synchronize the WRDY flag and the PDC transfer request with a comparison match (see Section 36.6.3 "PWM Comparison Units"), by the fields PTRM and PTRCS in the PWM\_SCM register. - ENDTX: this flag is set to 1 when a PDC transfer is completed - TXBUFE: this flag is set to 1 when the PDC buffer is empty (no pending PDC transfers) - UNRE: this flag is set to 1 when the update period defined by the UPR field has elapsed while the whole data has not been written by the PDC. It is reset to 0 when the PWM\_ISR2 register is read. Depending on the interrupt mask in the PWM\_IMR2 register, an interrupt can be generated by these flags. #### Sequence for Method 3: - 1. Select the automatic write of duty-cycle values and automatic update by setting the field UPDM to 2 in the PWM\_SCM register. - 2. Define the synchronous channels by the bits SYNCx in the PWM\_SCM register. - 3. Define the update period by the field UPR in the PWM\_SCUP register. - 4. Define when the WRDY flag and the corresponding PDC transfer request must be set in the update period by the PTRM bit and the PTRCS field in the PWM\_SCM register (at the end of the update period or when a comparison matches). - 5. Define the PDC transfer settings for the duty-cycle values and enable it in the PDC registers - 6. Enable the synchronous channels by writing CHID0 in the PWM\_ENA register. - 7. If an update of the period value and/or of the dead-time values is required, write registers that need to be updated (PWM\_CPRDUPDx, PWM\_DTUPDx), else go to Step 10. - Set UPDULOCK to 1 in PWM\_SCUC. - 9. The update of these registers will occur at the beginning of the next PWM period. At this moment the bit UPDULOCK is reset, go to Step 7. for new values. - 10. If an update of the update period value is required, check first that write of a new update value is possible by polling the flag WRDY (or by waiting for the corresponding interrupt) in the PWM\_ISR2 register, else go to Step 13. - 11. Write the register that needs to be updated (PWM\_SCUPUPD). - 12. The update of this register will occur at the next PWM period of the synchronous channels when the Update Period is elapsed. Go to Step 10. for new values. - 13. Check the end of the PDC transfer by the flag ENDTX. If the transfer has ended, define a new PDC transfer in the PDC registers for new duty-cycle values. Go to Step 5. Figure 36-12. Method 3 (UPDM=2 and PTRM=0) Figure 36-13. Method 3 (UPDM=2 and PTRM=1 and PTRCS=0) #### 36.6.3 PWM Comparison Units The PWM provides 8 independent comparison units able to compare a programmed value with the current value of the channel 0 counter (which is the channel counter of all synchronous channels, Section 36.6.2.7 "Synchronous Channels"). These comparisons are intended to generate pulses on the event lines (used to synchronize ADC, see Section 36.6.4 "PWM Event Lines"), to generate software interrupts and to trigger PDC transfer requests for the synchronous channels (see "Method 3: Automatic write of duty-cycle values and automatic trigger of the update" on page 872). Figure 36-14. Comparison Unit Block Diagram The comparison x matches when it is enabled by the bit CEN in the "PWM Comparison x Mode Register" (PWM\_CMPMx for the comparison x) and when the counter of the channel 0 reaches the comparison value defined by the field CV in "PWM Comparison x Value Register" (PWM\_CMPVx for the comparison x). If the counter of the channel 0 is center aligned (CALG = 1 in "PWM Channel Mode Register"), the bit CVM (in PWM\_CMPVx) defines if the comparison is made when the counter is counting up or counting down (in left alignment mode CALG=0, this bit is useless). If a fault is active on the channel 0, the comparison is disabled and cannot match (see Section 36.6.2.6 "Fault Protection"). The user can define the periodicity of the comparison x by the fields CTR and CPR (in PWM\_CMPVx). The comparison is performed periodically once every CPR+1 periods of the counter of the channel 0, when the value of the comparison period counter CPRCNT (in PWM\_CMPMx) reaches the value defined by CTR. CPR is the maximum value of the comparison period counter CPRCNT. If CPR=CTR=0, the comparison is performed at each period of the counter of the channel 0. The comparison x configuration can be modified while the channel 0 is enabled by using the "PWM Comparison x Mode Update Register" (PWM\_CMPMUPDx registers for the comparison x). In the same way, the comparison x value can be modified while the channel 0 is enabled by using the "PWM Comparison x Value Update Register" (PWM\_CMPVUPDx registers for the comparison x). The update of the comparison x configuration and the comparison x value is triggered periodically after the comparison x update period. It is defined by the field CUPR in the PWM\_CMPMx. The comparison unit has an update period counter independent from the period counter to trigger this update. When the value of the comparison update period counter CUPRCNT (in PWM\_CMPMx) reaches the value defined by CUPR, the update is triggered. The comparison x update period CUPR itself can be updated while the channel 0 is enabled by using the PWM\_CMPMUPDx register. <u>CAUTION:</u> to be taken into account, the write of the register PWM\_CMPVUPDx must be followed by a write of the register PWM\_CMPMUPDx. The comparison match and the comparison update can be source of an interrupt, but only if it is enabled and not masked. These interrupts can be enabled by the "PWM Interrupt Enable Register 2" and disabled by the "PWM Interrupt Disable Register 2". The comparison match interrupt and the comparison update interrupt are reset by reading the "PWM Interrupt Status Register 2". Figure 36-15. Comparison Waveform ### 36.6.4 PWM Event Lines The PWM provides 2 independent event lines intended to trigger actions in other peripherals (in particular for ADC (Analog-to-Digital Converter)). A pulse (one cycle of the master clock (MCK)) is generated on an event line, when at least one of the selected comparisons is matching. The comparisons can be selected or unselected independently by the CSEL bits in the "PWM Event Line x Register" (PWM\_ELMRx for the Event Line x). Figure 36-16. Event Line Block Diagram ### 36.6.5 PWM Controller Operations #### 36.6.5.1 Initialization Before enabling the channels, they must have been configured by the software application: - Unlock User Interface by writing the WPCMD field in the PWM\_WPCR Register. - Configuration of the clock generator (DIVA, PREA, DIVB, PREB in the PWM\_CLK register if required). - Selection of the clock for each channel (CPRE field in the PWM CMRx register) - Configuration of the waveform alignment for each channel (CALG field in the PWM\_CMRx register) - Selection of the counter event selection (if CALG = 1) for each channel (CES field in the PWM\_CMRx register) - Configuration of the output waveform polarity for each channel (CPOL in the PWM\_CMRx register) - Configuration of the period for each channel (CPRD in the PWM\_CPRDx register). Writing in PWM\_CPRDx register is possible while the channel is disabled. After validation of the channel, the user must use PWM\_CPRDUPDx register to update PWM\_CPRDx as explained below. - Configuration of the duty-cycle for each channel (CDTY in the PWM\_CDTYx register). Writing in PWM\_CDTYx register is possible while the channel is disabled. After validation of the channel, the user must use PWM\_CDTYUPDx register to update PWM\_CDTYx as explained below. - Configuration of the dead-time generator for each channel (DTH and DTL in PWM\_DTx) if enabled (DTE bit in the PWM\_CMRx register). Writing in the PWM\_DTx register is possible while the channel is disabled. After validation of the channel, the user must use PWM\_DTUPDx register to update PWM\_DTx - Selection of the synchronous channels (SYNCx in the PWM\_SCM register) - Selection of the moment when the WRDY flag and the corresponding PDC transfer request are set (PTRM and PTRCS in the PWM\_SCM register) - Configuration of the update mode (UPDM in the PWM\_SCM register) - Configuration of the update period (UPR in the PWM\_SCUP register) if needed. - Configuration of the comparisons (PWM CMPVx and PWM CMPMx). - Configuration of the event lines (PWM\_ELMRx). - Configuration of the fault inputs polarity (FPOL in PWM\_FMR) - Configuration of the fault protection (FMOD and FFIL in PWM\_FMR, PWM\_FPV and PWM\_FPE1) - Enable of the Interrupts (writing CHIDx and FCHIDx in PWM\_IER1 register, and writing WRDYE, ENDTXE, TXBUFE, UNRE, CMPMx and CMPUx in PWM\_IER2 register) - Enable of the PWM channels (writing CHIDx in the PWM\_ENA register) #### 36.6.5.2 Source Clock Selection Criteria The large number of source clocks can make selection difficult. The relationship between the value in the "PWM Channel Period Register" (PWM\_CPRDx) and the "PWM Channel Duty Cycle Register" (PWM\_CDTYx) can help the user in choosing. The event number written in the Period Register gives the PWM accuracy. The Duty-Cycle quantum cannot be lower than I/CPRDx value. The higher the value of PWM\_CPRDx, the greater the PWM accuracy. For example, if the user sets 15 (in decimal) in PWM\_CPRDx, the user is able to set a value from between 1 up to 14 in PWM\_CDTYx Register. The resulting duty-cycle quantum cannot be lower than 1/15 of the PWM period. #### 36.6.5.3 Changing the Duty-Cycle, the Period and the Dead-Times It is possible to modulate the output waveform duty-cycle, period and dead-times. To prevent unexpected output waveform, the user must use the "PWM Channel Duty Cycle Update Register", the "PWM Channel Period Update Register" and the "PWM Channel Dead Time Update Register" (PWM\_CDTYUPDx, PWM\_CPRDUPDx and PWM\_DTUPDx) to change waveform parameters while the channel is still enabled. - If the channel is an asynchronous channel (SYNCx = 0 in "PWM Sync Channels Mode Register" (PWM\_SCM)), these registers hold the new period, duty-cycle and dead-times values until the end of the current PWM period and update the values for the next period. - If the channel is a synchronous channel and update method 0 is selected (SYNCx = 1 and UPDM = 0 in PWM\_SCM register), these registers hold the new period, duty-cycle and dead-times values until the bit UPDULOCK is written at "1" (in "PWM Sync Channels Update Control Register" (PWM\_SCUC)) and the end of the current PWM period, then update the values for the next period. - If the channel is a synchronous channel and update method 1 or 2 is selected (SYNCx=1 and UPDM=1 or 2 in PWM\_SCM register): - registers PWM\_CPRDUPDx and PWM\_DTUPDx hold the new period and dead-times values until the bit UPDULOCK is written at "1" (in PWM\_SCUC register) and the end of the current PWM period, then update the values for the next period. - register PWM\_CDTYUPDx holds the new duty-cycle value until the end of the update period of synchronous channels (when UPRCNT is equal to UPR in "PWM Sync Channels Update Period Register" (PWM\_SCUP)) and the end of the current PWM period, then updates the value for the next period. Note: If the update registers PWM\_CDTYUPDx, PWM\_CPRDUPDx and PWM\_DTUPDx are written several times between two updates, only the last written value is taken into account. PWM\_DTUPDx Value PWM\_CPRDUPDx Value PWM\_CDTYUPDx Value PWM\_CDTYX PWM\_CDTYX PWM\_CDTYX PWM\_CDTYX - If Asynchronous Channel -> End of PWM period and UPDULOCK = 1 - If Asynchronous Channel -> End of PWM period and UPDULOCK = 1 Figure 36-17. Synchronized Period, Duty-Cycle and Dead-Times Update - If Synchronous Channel - If UPDM = 0 -> End of PWM period and UPDULOCK = 1 - If UPDM = 1 or 2 -> End of PWM period and end of Update Period #### 36.6.5.4 Changing the Synchronous Channels Update Period It is possible to change the update period of synchronous channels while they are enabled. (See "Method 2: Manual write of duty-cycle values and automatic trigger of the update" on page 870 and "Method 3: Automatic write of duty-cycle values and automatic trigger of the update" on page 872.) To prevent an unexpected update of the synchronous channels registers, the user must use the "PWM Sync Channels Update Period Update Register" (PWM\_SCUPUPD) to change the update period of synchronous channels while they are still enabled. This register holds the new value until the end of the update period of synchronous channels (when UPRCNT is equal to UPR in "PWM Sync Channels Update Period Register" (PWM\_SCUP)) and the end of the current PWM period, then updates the value for the next period. Note: If the update register PWM\_SCUPUPD is written several times between two updates, only the last written value is taken into account. Note: Changing the update period does make sense only if there is one or more synchronous channels and if the update method 1 or 2 is selected (UPDM = 1 or 2 in "PWM Sync Channels Mode Register"). Figure 36-18. Synchronized Update of Update Period Value of Synchronous Channels #### 36.6.5.5 Changing the Comparison Value and the Comparison Configuration It is possible to change the comparison values and the comparison configurations while the channel 0 is enabled (see Section 36.6.3 "PWM Comparison Units"). To prevent unexpected comparison match, the user must use the "PWM Comparison x Value Update Register" and the "PWM Comparison x Mode Update Register" (PWM\_CMPVUPDx and PWM\_CMPMUPDx) to change respectively the comparison values and the comparison configurations while the channel 0 is still enabled. These registers hold the new values until the end of the comparison update period (when CUPRCNT is equal to CUPR in "PWM Comparison x Mode Register" (PWM\_CMPMx) and the end of the current PWM period, then update the values for the next period. <u>CAUTION:</u> to be taken into account, the write of the register PWM\_CMPVUPDx must be followed by a write of the register PWM\_CMPMUPDx. Note: If the update registers PWM\_CMPVUPDx and PWM\_CMPMUPDx are written several times between two updates, only the last written value are taken into account. PWM\_CMPVUPDx Value Comparison Value for comparison x PWM\_CMPVX PWM\_CMPMUPDx Value Comparison configuration for comparison x PWM\_CMPMx PWM\_CMPMx PWM\_CMPMx PWM\_CMPMx PWM\_CMPMx Figure 36-19. Synchronized Update of Comparison Values and Configurations End of channel PWM period and end of Comparison Update Period #### **36.6.5.6 Interrupts** Depending on the interrupt mask in the PWM\_IMR1 and PWM\_IMR2 registers, an interrupt can be generated at the end of the corresponding channel period (CHIDx in the PWM\_ISR1 register), after a fault event (FCHIDx in the PWM\_ISR1 register), after a comparison match (CMPMx in the PWM\_ISR2 register), after a comparison update (CMPUx in the PWM\_ISR2 register) or according to the transfer mode of the synchronous channels (WRDY, ENDTX, TXBUFE and UNRE in the PWM\_ISR2 register). If the interrupt is generated by the flags CHIDx or FCHIDx, the interrupt remains active until a read operation in the PWM\_ISR1 register occurs. If the interrupt is generated by the flags WRDY or UNRE or CMPMx or CMPUx, the interrupt remains active until a read operation in the PWM\_ISR2 register occurs. A channel interrupt is enabled by setting the corresponding bit in the PWM\_IER1 and PWM\_IER2 registers. A channel interrupt is disabled by setting the corresponding bit in the PWM\_IDR1 and PWM\_IDR2 registers. #### 36.6.5.7 Write Protect Registers To prevent any single software error that may corrupt PWM behavior, the registers listed below can be write-protected by writing the field WPCMD in the "PWM Write Protect Control Register" on page 917 (PWM\_WPCR). They are divided into 6 groups: - Register group 0: - "PWM Clock Register" on page 888 - Register group 1: - "PWM Disable Register" on page 890 - Register group 2: - "PWM Sync Channels Mode Register" on page 896 - "PWM Channel Mode Register" on page 924 - "PWM Stepper Motor Mode Register" on page 916 - Register group 3: - "PWM Channel Period Register" on page 928 - "PWM Channel Period Update Register" on page 929 - Register group 4: - "PWM Channel Dead Time Register" on page 931 - "PWM Channel Dead Time Update Register" on page 932 - Register group 5: - "PWM Fault Mode Register" on page 910 - "PWM Fault Protection Value Register" on page 913 \_ ### There are two types of Write Protect: - Write Protect SW, which can be enabled or disabled. - Write Protect HW, which can just be enabled, only a hardware reset of the PWM controller can disable it. Both types of Write Protect can be applied independently to a particular register group by means of the WPCMD and WPRG fields in PWM\_WPCR register. If at least one Write Protect is active, the register group is write-protected. The field WPCMD allows to perform the following actions depending on its value: - 0 = Disabling the Write Protect SW of the register groups of which the bit WPRG is at 1. - 1 = Enabling the Write Protect SW of the register groups of which the bit WPRG is at 1. - 2 = Enabling the Write Protect HW of the register groups of which the bit WPRG is at 1. At any time, the user can determine which Write Protect is active in which register group by the fields WPSWS and WPHWS in the "PWM Write Protect Status Register" on page 919 (PWM\_WPSR). If a write access in a write-protected register is detected, then the WPVS flag in the PWM\_WPSR register is set and the field WPVSRC indicates in which register the write access has been attempted, through its address offset without the two LSBs. The WPVS and PWM\_WPSR fields are automatically reset after reading the PWM\_WPSR register. # 36.7 Pulse Width Modulation (PWM) Controller User Interface Table 36-6. Register Mapping | Offset | Register | Name | Access | Reset | |-----------|-------------------------------------------------|-------------|------------|-------| | 0x00 | PWM Clock Register | PWM_CLK | Read-write | 0x0 | | 0x04 | PWM Enable Register | PWM_ENA | Write-only | _ | | 0x08 | PWM Disable Register | PWM_DIS | Write-only | _ | | 0x0C | PWM Status Register | PWM_SR | Read-only | 0x0 | | 0x10 | PWM Interrupt Enable Register 1 | PWM_IER1 | Write-only | _ | | 0x14 | PWM Interrupt Disable Register 1 | PWM_IDR1 | Write-only | _ | | 0x18 | PWM Interrupt Mask Register 1 | PWM_IMR1 | Read-only | 0x0 | | 0x1C | PWM Interrupt Status Register 1 | PWM_ISR1 | Read-only | 0x0 | | 0x20 | PWM Sync Channels Mode Register | PWM_SCM | Read-write | 0x0 | | 0x24 | Reserved | _ | _ | _ | | 0x28 | PWM Sync Channels Update Control Register | PWM_SCUC | Read-write | 0x0 | | 0x2C | PWM Sync Channels Update Period Register | PWM_SCUP | Read-write | 0x0 | | 0x30 | PWM Sync Channels Update Period Update Register | PWM_SCUPUPD | Write-only | 0x0 | | 0x34 | PWM Interrupt Enable Register 2 | PWM_IER2 | Write-only | _ | | 0x38 | PWM Interrupt Disable Register 2 | PWM_IDR2 | Write-only | _ | | 0x3C | PWM Interrupt Mask Register 2 | PWM_IMR2 | Read-only | 0x0 | | 0x40 | PWM Interrupt Status Register 2 | PWM_ISR2 | Read-only | 0x0 | | 0x44 | PWM Output Override Value Register | PWM_OOV | Read-write | 0x0 | | 0x48 | PWM Output Selection Register | PWM_OS | Read-write | 0x0 | | 0x4C | PWM Output Selection Set Register | PWM_OSS | Write-only | _ | | 0x50 | PWM Output Selection Clear Register | PWM_OSC | Write-only | _ | | 0x54 | PWM Output Selection Set Update Register | PWM_OSSUPD | Write-only | _ | | 0x58 | PWM Output Selection Clear Update Register | PWM_OSCUPD | Write-only | _ | | 0x5C | PWM Fault Mode Register | PWM_FMR | Read-write | 0x0 | | 0x60 | PWM Fault Status Register | PWM_FSR | Read-only | 0x0 | | 0x64 | PWM Fault Clear Register | PWM_FCR | Write-only | _ | | 0x68 | PWM Fault Protection Value Register | PWM_FPV | Read-write | 0x0 | | 0x6C | PWM Fault Protection Enable Register | PWM_FPE | Read-write | 0x0 | | 0x70-0x78 | Reserved | _ | _ | _ | | 0x7C | PWM Event Line 0 Mode Register | PWM_ELMR0 | Read-write | 0x0 | | 0x80 | PWM Event Line 1 Mode Register | PWM_ELMR1 | Read-write | 0x0 | | 0x84-AC | Reserved | _ | _ | _ | | 0xB0 | PWM Stepper Motor Mode Register | PWM_SMMR | Read-write | 0x0 | | 0xB4-E0 | Reserved | _ | _ | _ | Table 36-6. Register Mapping (Continued) | Offset | Register | Name | Access | Reset | |---------------|----------------------------------------|--------------|------------|-------| | 0xE4 | PWM Write Protect Control Register | PWM_WPCR | Write-only | _ | | 0xE8 | PWM Write Protect Status Register | PWM_WPSR | Read-only | 0x0 | | 0xEC - 0xFC | Reserved | _ | _ | _ | | 0x100 - 0x128 | Reserved for PDC registers | _ | _ | _ | | 0x12C | Reserved | _ | _ | _ | | 0x130 | PWM Comparison 0 Value Register | PWM_CMPV0 | Read-write | 0x0 | | 0x134 | PWM Comparison 0 Value Update Register | PWM_CMPVUPD0 | Write-only | _ | | 0x138 | PWM Comparison 0 Mode Register | PWM_CMPM0 | Read-write | 0x0 | | 0x13C | PWM Comparison 0 Mode Update Register | PWM_CMPMUPD0 | Write-only | _ | | 0x140 | PWM Comparison 1 Value Register | PWM_CMPV1 | Read-write | 0x0 | | 0x144 | PWM Comparison 1 Value Update Register | PWM_CMPVUPD1 | Write-only | _ | | 0x148 | PWM Comparison 1 Mode Register | PWM_CMPM1 | Read-write | 0x0 | | 0x14C | PWM Comparison 1 Mode Update Register | PWM_CMPMUPD1 | Write-only | _ | | 0x150 | PWM Comparison 2 Value Register | PWM_CMPV2 | Read-write | 0x0 | | 0x154 | PWM Comparison 2 Value Update Register | PWM_CMPVUPD2 | Write-only | _ | | 0x158 | PWM Comparison 2 Mode Register | PWM_CMPM2 | Read-write | 0x0 | | 0x15C | PWM Comparison 2 Mode Update Register | PWM_CMPMUPD2 | Write-only | _ | | 0x160 | PWM Comparison 3 Value Register | PWM_CMPV3 | Read-write | 0x0 | | 0x164 | PWM Comparison 3 Value Update Register | PWM_CMPVUPD3 | Write-only | _ | | 0x168 | PWM Comparison 3 Mode Register | PWM_CMPM3 | Read-write | 0x0 | | 0x16C | PWM Comparison 3 Mode Update Register | PWM_CMPMUPD3 | Write-only | _ | | 0x170 | PWM Comparison 4 Value Register | PWM_CMPV4 | Read-write | 0x0 | | 0x174 | PWM Comparison 4 Value Update Register | PWM_CMPVUPD4 | Write-only | _ | | 0x178 | PWM Comparison 4 Mode Register | PWM_CMPM4 | Read-write | 0x0 | | 0x17C | PWM Comparison 4 Mode Update Register | PWM_CMPMUPD4 | Write-only | _ | | 0x180 | PWM Comparison 5 Value Register | PWM_CMPV5 | Read-write | 0x0 | | 0x184 | PWM Comparison 5 Value Update Register | PWM_CMPVUPD5 | Write-only | _ | | 0x188 | PWM Comparison 5 Mode Register | PWM_CMPM5 | Read-write | 0x0 | | 0x18C | PWM Comparison 5 Mode Update Register | PWM_CMPMUPD5 | Write-only | _ | | 0x190 | PWM Comparison 6 Value Register | PWM_CMPV6 | Read-write | 0x0 | | 0x194 | PWM Comparison 6 Value Update Register | PWM_CMPVUPD6 | Write-only | _ | | 0x198 | PWM Comparison 6 Mode Register | PWM_CMPM6 | Read-write | 0x0 | | 0x19C | PWM Comparison 6 Mode Update Register | PWM_CMPMUPD6 | Write-only | _ | | 0x1A0 | PWM Comparison 7 Value Register | PWM_CMPV7 | Read-write | 0x0 | | 0x1A4 | PWM Comparison 7 Value Update Register | PWM_CMPVUPD7 | Write-only | _ | | 0x1A8 | PWM Comparison 7 Mode Register | PWM_CMPM7 | Read-write | 0x0 | | 0x1AC | PWM Comparison 7 Mode Update Register | PWM_CMPMUPD7 | Write-only | _ | Table 36-6. Register Mapping (Continued) | Offset | Register | Name | Access | Reset | |---------------------------------|-------------------------------------------------------|-------------|------------|-------| | 0x1B0 - 0x1FC | Reserved | _ | _ | - | | 0x200 + ch_num *<br>0x20 + 0x00 | PWM Channel Mode Register <sup>(1)</sup> | PWM_CMR | Read-write | 0x0 | | 0x200 + ch_num *<br>0x20 + 0x04 | PWM Channel Duty Cycle Register <sup>(1)</sup> | PWM_CDTY | Read-write | 0x0 | | 0x200 + ch_num *<br>0x20 + 0x08 | PWM Channel Duty Cycle Update Register <sup>(1)</sup> | PWM_CDTYUPD | Write-only | _ | | 0x200 + ch_num *<br>0x20 + 0x0C | PWM Channel Period Register <sup>(1)</sup> | PWM_CPRD | Read-write | 0x0 | | 0x200 + ch_num *<br>0x20 + 0x10 | PWM Channel Period Update Register <sup>(1)</sup> | PWM_CPRDUPD | Write-only | - | | 0x200 + ch_num *<br>0x20 + 0x14 | PWM Channel Counter Register <sup>(1)</sup> | PWM_CCNT | Read-only | 0x0 | | 0x200 + ch_num *<br>0x20 + 0x18 | PWM Channel Dead Time Register <sup>(1)</sup> | PWM_DT | Read-write | 0x0 | | 0x200 + ch_num *<br>0x20 + 0x1C | PWM Channel Dead Time Update Register <sup>(1)</sup> | PWM_DTUPD | Write-only | _ | Notes: 1. Some registers are indexed with "ch\_num" index ranging from 0 to 3. # 36.7.1 PWM Clock Register Name: PWM\_CLK Address: 0x40020000 Access: Read-write | , 100000. | riodd wiito | | | | | | | |-----------|-------------|----|----|----|----|----|----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | - | | PR | EB | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | DI | VB | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | | PR | EA | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DI | VA | | | | This register can only be written if the bits WPSWS0 and WPHWS0 are cleared in "PWM Write Protect Status Register" on page 919. # • DIVA, DIVB: CLKA, CLKB Divide Factor | DIVA, DIVB | CLKA, CLKB | |------------|--------------------------------------------------------------------------------| | 0 | CLKA, CLKB clock is turned off | | 1 | CLKA, CLKB clock is clock selected by PREA, PREB | | 2-255 | CLKA, CLKB clock is clock selected by PREA, PREB divided by DIVA, DIVB factor. | ### • PREA, PREB: CLKA, CLKB Source Clock Selection | PREA | PREA, PREB | | | Divider Input Clock | |-------|------------|---|---|---------------------| | 0 | 0 | 0 | 0 | MCK | | 0 | 0 | 0 | 1 | MCK/2 | | 0 | 0 | 1 | 0 | MCK/4 | | 0 | 0 | 1 | 1 | MCK/8 | | 0 | 1 | 0 | 0 | MCK/16 | | 0 | 1 | 0 | 1 | MCK/32 | | 0 | 1 | 1 | 0 | MCK/64 | | 0 | 1 | 1 | 1 | MCK/128 | | 1 | 0 | 0 | 0 | MCK/256 | | 1 | 0 | 0 | 1 | MCK/512 | | 1 | 0 | 1 | 0 | MCK/1024 | | Other | | | | Reserved | # 36.7.2 PWM Enable Register Name: PWM\_ENA Address: 0x40020004 Access: Write-only | Access: | Write-only | | | | | | | |---------|------------|----|----|-------|-------|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | - | - | - | - | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | 1 | | | | | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | CHID3 | CHID2 | CHID1 | CHID0 | ### • CHIDx: Channel ID 0 = No effect. 1 =Enable PWM output for channel x. # 36.7.3 PWM Disable Register Name: PWM\_DIS Address: 0x40020008 Access: Write-only | Access: | Write-only | | | | | | | |---------|------------|----|----|-------|-------|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | - | _ | _ | - | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | _ | CHID3 | CHID2 | CHID1 | CHID0 | This register can only be written if the bits WPSWS1 and WPHWS1 are cleared in "PWM Write Protect Status Register" on page 919. ### • CHIDx: Channel ID 0 = No effect. 1 = Disable PWM output for channel x. # 36.7.4 PWM Status Register Name: PWM\_SR Address: 0x4002000C | Access: | Read-only | | | | | | | |---------|-----------|----|----|-------|-------|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | - | - | _ | _ | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | - | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | - | - | CHID3 | CHID2 | CHID1 | CHID0 | ### • CHIDx: Channel ID 0 = PWM output for channel x is disabled. 1 = PWM output for channel x is enabled. # 36.7.5 PWM Interrupt Enable Register 1 Name: PWM\_IER1 Address: 0x40020010 Access: Write-only FCHID3 FCHID2 FCHID1 FCHID0 CHID3 CHID2 CHID1 **CHIDx: Counter Event on Channel x Interrupt Enable** • FCHIDx: Fault Protection Trigger on Channel x Interrupt Enable CHID0 # 36.7.6 PWM Interrupt Disable Register 1 Name: PWM\_IDR1 Address: 0x40020014 Access: Write-only | Access: | Write-only | | | | | | | |---------|------------|----|----|--------|--------|--------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | - | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | _ | FCHID3 | FCHID2 | FCHID1 | FCHID0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | - | _ | _ | - | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | - | CHID3 | CHID2 | CHID1 | CHID0 | <sup>•</sup> CHIDx: Counter Event on Channel x Interrupt Disable <sup>•</sup> FCHIDx: Fault Protection Trigger on Channel x Interrupt Disable # 36.7.7 PWM Interrupt Mask Register 1 Name: PWM\_IMR1 Address: 0x40020018 Access: Read-only FCHID3 FCHID2 FCHID1 FCHID0 CHID3 CHID2 CHID1 CHIDx: Counter Event on Channel x Interrupt Mask • FCHIDx: Fault Protection Trigger on Channel x Interrupt Mask CHID0 # 36.7.8 PWM Interrupt Status Register 1 Name: PWM\_ISR1 Address: 0x4002001C Access: Read-only | Access: | Read-only | | | | | | | |---------|-----------|----|----|--------|--------|--------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | - | - | - | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | FCHID3 | FCHID2 | FCHID1 | FCHID0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | ı | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | CHID3 | CHID2 | CHID1 | CHID0 | #### . CHIDx: Counter Event on Channel x 0 = No new counter event has occurred since the last read of the PWM\_ISR1 register. 1 = At least one counter event has occurred since the last read of the PWM\_ISR1 register. ### • FCHIDx: Fault Protection Trigger on Channel x 0 = No new trigger of the fault protection since the last read of the PWM\_ISR1 register. 1 = At least one trigger of the fault protection since the last read of the PWM\_ISR1 register. Note: Reading PWM\_ISR1 automatically clears CHIDx and FCHIDx flags. ## 36.7.9 PWM Sync Channels Mode Register Name: PWM SCM Address: 0x40020020 Access: Read-write 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 **PTRCS** PTRM UPDM 10 9 15 14 13 12 11 8 7 0 6 5 4 3 2 1 SYNC3 SYNC2 SYNC1 SYNC0 This register can only be written if the bits WPSWS2 and WPHWS2 are cleared in "PWM Write Protect Status Register" on page 919. ### • SYNCx: Synchronous Channel x 0 = Channel x is not a synchronous channel. 1 = Channel x is a synchronous channel. • UPDM: Synchronous Channels Update Mode | Value | Name | Description | | | | | |-------|-------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 0 | MODE0 | Manual write of double buffer registers and manual update of synchronous channels <sup>(1)</sup> | | | | | | 1 | MODE1 | Manual write of double buffer registers and automatic update of synchronous channels <sup>(2)</sup> | | | | | | 2 | MODE2 | Automatic write of duty-cycle update registers by the PDC and automatic update of synchronous channels <sup>(2)</sup> | | | | | | 3 | _ | Reserved | | | | | Notes: - 1. The update occurs at the beginning of the next PWM period, when the UPDULOCK bit in "PWM Sync Channels Update Control Register" is set. - 2. The update occurs when the Update Period is elapsed. ### • PTRM: PDC Transfer Request Mode | UPDM | PTRM | WRDY Flag and PDC Transfer Request | | | | | |------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 0 | x | The WRDY flag in "PWM Interrupt Status Register 2" on page 903 and the PDC transfer request are never set to 1. | | | | | | 1 | х | The WRDY flag in "PWM Interrupt Status Register 2" on page 903 is set to 1 as soon as the update period is elapsed, the PDC transfer request is never set to 1. | | | | | | | 0 | The WRDY flag in "PWM Interrupt Status Register 2" on page 903 and the PDC transfer request are set to 1 as soon as the update period is elapsed. | | | | | | 2 | 1 | The WRDY flag in "PWM Interrupt Status Register 2" on page 903 and the PDC transfer request are set to 1 as soon as the selected comparison matches. | | | | | ### • PTRCS: PDC Transfer Request Comparison Selection Selection of the comparison used to set the flag WRDY and the corresponding PDC transfer request. ### 36.7.10 PWM Sync Channels Update Control Register **PWM SCUC** Address: 0x40020028 Access: Read-write \_ ## • UPDULOCK: Synchronous Channels Update Unlock 0 = No effect Name: 1 = If the UPDM field is set to "0" in "PWM Sync Channels Mode Register" on page 896, writing the UPDULOCK bit to "1" triggers the update of the period value, the duty-cycle and the dead-time values of synchronous channels at the beginning of the next PWM period. If the field UPDM is set to "1" or "2", writing the UPDULOCK bit to "1" triggers only the update of the period value and of the dead-time values of synchronous channels. This bit is automatically reset when the update is done. **UPDULOCK** # 36.7.11 PWM Sync Channels Update Period Register | Name: | PWM_SCUP | | | | | | | |----------|------------|-----|----|-----|----|----|----| | Address: | 0x4002002C | | | | | | | | Access: | Read-write | | | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | _ | _ | _ | _ | _ | | | | - | - | - | - | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | _ | _ | _ | _ | _ | | | | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | - | _ | - | _ | - | _ | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | UPR | CNT | | UPR | | | | ## • UPR: Update Period Defines the time between each update of the synchronous channels if automatic trigger of the update is activated (UPDM = 1 or UPDM = 2 in "PWM Sync Channels Mode Register" on page 896). This time is equal to UPR+1 periods of the synchronous channels. ### • UPRCNT: Update Period Counter Reports the value of the Update Period Counter. # 36.7.12 PWM Sync Channels Update Period Update Register Name: PWM\_SCUPUPD Address: 0x40020030 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|--------|----|----|----| | _ | - | _ | ı | _ | ı | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | - | ı | - | ı | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | - | 1 | - | 1 | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | 1 | _ | 1 | UPRUPD | | | | This register acts as a double buffer for the UPR value. This prevents an unexpected automatic trigger of the update of synchronous channels. ### • UPRUPD: Update Period Update Defines the wanted time between each update of the synchronous channels if automatic trigger of the update is activated (UPDM = 1 or UPDM = 2 in "PWM Sync Channels Mode Register" on page 896). This time is equal to UPR+1 periods of the synchronous channels. # 36.7.13 PWM Interrupt Enable Register 2 Name: PWM\_IER2 Address: 0x40020034 Access: Write-only | Access: | Write-only | | | | | | | |---------|------------|-------|-------|-------|--------|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | - | _ | - | - | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | CMPU7 | CMPU6 | CMPU5 | CMPU4 | CMPU3 | CMPU2 | CMPU1 | CMPU0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | CMPM7 | CMPM6 | CMPM5 | CMPM4 | CMPM3 | CMPM2 | CMPM1 | CMPM0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | UNRE | TXBUFE | ENDTX | WRDY | - WRDY: Write Ready for Synchronous Channels Update Interrupt Enable - ENDTX: PDC End of TX Buffer Interrupt Enable - TXBUFE: PDC TX Buffer Empty Interrupt Enable - UNRE: Synchronous Channels Update Underrun Error Interrupt Enable - CMPMx: Comparison x Match Interrupt Enable - CMPUx: Comparison x Update Interrupt Enable ## 36.7.14 PWM Interrupt Disable Register 2 Name: PWM\_IDR2 Address: 0x40020038 Access: Write-only | Access: | Write-only | | | | | | | |---------|------------|-------|-------|-------|--------|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | - | - | - | - | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | CMPU7 | CMPU6 | CMPU5 | CMPU4 | CMPU3 | CMPU2 | CMPU1 | CMPU0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | CMPM7 | CMPM6 | CMPM5 | CMPM4 | CMPM3 | CMPM2 | CMPM1 | CMPM0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | UNRE | TXBUFE | ENDTX | WRDY | • WRDY: Write Ready for Synchronous Channels Update Interrupt Disable • ENDTX: PDC End of TX Buffer Interrupt Disable • TXBUFE: PDC TX Buffer Empty Interrupt Disable • UNRE: Synchronous Channels Update Underrun Error Interrupt Disable • CMPMx: Comparison x Match Interrupt Disable • CMPUx: Comparison x Update Interrupt Disable ## 36.7.15 PWM Interrupt Mask Register 2 Name: PWM\_IMR2 Address: 0x4002003C Access: Read-only | Access: | Read-only | | | | | | | |---------|-----------|-------|-------|-------|--------|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | _ | - | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | CMPU7 | CMPU6 | CMPU5 | CMPU4 | CMPU3 | CMPU2 | CMPU1 | CMPU0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | CMPM7 | CMPM6 | CMPM5 | CMPM4 | CMPM3 | CMPM2 | CMPM1 | CMPM0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | UNRE | TXBUFE | ENDTX | WRDY | • WRDY: Write Ready for Synchronous Channels Update Interrupt Mask • ENDTX: PDC End of TX Buffer Interrupt Mask • TXBUFE: PDC TX Buffer Empty Interrupt Mask • UNRE: Synchronous Channels Update Underrun Error Interrupt Mask • CMPMx: Comparison x Match Interrupt Mask • CMPUx: Comparison x Update Interrupt Mask ### 36.7.16 PWM Interrupt Status Register 2 Name: PWM\_ISR2 Address: 0x40020040 Access: Read-only | Access: | Read-only | | | | | | | |---------|-----------|-------|-------|-------|--------|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | - | - | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | CMPU7 | CMPU6 | CMPU5 | CMPU4 | CMPU3 | CMPU2 | CMPU1 | CMPU0 | | | | | | - | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | CMPM7 | CMPM6 | CMPM5 | CMPM4 | CMPM3 | CMPM2 | CMPM1 | CMPM0 | | | • | | | • | • | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | _ | UNRE | TXBUFE | ENDTX | WRDY | | | | | | | | | | ### . WRDY: Write Ready for Synchronous Channels Update 0 = New duty-cycle and dead-time values for the synchronous channels cannot be written. 1 = New duty-cycle and dead-time values for the synchronous channels can be written. #### . ENDTX: PDC End of TX Buffer 0 = The Transmit Counter register has not reached 0 since the last write of the PDC. 1 = The Transmit Counter register has reached 0 since the last write of the PDC. ### • TXBUFE: PDC TX Buffer Empty 0 = PWM\_TCR or PWM\_TCNR has a value other than 0. 1 = Both PWM\_TCR and PWM\_TCNR have a value other than 0. #### UNRE: Synchronous Channels Update Underrun Error 0 = No Synchronous Channels Update Underrun has occurred since the last read of the PWM\_ISR2 register. 1 = At least one Synchronous Channels Update Underrun has occurred since the last read of the PWM\_ISR2 register. ### • CMPMx: Comparison x Match 0 = The comparison x has not matched since the last read of the PWM\_ISR2 register. 1 = The comparison x has matched at least one time since the last read of the PWM\_ISR2 register. #### CMPUx: Comparison x Update 0 = The comparison x has not been updated since the last read of the PWM\_ISR2 register. 1 = The comparison x has been updated at least one time since the last read of the PWM\_ISR2 register. Note: Reading PWM\_ISR2 automatically clears flags WRDY, UNRE and CMPSx. ## 36.7.17 PWM Output Override Value Register Name: PWM\_OOV Address: 0x40020044 | Access: | Read-write | | | | | | | |---------|------------|----|----|-------|-------|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | - | - | - | - | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | - | OOVL3 | OOVL2 | OOVL1 | OOVL0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | OOVH3 | OOVH2 | OOVH1 | OOVH0 | ## • OOVHx: Output Override Value for PWMH output of the channel x 0 = Override value is 0 for PWMH output of channel x. ## • OOVLx: Output Override Value for PWML output of the channel x 0 = Override value is 0 for PWML output of channel x. 1 = Override value is 1 for PWML output of channel x. <sup>1 =</sup> Override value is 1 for PWMH output of channel x. ## 36.7.18 PWM Output Selection Register Name: PWM\_OS Address: 0x40020048 Access: Read-write | Access: F | Read-write | | | | | | | |-----------|------------|----|----|------|------|------|------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | OSL3 | OSL2 | OSL1 | OSL0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | - | ı | _ | _ | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | _ | OSH3 | OSH2 | OSH1 | OSH0 | ## • OSHx: Output Selection for PWMH output of the channel x 0 = Dead-time generator output DTOHx selected as PWMH output of channel x. ## • OSLx: Output Selection for PWML output of the channel x 0 = Dead-time generator output DTOLx selected as PWML output of channel x. 1 = Output override value OOVLx selected as PWML output of channel x. <sup>1 =</sup> Output override value OOVHx selected as PWMH output of channel x. ## 36.7.19 PWM Output Selection Set Register Name: PWM\_OSS Address: 0x4002004C Access: Write-only | 31 30 29 28 27 26 25 24 - - - - - - - - 23 22 21 20 19 18 17 16 - - - - OSSL3 OSSL2 OSSL1 OSSL0 15 14 13 12 11 10 9 8 - - - - - - - 7 6 5 4 3 2 1 0 | Access: | Write-only | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|----|----|-------|-------|-------|-------| | - - - OSSL3 OSSL2 OSSL1 OSSL0 15 14 13 12 11 10 9 8 - - - - - - - - - | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | - - - OSSL3 OSSL2 OSSL1 OSSL0 15 14 13 12 11 10 9 8 - - - - - - - - - | _ | _ | _ | _ | _ | _ | _ | - | | 15 14 13 12 11 10 9 8 - - - - - - - - | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | _ | _ | _ | _ | OSSL3 | OSSL2 | OSSL1 | OSSL0 | | - - - - - - - 7 6 5 4 3 2 1 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | 7 6 5 4 3 2 1 0 | _ | _ | _ | _ | _ | _ | _ | _ | | | 7 | 6 | 5 | 4 | | _ | 1 | | | OSSH3 OSSH2 OSSH1 OSSH0 | _ | _ | _ | _ | OSSH3 | OSSH2 | OSSH1 | OSSH0 | ## • OSSHx: Output Selection Set for PWMH output of the channel x 0 = No effect. ## • OSSLx: Output Selection Set for PWML output of the channel x 0 = No effect. <sup>1 =</sup> Output override value OOVHx selected as PWMH output of channel x. <sup>1 =</sup> Output override value OOVLx selected as PWML output of channel x. # 36.7.20 PWM Output Selection Clear Register Name: PWM\_OSC Address: 0x40020050 Access: Write-only | Access: | Write-only | | | | | | | |---------|------------|----|----|-------|-------|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | _ | - | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | OSCL3 | OSCL2 | OSCL1 | OSCL0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | - | _ | _ | - | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | OSCH3 | OSCH2 | OSCH1 | OSCH0 | ## • OSCHx: Output Selection Clear for PWMH output of the channel x 0 = No effect. ## • OSCLx: Output Selection Clear for PWML output of the channel x 0 = No effect. <sup>1 =</sup> Dead-time generator output DTOHx selected as PWMH output of channel x. <sup>1 =</sup> Dead-time generator output DTOLx selected as PWML output of channel x. ## 36.7.21 PWM Output Selection Set Update Register PWM\_OSSUPD Address: 0x40020054 Access: Write-only 30 31 29 28 27 26 25 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|---------|---------|---------|---------| | _ | _ | _ | _ | OSSUPL3 | OSSUPL2 | OSSUPL1 | OSSUPL0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | OSSUPH3 | OSSUPH2 | OSSUPH1 | OSSUPH0 | ## • OSSUPHx: Output Selection Set for PWMH output of the channel x 0 = No effect. Name: ### OSSUPLx: Output Selection Set for PWML output of the channel x 0 = No effect. 908 <sup>1 =</sup> Output override value OOVHx selected as PWMH output of channel x at the beginning of the next channel x PWM period. <sup>1 =</sup> Output override value OOVLx selected as PWML output of channel x at the beginning of the next channel x PWM period. ## 36.7.22 PWM Output Selection Clear Update Register Name: PWM\_OSCUPD Address: 0x40020058 Access: Write-only | Access: | Write-only | | | | | | | |---------|------------|----|----|---------|---------|---------|---------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | - | - | _ | _ | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | - | _ | OSCUPL3 | OSCUPL2 | OSCUPL1 | OSCUPL0 | | | | | | | | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | - | _ | _ | | | | | | | | | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | - | - | OSCUPH3 | OSCUPH2 | OSCUPH1 | OSCUPH0 | ## • OSCUPHx: Output Selection Clear for PWMH output of the channel x 0 = No effect. ## • OSCUPLx: Output Selection Clear for PWML output of the channel x 0 = No effect. <sup>1 =</sup> Dead-time generator output DTOHx selected as PWMH output of channel x at the beginning of the next channel x PWM period. <sup>1 =</sup> Dead-time generator output DTOLx selected as PWML output of channel x at the beginning of the next channel x PWM period. ### 36.7.23 PWM Fault Mode Register | Name: | PWM_FMR | | | | | | | |----------|------------|----|----|----|----|----|----| | Address: | 0x4002005C | | | | | | | | Access: | Read-write | | | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | - | _ | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | Fi | TL | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | FM | OD | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | FP | OL | _ | | | This register can only be written if the bits WPSWS5 and WPHWS5 are cleared in "PWM Write Protect Status Register" on page 919. ### • FPOL: Fault Polarity (fault input bit varies from 0 to 5) For each field bit y (fault input number): - 0 =The fault y becomes active when the fault input y is at 0. - 1 =The fault y becomes active when the fault input y is at 1. ### • FMOD: Fault Activation Mode (fault input bit varies from 0 to 5) For each field bit y (fault input number): - 0 =The fault y is active until the Fault condition is removed at the peripheral<sup>(1)</sup> level. - 1 = The fault y stays active until the Fault condition is removed at the peripheral<sup>(1)</sup> level AND until it is cleared in the "PWM Fault Clear Register". Note: 1. The Peripheral generating the fault. ### • FFIL: Fault Filtering (fault input bit varies from 0 to 5) For each field bit y (fault input number): - 0 =The fault input y is not filtered. - 1 = The fault input y is filtered. <u>CAUTION:</u> To prevent an unexpected activation of the status flag FSy in the "PWM Fault Status Register" on page 911, the bit FMODy can be set to "1" only if the FPOLy bit has been previously configured to its final value. ## 36.7.24 PWM Fault Status Register Name: PWM\_FSR Address: 0x40020060 Access: Read-only | 7100001 | rtodd orny | | | | | | | |---------|------------|----|----|----|----|----|----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | - | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | _ | - | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | F | S | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | FI | V | | | | ## • FIV: Fault Input Value (fault input bit varies from 0 to 5) For each field bit y (fault input number): - 0 = The current sampled value of the fault input y is 0 (after filtering if enabled). - 1 = The current sampled value of the fault input y is 1 (after filtering if enabled). # • FS: Fault Status (fault input bit varies from 0 to 5) For each field bit y (fault input number): - 0 = The fault y is not currently active. - 1 = The fault y is currently active. ## 36.7.25 PWM Fault Clear Register | Name: | PWM_FCR | | | | | | | |----------|------------|----|----|----|----|----|----| | Address: | 0x40020064 | | | | | | | | Access: | Write-only | | | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | - | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | _ | - | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | - | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | FC | LR | _ | | | ## • FCLR: Fault Clear (fault input bit varies from 0 to 5) For each field bit y (fault input number): 0 = No effect. 1 = If bit y of FMOD field is set to 1 and if the fault input y is not at the level defined by the bit y of FPOL field, the fault y is cleared and becomes inactive (FMOD and FPOL fields belong to "PWM Fault Mode Register" on page 910), else writing this bit to 1 has no effect. ## 36.7.26 PWM Fault Protection Value Register Name: PWM\_FPV Address: 0x40020068 Access: Read-write | Access: | Read-write | | | | | | | |---------|------------|----|----|-------|-------|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | - | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | FPVL3 | FPVL2 | FPVL1 | FPVL0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | FPVH3 | FPVH2 | FPVH1 | FPVH0 | This register can only be written if the bits WPSWS5 and WPHWS5 are cleared in "PWM Write Protect Status Register" on page 919. ## • FPVHx: Fault Protection Value for PWMH output on channel x 0 = PWMH output of channel x is forced to 0 when fault occurs. 1 = PWMH output of channel x is forced to 1 when fault occurs. ## • FPVLx: Fault Protection Value for PWML output on channel x 0 = PWML output of channel x is forced to 0 when fault occurs. 1 = PWML output of channel x is forced to 1 when fault occurs. ## 36.7.27 PWM Fault Protection Enable Register | Name: | PWM_FPE | | | | | | | |----------|--------------------|----|----|----|----|----|----| | Address: | ldress: 0x4002006C | | | | | | | | Access: | Read-write | | | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | FPE3 | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | FP | E2 | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | FPE1 | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | FPE0 | | | | | | | This register can only be written if the bits WPSWS5 and WPHWS5 are cleared in "PWM Write Protect Status Register" on page 919. Only the first 6 bits (number of fault input pins) of fields FPE0, FPE1, FPE2 and FPE3 are significant. # • FPEx: Fault Protection Enable for channel x (fault input bit varies from 0 to 5) For each field bit y (fault input number): 0 = Fault y is not used for the Fault Protection of channel x. 1 =Fault y is used for the Fault Protection of channel x. <u>CAUTION:</u> To prevent an unexpected activation of the Fault Protection, the bit y of FPEx field can be set to "1" only if the corresponding FPOL bit has been previously configured to its final value in "PWM Fault Mode Register" on page 910. # 36.7.28 PWM Event Line x Register Name: PWM\_ELMRx Address: 0x4002007C Access: Read-write 31 30 29 28 | Access: | Read-write | | | | | | | |---------|------------|-------|-------|-------|-------|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | - | _ | _ | - | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CSEL7 | CSEL6 | CSEL5 | CSEL4 | CSEL3 | CSEL2 | CSEL1 | CSEL0 | ## • CSELy: Comparison y Selection 0 = A pulse is not generated on the event line x when the comparison y matches. <sup>1 =</sup> A pulse is generated on the event line x when the comparison y match. ## 36.7.29 PWM Stepper Motor Mode Register Name: PWM\_SMMR Address: 0x400200B0 Access: Read-write | Access: | Read-write | | | | | | | |---------|------------|----|----|----|----|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | - | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | | | DOWN1 | DOWN0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | - | _ | _ | _ | 1 | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | | | GCEN1 | GCEN0 | | | | | | | | | | ## • GCENx: Gray Count ENable 0 = Disable gray count generation on PWML[2\*x], PWMH[2\*x], PWML[2\*x +1], PWMH[2\*x +1] 1 = enable gray count generation on PWML[2\*x], PWMH[2\*x], PWML[2\*x +1], PWMH[2\*x +1. ### • DOWNx: DOWN Count 0 = Up counter. 1 = Down counter. ### 36.7.30 PWM Write Protect Control Register Name: PWM\_WPCR Address: 0x400200E4 Access: Write-only | Access: | Write-only | | | | | | | |---------|------------|-------|-------|-------|-------|-----|-----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | WPKEY | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | WP | KEY | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | WP | KEY | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | WPRG5 | WPRG4 | WPRG3 | WPRG2 | WPRG1 | WPRG0 | WPO | CMD | #### WPCMD: Write Protect Command This command is performed only if the WPKEY value is correct. - 0 = Disable the Write Protect SW of the register groups of which the bit WPRGx is at 1. - 1 = Enable the Write Protect SW of the register groups of which the bit WPRGx is at 1. - 2 = Enable the Write Protect HW of the register groups of which the bit WPRGx is at 1. Moreover, to meet security requirements, in this mode of operation, the PIO lines associated with PWM can not be configured through the PIO interface, not even by the PIO controller. #### 3 = No effect. Note: Only a hardware reset of the PWM controller can disable the Write Protect HW. ## • WPRGx: Write Protect Register Group x - 0 =The WPCMD command has no effect on the register group x. - 1 =The WPCMD command is applied to the register group x. ### • WPKEY: Write Protect Key Should be written at value 0x50574D ("PWM" in ASCII). Writing any other value in this field aborts the write operation of the WPCMD field. Always reads as 0. List of register groups: - Register group 0: - "PWM Clock Register" on page 888 - Register group 1: - "PWM Disable Register" on page 890 - Register group 2: - "PWM Sync Channels Mode Register" on page 896 - "PWM Channel Mode Register" on page 924 - "PWM Stepper Motor Mode Register" on page 916 - Register group 3: - "PWM Channel Period Register" on page 928 - "PWM Channel Period Update Register" on page 929 - Register group 4: - "PWM Channel Dead Time Register" on page 931 - "PWM Channel Dead Time Update Register" on page 932 - Register group 5: - "PWM Fault Mode Register" on page 910 - "PWM Fault Protection Value Register" on page 913 ### 36.7.31 PWM Write Protect Status Register PWM WPSR Name: Address: 0x400200E8 Access: Read-only 29 28 27 26 25 **WPVSRC** 23 22 21 20 19 18 17 WPVSRC | L | WI VOICE | | | | | | | | |---|----------|----|--------|--------|--------|--------|--------|--------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | _ | _ | WPHWS5 | WPHWS4 | WPHWS3 | WPHWS2 | WPHWS1 | WPHWS0 | | | | • | • | | | • | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | WPVS | _ | WPSWS5 | WPSWS4 | WPSWS3 | WPSWS2 | WPSWS1 | WPSWS0 | #### WPSWSx: Write Protect SW Status 0 =The Write Protect SW x of the register group x is disabled. 1 =The Write Protect SW x of the register group x is enabled. #### WPHWSx: Write Protect HW Status 0 =The Write Protect HW x of the register group x is disabled. 1 =The Write Protect HW x of the register group x is enabled. #### WPVS: Write Protect Violation Status 0 = No Write Protect violation has occurred since the last read of the PWM\_WPSR register. 1 = At least one Write Protect violation has occurred since the last read of the PWM\_WPSR register. If this violation is an unauthorized attempt to write a protected register, the associated violation is reported into field WPVSRC. #### WPVSRC: Write Protect Violation Source When WPVS is active, this field indicates the write-protected register (through address offset) in which a write access has been attempted. Note: The two LSBs of the address offset of the write-protected register are not reported Note: Reading PWM\_WPSR automatically clears WPVS and WPVSRC fields. 24 16 ## 36.7.32 PWM Comparison x Value Register Name: PWM\_CMPVx **Address:** 0x40020130 [0], 0x40020140 [1], 0x40020150 [2], 0x40020160 [3], 0x40020170 [4], 0x40020180 [5], 0x40020190 [6], 0x400201A0 [7] Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|-----| | _ | _ | - | _ | _ | _ | - | CVM | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | С | V | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | С | V | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | C | V | | | | Only the first 16 bits (channel counter size) of field CV are significant. ### • CV: Comparison x Value Define the comparison x value to be compared with the counter of the channel 0. ### CVM: Comparison x Value Mode 0 = The comparison x between the counter of the channel 0 and the comparison x value is performed when this counter is incrementing. 1 = The comparison x between the counter of the channel 0 and the comparison x value is performed when this counter is decrementing. Note: This bit is useless if the counter of the channel 0 is left aligned (CALG = 0 in "PWM Channel Mode Register" on page 924) ### 36.7.33 PWM Comparison x Value Update Register Name: PWM\_CMPVUPDx **Address:** 0x40020134 [0], 0x40020144 [1], 0x40020154 [2], 0x40020164 [3], 0x40020174 [4], 0x40020184 [5], 0x40020194 [6], 0x400201A4 [7] Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|-------|----|-----|-----|----|----|--------| | _ | _ | 1 | _ | _ | _ | _ | CVMUPD | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | CVUPD | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | CVI | JPD | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CVUPD | | | | | | | This register acts as a double buffer for the CV and CVM values. This prevents an unexpected comparison x match. Only the first 16 bits (channel counter size) of field CVUPD are significant. #### CVUPD: Comparison x Value Update Define the comparison x value to be compared with the counter of the channel 0. ### • CVMUPD: Comparison x Value Mode Update 0 =The comparison x between the counter of the channel 0 and the comparison x value is performed when this counter is incrementing. 1 = The comparison x between the counter of the channel 0 and the comparison x value is performed when this counter is decrementing. Note: This bit is useless if the counter of the channel 0 is left aligned (CALG = 0 in "PWM Channel Mode Register" on page 924) <u>CAUTION:</u> to be taken into account, the write of the register PWM\_CMPVUPDx must be followed by a write of the register PWM\_CMPMUPDx. ### 36.7.34 PWM Comparison x Mode Register Name: PWM\_CMPMx **Address:** 0x40020138 [0], 0x40020148 [1], 0x40020158 [2], 0x40020168 [3], 0x40020178 [4], 0x40020188 [5], 0x40020198 [6], 0x400201A8 [7] Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |----|---------|-----|----|------|----|----|-----|--| | _ | _ | _ | _ | _ | _ | 1 | _ | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | CUPRCNT | | | CUPR | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | CPR | CNT | | CPR | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | CTR | | | - | - | _ | CEN | | #### CEN: Comparison x Enable 0 =The comparison x is disabled and can not match. 1 =The comparison x is enabled and can match. #### • CTR: Comparison x Trigger The comparison x is performed when the value of the comparison x period counter (CPRCNT) reaches the value defined by CTR. #### CPR: Comparison x Period CPR defines the maximum value of the comparison x period counter (CPRCNT). The comparison x value is performed periodically once every CPR+1 periods of the channel 0 counter. #### • CPRCNT: Comparison x Period Counter Reports the value of the comparison x period counter. Note: The field CPRCNT is read-only ### CUPR: Comparison x Update Period Defines the time between each update of the comparison x mode and the comparison x value. This time is equal to CUPR+1 periods of the channel 0 counter. ### CUPRCNT: Comparison x Update Period Counter Reports the value of the comparison x update period counter. Note: The field CUPRCNT is read-only ### 36.7.35 PWM Comparison x Mode Update Register Name: PWM\_CMPMUPDx **Address:** 0x4002013C [0], 0x4002014C [1], 0x4002015C [2], 0x4002016C [3], 0x4002017C [4], 0x4002018C [5], 0x4002019C [6], 0x400201AC [7] Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|--------|----|----|----|------|------|--------| | _ | _ | _ | _ | _ | - | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | | CUPF | RUPD | | | | | | | | | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | - | _ | | CPR | UPD | | | | • | • | • | • | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CTRUPD | | | | _ | _ | CENUPD | This register acts as a double buffer for the CEN, CTR, CPR and CUPR values. This prevents an unexpected comparison x match. ### CENUPD: Comparison x Enable Update 0 =The comparison x is disabled and can not match. 1 =The comparison x is enabled and can match. #### CTRUPD: Comparison x Trigger Update The comparison x is performed when the value of the comparison x period counter (CPRCNT) reaches the value defined by CTR. #### CPRUPD: Comparison x Period Update CPR defines the maximum value of the comparison x period counter (CPRCNT). The comparison x value is performed periodically once every CPR+1 periods of the channel 0 counter. ### • CUPRUPD: Comparison x Update Period Update Defines the time between each update of the comparison x mode and the comparison x value. This time is equal to CUPR+1 periods of the channel 0 counter. ## 36.7.36 PWM Channel Mode Register Name: PWM\_CMRx [x=0..3] **Address:** 0x40020200 [0], 0x40020220 [1], 0x40020240 [2], 0x40020260 [3] Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|------|------|------| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | _ | DTLI | DTHI | DTE | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | CES | CPOL | CALG | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | | CP | RE | | This register can only be written if the bits WPSWS2 and WPHWS2 are cleared in "PWM Write Protect Status Register" on page 919. ### • CPRE: Channel Pre-scaler | Value | Name | Description | |--------|--------------|-------------------| | 0b0000 | MCK | Master clock | | 0b0001 | MCK_DIV_2 | Master clock/2 | | 0b0010 | MCK_DIV_4 | Master clock/4 | | 0b0011 | MCK_DIV_8 | Master clock/8 | | 0b0100 | MCK_DIV_16 | Master clock/16 | | 0b0101 | MCK_DIV_32 | Master clock/32 | | 0b0110 | MCK_DIV_64 | Master clock/64 | | 0b0111 | MCK_DIV_128 | Master clock/128 | | 0b1000 | MCK_DIV_256 | Master clock/256 | | 0b1001 | MCK_DIV_512 | Master clock/512 | | 0b1010 | MCK_DIV_1024 | Master clock/1024 | | 0b1011 | CLKA | Clock A | | 0b1100 | CLKB | Clock B | ## • CALG: Channel Alignment 0 =The period is left aligned. 1 = The period is center aligned. ## • CPOL: Channel Polarity 0 = The OCx output waveform (output from the comparator) starts at a low level. 1 = The OCx output waveform (output from the comparator) starts at a high level. ### • CES: Counter Event Selection The bit CES defines when the channel counter event occurs when the period is center aligned (flag CHIDx in the "PWM Interrupt Status Register 1" on page 895). CALG = 0 (Left Alignment): 0/1 = The channel counter event occurs at the end of the PWM period. CALG = 1 (Center Alignment): - 0 = The channel counter event occurs at the end of the PWM period. - 1 = The channel counter event occurs at the end of the PWM period and at half the PWM period. #### • DTE: Dead-Time Generator Enable - 0 = The dead-time generator is disabled. - 1 = The dead-time generator is enabled. ## • DTHI: Dead-Time PWMHx Output Inverted - 0 = The dead-time PWMHx output is not inverted. - 1 = The dead-time PWMHx output is inverted. ### • DTLI: Dead-Time PWMLx Output Inverted - 0 = The dead-time PWMLx output is not inverted. - 1 = The dead-time PWMLx output is inverted. ## 36.7.37 PWM Channel Duty Cycle Register Name: PWM\_CDTYx [x=0..3] **Address:** 0x40020204 [0], 0x40020224 [1], 0x40020244 [2], 0x40020264 [3] Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|------|----|----|----|----|----|----| | _ | _ | _ | _ | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | CDTY | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | CD | TY | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | CD | TY | | | | Only the first 16 bits (channel counter size) are significant. ## • CDTY: Channel Duty-Cycle Defines the waveform duty-cycle. This value must be defined between 0 and CPRD (PWM\_CPRx). ## 36.7.38 PWM Channel Duty Cycle Update Register Name: PWM\_CDTYUPDx [x=0..3] **Address:** 0x40020208 [0], 0x40020228 [1], 0x40020248 [2], 0x40020268 [3] Access: Write-only. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|---------|----|-----|------|----|----|----| | _ | _ | - | - | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | CDTYUPD | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | CDT | /UPD | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CDTYUPD | | | | | | | This register acts as a double buffer for the CDTY value. This prevents an unexpected waveform when modifying the waveform duty-cycle. Only the first 16 bits (channel counter size) are significant. ## • CDTYUPD: Channel Duty-Cycle Update Defines the waveform duty-cycle. This value must be defined between 0 and CPRD (PWM\_CPRx). ## 36.7.39 PWM Channel Period Register Name: PWM\_CPRDx [x=0..3] **Address:** 0x4002020C [0], 0x4002022C [1], 0x4002024C [2], 0x4002026C [3] Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|------|----|----|----|----|----|----| | _ | - | _ | _ | _ | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | СР | RD | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | СР | RD | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CPRD | | | | | | | This register can only be written if the bits WPSWS3 and WPHWS3 are cleared in "PWM Write Protect Status Register" on page 919. Only the first 16 bits (channel counter size) are significant. #### CPRD: Channel Period If the waveform is left-aligned, then the output waveform period depends on the channel counter source clock and can be calculated: By using the PWM master clock (MCK) divided by an X given prescaler value (with X being 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024). The resulting period formula will be: $$\frac{(X \times CPRD)}{MCK}$$ By using the PWM master clock (MCK) divided by one of both DIVA or DIVB divider, the formula becomes, respectively: $$\frac{(CRPD \times DIVA)}{MCK}$$ or $\frac{(CRPD \times DIVB)}{MCK}$ If the waveform is center-aligned, then the output waveform period depends on the channel counter source clock and can be calculated: - By using the PWM master clock (MCK) divided by an X given prescaler value (with X being 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024). The resulting period formula will be: $$\frac{(2 \times X \times CPRD)}{MCK}$$ By using the PWM master clock (MCK) divided by one of both DIVA or DIVB divider, the formula becomes, respectively: $$\frac{(2 \times CPRD \times DIVA)}{MCK}$$ or $\frac{(2 \times CPRD \times DIVB)}{MCK}$ ## 36.7.40 PWM Channel Period Update Register Name: PWM\_CPRDUPDx [x=0..3] **Address:** 0x40020210 [0], 0x40020230 [1], 0x40020250 [2], 0x40020270 [3] Access: Write-only | | - | | | | | | | |----|---------|----|------|------|----|----|----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | CPRDUPD | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | CPRI | DUPD | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CPRDUPD | | | | | | | This register can only be written if the bits WPSWS3 and WPHWS3 are cleared in "PWM Write Protect Status Register" on page 919. This register acts as a double buffer for the CPRD value. This prevents an unexpected waveform when modifying the waveform period. Only the first 16 bits (channel counter size) are significant. ## • CPRDUPD: Channel Period Update If the waveform is left-aligned, then the output waveform period depends on the channel counter source clock and can be calculated: - By using the PWM master clock (MCK) divided by an X given prescaler value (with X being 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024). The resulting period formula will be: $$\frac{(X \times CPRDUPD)}{MCK}$$ By using the PWM master clock (MCK) divided by one of both DIVA or DIVB divider, the formula becomes, respectively: $$\frac{(CRPDUPD \times DIVA)}{MCK}$$ or $\frac{(CRPDUPD \times DIVB)}{MCK}$ If the waveform is center-aligned, then the output waveform period depends on the channel counter source clock and can be calculated: By using the PWM master clock (MCK) divided by an X given prescaler value (with X being 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024). The resulting period formula will be: $$\frac{(2 \times X \times CPRDUPD)}{MCK}$$ By using the PWM master clock (MCK) divided by one of both DIVA or DIVB divider, the formula becomes, respectively: $$\frac{(2 \times CPRDUPD \times DIVA)}{MCK}$$ or $\frac{(2 \times CPRDUPD \times DIVB)}{MCK}$ ## 36.7.41 PWM Channel Counter Register Name: PWM\_CCNTx [x=0..3] **Address:** 0x40020214 [0], 0x40020234 [1], 0x40020254 [2], 0x40020274 [3] Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|-----|----|----|----|----|----|----| | _ | _ | _ | _ | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | CNT | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | CNT | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | CI | NT | | | | Only the first 16 bits (channel counter size) are significant. ## • CNT: Channel Counter Register Channel counter value. This register is reset when: - the channel is enabled (writing CHIDx in the PWM\_ENA register). - the channel counter reaches CPRD value defined in the PWM\_CPRDx register if the waveform is left aligned. ## 36.7.42 PWM Channel Dead Time Register Name: PWM\_DTx [x=0..3] **Address:** 0x40020218 [0], 0x40020238 [1], 0x40020258 [2], 0x40020278 [3] Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----------------|----|----|----|----| | | | | D <sup>-</sup> | ΓL | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | D <sup>-</sup> | ΓL | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DT | ГН | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DT | ГН | | | | This register can only be written if the bits WPSWS4 and WPHWS4 are cleared in "PWM Write Protect Status Register" on page 919. Only the first 12 bits (dead-time counter size) of fields DTH and DTL are significant. ### • DTH: Dead-Time Value for PWMHx Output Defines the dead-time value for PWMHx output. This value must be defined between 0 and CPRD-CDTY (PWM\_CPRx and PWM\_CDTYx). ### • DTL: Dead-Time Value for PWMLx Output Defines the dead-time value for PWMLx output. This value must be defined between 0 and CDTY (PWM\_CDTYx). ### 36.7.43 PWM Channel Dead Time Update Register Name: PWM\_DTUPDx [x=0..3] **Address:** 0x4002021C [0], 0x4002023C [1], 0x4002025C [2], 0x4002027C [3] Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|--------|----|-----|------|----|----|----| | | | | DTL | UPD | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | DTLUPD | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DTH | IUPD | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DIH | IUPD | | | | This register can only be written if the bits WPSWS4 and WPHWS4 are cleared in "PWM Write Protect Status Register" on page 919. This register acts as a double buffer for the DTH and DTL values. This prevents an unexpected waveform when modifying the dead-time values. Only the first 12 bits (dead-time counter size) of fields DTHUPD and DTLUPD are significant. ### • DTHUPD: Dead-Time Value Update for PWMHx Output Defines the dead-time value for PWMHx output. This value must be defined between 0 and CPRD-CDTY (PWM\_CPRx and PWM\_CDTYx). This value is applied only at the beginning of the next channel x PWM period. ### • DTLUPD: Dead-Time Value Update for PWMLx Output Defines the dead-time value for PWMLx output. This value must be defined between 0 and CDTY (PWM\_CDTYx). This value is applied only at the beginning of the next channel x PWM period. # 37. USB Device Port (UDP) ## 37.1 Description The USB Device Port (UDP) is compliant with the Universal Serial Bus (USB) V2.0 full-speed device specification. Each endpoint can be configured in one of several USB transfer types. It can be associated with one or two banks of a dual-port RAM used to store the current data payload. If two banks are used, one DPR bank is read or written by the processor, while the other is read or written by the USB device peripheral. This feature is mandatory for isochronous endpoints. Thus the device maintains the maximum bandwidth (1M bytes/s) by working with endpoints with two banks of DPR. Table 37-1. USB Endpoint Description | <b>Endpoint Number</b> | Mnemonic | Dual-Bank <sup>(1)</sup> | Max. Endpoint Size | Endpoint Type | |------------------------|----------|--------------------------|--------------------|------------------------| | 0 | EP0 | No | 64 | Control/Bulk/Interrupt | | 1 | EP1 | Yes | 64 | Bulk/Iso/Interrupt | | 2 | EP2 | Yes | 64 | Bulk/Iso/Interrupt | | 3 | EP3 | No | 64 | Control/Bulk/Interrupt | | 4 | EP4 | Yes | 512 | Bulk/Iso/Interrupt | | 5 | EP5 | Yes | 512 | Bulk/Iso/Interrupt | | 6 | EP6 | Yes | 64 | Bulk/Iso/Interrupt | | 7 | EP7 | Yes | 64 | Bulk/Iso/Interrupt | Note: 1. The Dual-Bank function provides two banks for an endpoint. This feature is used for ping-pong mode. Suspend and resume are automatically detected by the USB device, which notifies the processor by raising an interrupt. Depending on the product, an external signal can be used to send a wake up to the USB host controller. ### 37.2 Embedded Characteristics - USB V2.0 full-speed compliant,12 Mbits per second - Embedded USB V2.0 full-speed transceiver - Embedded 2688-byte dual-port RAM for endpoints - Eight endpoints - Endpoint 0: 64bytes - Endpoint 1 and 2: 64 bytes ping-pong - Endpoint 3: 64 bytes - Endpoint 4 and 5: 512 bytes ping-pong - Endpoint 6 and 7: 64 bytes ping-pong - Ping-pong Mode (two memory banks) for Isochronous and bulk endpoints - Suspend/resume logic - Integrated Pull-up on DDP - Pull-down resistor on DDM and DDP when disabled ## 37.3 Block Diagram Figure 37-1. Block Diagram Access to the UDP is via the APB bus interface. Read and write to the data FIFO are done by reading and writing 8-bit values to APB registers. The UDP peripheral requires two clocks: one peripheral clock used by the Master Clock domain (MCK) and a 48 MHz clock (UDPCK) used by the 12 MHz domain. A USB 2.0 full-speed pad is embedded and controlled by the Serial Interface Engine (SIE). The signal external\_resume is optional. It allows the UDP peripheral to wake up once in system mode. The host is then notified that the device asks for a resume. This optional feature must also be negotiated with the host during the enumeration. ### 37.3.1 Signal Description Table 37-2. Signal Names | Signal Name | Description | Туре | |-------------|------------------------------------------------------|-------| | UDPCK | 48 MHz clock | input | | MCK | Master clock | input | | udp_int | Interrupt line connected to the Interrupt Controller | input | | DDP | USB D+ line | I/O | | DDM | USB D- line | I/O | ## 37.4 Product Dependencies For further details on the USB Device hardware implementation, see the specific Product Properties document. The USB physical transceiver is integrated into the product. The bidirectional differential signals DDP and DDM are available from the product boundary. One I/O line may be used by the application to check that VBUS is still available from the host. Self-powered devices may use this entry to be notified that the host has been powered off. In this case, the pullup on DP must be disabled in order to prevent feeding current to the host. The application should disconnect the transceiver, then remove the pullup. #### 37.4.1 I/O Lines The USB pins are shared with PIO lines. By default, the USB function is activated, and pins DDP and DDM are used for USB. To configure DDP or DDM as PIOs, the user needs to configure the system I/O configuration register (CCFG\_SYSIO) in the MATRIX. #### 37.4.2 Power Management The USB device peripheral requires a 48 MHz clock. This clock must be generated by a PLL with an accuracy of $\pm$ 0.25%. Thus, the USB device receives two clocks from the Power Management Controller (PMC): the master clock, MCK, used to drive the peripheral user interface, and the UDPCK, used to interface with the bus USB signals (recovered 12 MHz domain). **WARNING:** The UDP peripheral clock in the Power Management Controller (PMC) must be enabled before any read/write operations to the UDP registers including the UDP TXVC register. ### 37.4.3 Interrupt The USB device interface has an interrupt line connected to the Interrupt Controller. Handling the USB device interrupt requires programming the Interrupt Controller before configuring the UDP. Table 37-3. Peripheral IDs | Instance | ID | |----------|----| | UDP | 34 | ### 37.5 Typical Connection Figure 37-2. Board Schematic to Interface Device Peripheral ### 37.5.1 USB Device Transceiver The USB device transceiver is embedded in the product. A few discrete components are required as follows: - the application detects all device states as defined in chapter 9 of the USB specification; - VBUS monitoring - to reduce power consumption the host is disconnected - for line termination. ## 37.5.2 VBUS Monitoring VBUS monitoring is required to detect host connection. VBUS monitoring is done using a standard PIO with internal pullup disabled. When the host is switched off, it should be considered as a disconnect, the pullup must be disabled in order to prevent powering the host through the pull-up resistor. When the host is disconnected and the transceiver is enabled, then DDP and DDM are floating. This may lead to over consumption. A solution is to enable the integrated pulldown by disabling the transceiver (TXVDIS = 1) and then remove the pullup (PUON = 0). A termination serial resistor must be connected to DDP and DDM. The resistor value is defined in the electrical specification of the product ( $R_{\text{EXT}}$ ). # 37.6 Functional Description ### 37.6.1 USB V2.0 Full-speed Introduction The USB V2.0 full-speed provides communication services between host and attached USB devices. Each device is offered with a collection of communication flows (pipes) associated with each endpoint. Software on the host communicates with a USB device through a set of communication flows. Figure 37-3. Example of USB V2.0 Full-speed Communication Control The Control Transfer endpoint EP0 is always used when a USB device is first configured (USB v. 2.0 specifications). ## 37.6.1.1 USB V2.0 Full-speed Transfer Types A communication flow is carried over one of four transfer types defined by the USB device. Table 37-4. USB Communication Flow | Transfer | Direction Bandwidth | | Supported Endpoint Size | Error Detection | Retrying | |-------------|---------------------|----------------|-------------------------|-----------------|-----------| | Control | Bidirectional | Not guaranteed | 8, 16, 32, 64 | Yes | Automatic | | Isochronous | Unidirectional | Guaranteed | 512 | Yes | No | | Interrupt | Unidirectional | Not guaranteed | ≤ 64 | Yes | Yes | | Bulk | Unidirectional | Not guaranteed | 8, 16, 32, 64 | Yes | Yes | #### 37.6.1.2 USB Bus Transactions Each transfer results in one or more transactions over the USB bus. There are three kinds of transactions flowing across the bus in packets: - 1. Setup Transaction - 2. Data IN Transaction - 3. Data OUT Transaction ### 37.6.1.3 USB Transfer Event Definitions As indicated below, transfers are sequential events carried out on the USB bus. Table 37-5. **USB Transfer Events** | | <ul> <li>Setup transaction &gt; Data IN transactions &gt; Status OUT transaction</li> </ul> | |-----------------------------------------|---------------------------------------------------------------------------------------------| | Control Transfers <sup>(1) (3)</sup> | <ul> <li>Setup transaction &gt; Data OUT transactions &gt; Status IN transaction</li> </ul> | | | <ul> <li>Setup transaction &gt; Status IN transaction</li> </ul> | | Interrupt IN Transfer | <ul> <li>Data IN transaction &gt; Data IN transaction</li> </ul> | | (device toward host) | | | Interrupt OUT Transfer | Data OUT transaction > Data OUT transaction | | (host toward device) | | | Isochronous IN Transfer <sup>(2)</sup> | Data IN transaction > Data IN transaction | | (device toward host) | | | Isochronous OUT Transfer <sup>(2)</sup> | Data OUT transaction > Data OUT transaction | | (host toward device) | | | Bulk IN Transfer | Data IN transaction > Data IN transaction | | (device toward host) | | | Bulk OUT Transfer | Data OUT transaction > Data OUT transaction | | (host toward device) | | - Notes: 1. Control transfer must use endpoints with no ping-pong attributes. - 2. Isochronous transfers must use endpoints with ping-pong attributes. - 3. Control transfers can be aborted using a stall handshake. A status transaction is a special type of host-to-device transaction used only in a control transfer. The control transfer must be performed using endpoints with no ping-pong attributes. According to the control sequence (read or write), the USB device sends or receives a status transaction. **Control Read and Write Sequences Figure 37-4.** - Notes: 1. During the Status IN stage, the host waits for a zero length packet (Data IN transaction with no data) from the device using DATA1 PID. Refer to Chapter 8 of the Universal Serial Bus Specification, Rev. 2.0, for more information on the protocol - 2. During the Status OUT stage, the host emits a zero length packet to the device (Data OUT transaction with no data). ### 37.6.2 Handling Transactions with USB V2.0 Device Peripheral # 37.6.2.1 Setup Transaction Setup is a special type of host-to-device transaction used during control transfers. Control transfers must be performed using endpoints with no ping-pong attributes. A setup transaction needs to be handled as soon as possible by the firmware. It is used to transmit requests from the host to the device. These requests are then handled by the USB device and may require more arguments. The arguments are sent to the device by a Data OUT transaction which follows the setup transaction. These requests may also return data. The data is carried out to the host by the next Data IN transaction which follows the setup transaction. A status transaction ends the control transfer. When a setup transfer is received by the USB endpoint: - The USB device automatically acknowledges the setup packet? - RXSETUP is set in the UDP\_CSRx register - An endpoint interrupt is generated while the RXSETUP is not cleared. This interrupt is carried out to the microcontroller if interrupts are enabled for this endpoint. Thus, firmware must detect the RXSETUP polling the UDP\_CSRx or catching an interrupt, read the setup packet in the FIFO, then clear the RXSETUP. RXSETUP cannot be cleared before the setup packet has been read in the FIFO. Otherwise, the USB device would accept the next Data OUT transfer and overwrite the setup packet in the FIFO. Figure 37-5. Setup Transaction Followed by a Data OUT Transaction #### 37.6.2.2 Data IN Transaction Data IN transactions are used in control, isochronous, bulk and interrupt transfers and conduct the transfer of data from the device to the host. Data IN transactions in isochronous transfer must be done using endpoints with pingpong attributes. ### **Using Endpoints Without Ping-pong Attributes** To perform a Data IN transaction using a non ping-pong endpoint: - 1. The application checks if it is possible to write in the FIFO by polling TXPKTRDY in the endpoint's UDP\_CSRx register (TXPKTRDY must be cleared). - 2. The application writes the first packet of data to be sent in the endpoint's FIFO, writing zero or more byte values in the endpoint's UDP FDRx register, - The application notifies the USB peripheral it has finished by setting the TXPKTRDY in the endpoint's UDP CSRx register. - 4. The application is notified that the endpoint's FIFO has been released by the USB device when TXCOMP in the endpoint's UDP\_CSRx register has been set. Then an interrupt for the corresponding endpoint is pending while TXCOMP is set. - 5. The microcontroller writes the second packet of data to be sent in the endpoint's FIFO, writing zero or more byte values in the endpoint's UDP\_FDRx register, - 6. The microcontroller notifies the USB peripheral it has finished by setting the TXPKTRDY in the endpoint's UDP\_CSRx register. - 7. The application clears the TXCOMP in the endpoint's UDP\_CSRx. After the last packet has been sent, the application must clear TXCOMP once this has been set. TXCOMP is set by the USB device when it has received an ACK PID signal for the Data IN packet. An interrupt is pending while TXCOMP is set. Warning: TX COMP must be cleared after TX PKTRDY has been set. Note: Refer to Chapter 8 of the *Universal Serial Bus Specification, Rev 2.0,* for more information on the Data IN protocol layer. Figure 37-6. Data IN Transfer for Non Ping-pong Endpoint ### **Using Endpoints With Ping-pong Attribute** The use of an endpoint with ping-pong attributes is necessary during isochronous transfer. This also allows handling the maximum bandwidth defined in the USB specification during bulk transfer. To be able to guarantee a constant or the maximum bandwidth, the microcontroller must prepare the next data payload to be sent while the current one is being sent by the USB device. Thus two banks of memory are used. While one is available for the microcontroller, the other one is locked by the USB device. Figure 37-7. Bank Swapping Data IN Transfer for Ping-pong Endpoints When using a ping-pong endpoint, the following procedures are required to perform Data IN transactions: - 1. The microcontroller checks if it is possible to write in the FIFO by polling TXPKTRDY to be cleared in the endpoint's UDP\_CSRx register. - 2. The microcontroller writes the first data payload to be sent in the FIFO (Bank 0), writing zero or more byte values in the endpoint's UDP\_FDRx register. - 3. The microcontroller notifies the USB peripheral it has finished writing in Bank 0 of the FIFO by setting the TXPKTRDY in the endpoint's UDP\_CSRx register. - 4. Without waiting for TXPKTRDY to be cleared, the microcontroller writes the second data payload to be sent in the FIFO (Bank 1), writing zero or more byte values in the endpoint's UDP\_FDRx register. - 5. The microcontroller is notified that the first Bank has been released by the USB device when TXCOMP in the endpoint's UDP\_CSRx register is set. An interrupt is pending while TXCOMP is being set. - 6. Once the microcontroller has received TXCOMP for the first Bank, it notifies the USB device that it has prepared the second Bank to be sent, raising TXPKTRDY in the endpoint's UDP\_CSRx register. - 7. At this step, Bank 0 is available and the microcontroller can prepare a third data payload to be sent. Figure 37-8. Data IN Transfer for Ping-pong Endpoint **Warning:** There is software critical path due to the fact that once the second bank is filled, the driver has to wait for TX\_COMP to set TX\_PKTRDY. If the delay between receiving TX\_COMP is set and TX\_PKTRDY is set too long, some Data IN packets may be NACKed, reducing the bandwidth. Warning: TX\_COMP must be cleared after TX\_PKTRDY has been set. ### 37.6.2.3 Data OUT Transaction Data OUT transactions are used in control, isochronous, bulk and interrupt transfers and conduct the transfer of data from the host to the device. Data OUT transactions in isochronous transfers must be done using endpoints with ping-pong attributes. ### **Data OUT Transaction Without Ping-pong Attributes** To perform a Data OUT transaction, using a non ping-pong endpoint: - The host generates a Data OUT packet. - 2. This packet is received by the USB device endpoint. While the FIFO associated to this endpoint is being used by the microcontroller, a NAK PID is returned to the host. Once the FIFO is available, data are written to the FIFO by the USB device and an ACK is automatically carried out to the host. - 3. The microcontroller is notified that the USB device has received a data payload polling RX\_DATA\_BK0 in the endpoint's UDP\_CSRx register. An interrupt is pending for this endpoint while RX\_DATA\_BK0 is set. - 4. The number of bytes available in the FIFO is made available by reading RXBYTECNT in the endpoint's UDP\_CSRx register. - 5. The microcontroller carries out data received from the endpoint's memory to its memory. Data received is available by reading the endpoint's UDP\_FDRx register. - 6. The microcontroller notifies the USB device that it has finished the transfer by clearing RX\_DATA\_BK0 in the endpoint's UDP\_CSRx register. - 7. A new Data OUT packet can be accepted by the USB device. Figure 37-9. Data OUT Transfer for Non Ping-pong Endpoints An interrupt is pending while the flag RX\_DATA\_BK0 is set. Memory transfer between the USB device, the FIFO and microcontroller memory can not be done after RX\_DATA\_BK0 has been cleared. Otherwise, the USB device would accept the next Data OUT transfer and overwrite the current Data OUT packet in the FIFO. ### **Using Endpoints With Ping-pong Attributes** During isochronous transfer, using an endpoint with ping-pong attributes is obligatory. To be able to guarantee a constant bandwidth, the microcontroller must read the previous data payload sent by the host, while the current data payload is received by the USB device. Thus two banks of memory are used. While one is available for the microcontroller, the other one is locked by the USB device. Figure 37-10. Bank Swapping in Data OUT Transfers for Ping-pong Endpoints When using a ping-pong endpoint, the following procedures are required to perform Data OUT transactions: - 1. The host generates a Data OUT packet. - 2. This packet is received by the USB device endpoint. It is written in the endpoint's FIFO Bank 0. - 3. The USB device sends an ACK PID packet to the host. The host can immediately send a second Data OUT packet. It is accepted by the device and copied to FIFO Bank 1. - 4. The microcontroller is notified that the USB device has received a data payload, polling RX\_DATA\_BK0 in the endpoint's UDP\_CSRx register. An interrupt is pending for this endpoint while RX\_DATA\_BK0 is set. - 5. The number of bytes available in the FIFO is made available by reading RXBYTECNT in the endpoint's UDP\_CSRx register. - 6. The microcontroller transfers out data received from the endpoint's memory to the microcontroller's memory. Data received is made available by reading the endpoint's UDP FDRx register. - 7. The microcontroller notifies the USB peripheral device that it has finished the transfer by clearing RX DATA BK0 in the endpoint's UDP CSRx register. - 8. A third Data OUT packet can be accepted by the USB peripheral device and copied in the FIFO Bank 0. - If a second Data OUT packet has been received, the microcontroller is notified by the flag RX\_DATA\_BK1 set in the endpoint's UDP\_CSRx register. An interrupt is pending for this endpoint while RX\_DATA\_BK1 is set. - 10. The microcontroller transfers out data received from the endpoint's memory to the microcontroller's memory. Data received is available by reading the endpoint's UDP\_FDRx register. - 11. The microcontroller notifies the USB device it has finished the transfer by clearing RX\_DATA\_BK1 in the endpoint's UDP\_CSRx register. - 12. A fourth Data OUT packet can be accepted by the USB device and copied in the FIFO Bank 0. Figure 37-11. Data OUT Transfer for Ping-pong Endpoint Note: An interrupt is pending while the RX\_DATA\_BK0 or RX\_DATA\_BK1 flag is set. **Warning**: When RX\_DATA\_BK0 and RX\_DATA\_BK1 are both set, there is no way to determine which one to clear first. Thus the software must keep an internal counter to be sure to clear alternatively RX\_DATA\_BK0 then RX\_DATA\_BK1. This situation may occur when the software application is busy elsewhere and the two banks are filled by the USB host. Once the application comes back to the USB driver, the two flags are set. #### 37.6.2.4 Stall Handshake A stall handshake can be used in one of two distinct occasions. (For more information on the stall handshake, refer to Chapter 8 of the *Universal Serial Bus Specification, Rev 2.0.*) - A functional stall is used when the halt feature associated with the endpoint is set. (Refer to Chapter 9 of the Universal Serial Bus Specification, Rev 2.0, for more information on the halt feature.) - To abort the current request, a protocol stall is used, but uniquely with control transfer. The following procedure generates a stall packet: - The microcontroller sets the FORCESTALL flag in the UDP\_CSRx endpoint's register. - The host receives the stall packet. - 3. The microcontroller is notified that the device has sent the stall by polling the STALLSENT to be set. An endpoint interrupt is pending while STALLSENT is set. The microcontroller must clear STALLSENT to clear the interrupt. When a setup transaction is received after a stall handshake, STALLSENT must be cleared in order to prevent interrupts due to STALLSENT being set. Figure 37-12. Stall Handshake (Data IN Transfer) Figure 37-13. Stall Handshake (Data OUT Transfer) ### 37.6.2.5 Transmit Data Cancellation Some endpoints have dual-banks whereas some endpoints have only one bank. The procedure to cancel transmission data held in these banks is described below. To see the organization of dual-bank availability refer to Table 37-1 "USB Endpoint Description". ### **Endpoints Without Dual-Banks** There are two possibilities: In one case, TXPKTRDY field in UDP\_CSR has already been set. In the other instance, TXPKTRDY is not set. - TXPKTRDY is not set: - Reset the endpoint to clear the FIFO (pointers). (See, Section 37.7.9 "UDP Reset Endpoint Register".) - TXPKTRDY has already been set: - Clear TXPKTRDY so that no packet is ready to be sent - Reset the endpoint to clear the FIFO (pointers). (See, Section 37.7.9 "UDP Reset Endpoint Register".) #### **Endpoints With Dual-Banks** There are two possibilities: In one case, TXPKTRDY field in UDP\_CSR has already been set. In the other instance, TXPKTRDY is not set. - TXPKTRDY is not set: - Reset the endpoint to clear the FIFO (pointers). (See, Section 37.7.9 "UDP Reset Endpoint Register".) - TXPKTRDY has already been set: - Clear TXPKTRDY and read it back until actually read at 0. - Set TXPKTRDY and read it back until actually read at 1. - Clear TXPKTRDY so that no packet is ready to be sent. - Reset the endpoint to clear the FIFO (pointers). (See, Section 37.7.9 "UDP Reset Endpoint Register".) # 37.6.3 Controlling Device States A USB device has several possible states. Refer to Chapter 9 of the Universal Serial Bus Specification, Rev 2.0. Figure 37-14. USB Device State Diagram Movement from one state to another depends on the USB bus state or on standard requests sent through control transactions via the default endpoint (endpoint 0). After a period of bus inactivity, the USB device enters Suspend Mode. Accepting Suspend/Resume requests from the USB host is mandatory. Constraints in Suspend Mode are very strict for bus-powered applications; devices may not consume more than $500~\mu\text{A}$ on the USB bus. While in Suspend Mode, the host may wake up a device by sending a resume signal (bus activity) or a USB device may send a wake up request to the host, e.g., waking up a PC by moving a USB mouse. The wake up feature is not mandatory for all devices and must be negotiated with the host. ### 37.6.3.1 Not Powered State Self powered devices can detect 5V VBUS using a PIO as described in the typical connection section. When the device is not connected to a host, device power consumption can be reduced by disabling MCK for the UDP, disabling UDPCK and disabling the transceiver. DDP and DDM lines are pulled down by 330 $K\Omega$ resistors. ### 37.6.3.2 Entering Attached State To enable integrated pullup, the PUON bit in the UDP TXVC register must be set. **Warning**: To write to the UDP\_TXVC register, MCK clock must be enabled on the UDP. This is done in the Power Management Controller. After pullup connection, the device enters the powered state. In this state, the UDPCK and MCK must be enabled in the Power Management Controller. The transceiver can remain disabled. #### 37.6.3.3 From Powered State to Default State After its connection to a USB host, the USB device waits for an end-of-bus reset. The unmaskable flag ENDBUSRES is set in the register UDP\_ISR and an interrupt is triggered. Once the ENDBUSRES interrupt has been triggered, the device enters Default State. In this state, the UDP software must: - Enable the default endpoint, setting the EPEDS flag in the UDP\_CSR[0] register and, optionally, enabling the interrupt for endpoint 0 by writing 1 to the UDP\_IER register. The enumeration then begins by a control transfer. - Configure the interrupt mask register which has been reset by the USB reset detection - Enable the transceiver clearing the TXVDIS flag in the UDP\_TXVC register. In this state UDPCK and MCK must be enabled. **Warning**: Each time an ENDBUSRES interrupt is triggered, the Interrupt Mask Register and UDP\_CSR registers have been reset. #### 37.6.3.4 From Default State to Address State After a set address standard device request, the USB host peripheral enters the address state. **Warning**: Before the device enters in address state, it must achieve the Status IN transaction of the control transfer, i.e., the UDP device sets its new address once the TXCOMP flag in the UDP\_CSR[0] register has been received and cleared. To move to address state, the driver software sets the FADDEN flag in the UDP\_GLB\_STAT register, sets its new address, and sets the FEN bit in the UDP\_FADDR register. ### 37.6.3.5 From Address State to Configured State Once a valid Set Configuration standard request has been received and acknowledged, the device enables endpoints corresponding to the current configuration. This is done by setting the EPEDS and EPTYPE fields in the UDP CSRx registers and, optionally, enabling corresponding interrupts in the UDP IER register. #### 37.6.3.6 Entering in Suspend State When a Suspend (no bus activity on the USB bus) is detected, the RXSUSP signal in the UDP\_ISR register is set. This triggers an interrupt if the corresponding bit is set in the UDP\_IMR register. This flag is cleared by writing to the UDP\_ICR register. Then the device enters Suspend Mode. In this state bus powered devices must drain less than 500uA from the 5V VBUS. As an example, the microcontroller switches to slow clock, disables the PLL and main oscillator, and goes into Idle Mode. It may also switch off other devices on the board. The USB device peripheral clocks can be switched off. Resume event is asynchronously detected. MCK and UDPCK can be switched off in the Power Management controller and the USB transceiver can be disabled by setting the TXVDIS field in the UDP\_TXVC register. **Warning**: Read, write operations to the UDP registers are allowed only if MCK is enabled for the UDP peripheral. Switching off MCK for the UDP peripheral must be one of the last operations after writing to the UDP\_TXVC and acknowledging the RXSUSP. ### 37.6.3.7 Receiving a Host Resume In suspend mode, a resume event on the USB bus line is detected asynchronously, transceiver and clocks are disabled (however the pullup shall not be removed). Once the resume is detected on the bus, the WAKEUP signal in the UDP\_ISR is set. It may generate an interrupt if the corresponding bit in the UDP\_IMR register is set. This interrupt may be used to wake up the core, enable PLL and main oscillators and configure clocks. **Warning**: Read, write operations to the UDP registers are allowed only if MCK is enabled for the UDP peripheral. MCK for the UDP must be enabled before clearing the WAKEUP bit in the UDP\_ICR register and clearing TXVDIS in the UDP\_TXVC register. ### 37.6.3.8 Sending a Device Remote Wakeup In Suspend state it is possible to wake up the host sending an external resume. - The device must wait at least 5 ms after being entered in suspend before sending an external resume. - The device has 10 ms from the moment it starts to drain current and it forces a K state to resume the host. - The device must force a K state from 1 to 15 ms to resume the host Before sending a K state to the host, MCK, UDPCK and the transceiver must be enabled. Then to enable the remote wakeup feature, the RMWUPE bit in the UDP\_GLB\_STAT register must be enabled. To force the K state on the line, a transition of the ESR bit from 0 to 1 has to be done in the UDP\_GLB\_STAT register. This transition must be accomplished by first writing a 0 in the ESR bit and then writing a 1. The K state is automatically generated and released according to the USB 2.0 specification. # 37.7 USB Device Port (UDP) User Interface **WARNING:** The UDP peripheral clock in the Power Management Controller (PMC) must be enabled before any read/write operations to the UDP registers, including the UDP\_TXVC register. Table 37-6. Register Mapping | Offset | Register | Name | Access | Reset | |-----------------|----------------------------------------|-------------------------|------------|-------------| | 0x000 | Frame Number Register | UDP_FRM_NUM | Read-only | 0x0000_0000 | | 0x004 | Global State Register | UDP_GLB_STAT | Read-write | 0x0000_0010 | | 0x008 | Function Address Register | UDP_FADDR | Read-write | 0x0000_0100 | | 0x00C | Reserved | _ | _ | _ | | 0x010 | Interrupt Enable Register | UDP_IER | Write-only | | | 0x014 | Interrupt Disable Register | UDP_IDR | Write-only | | | 0x018 | Interrupt Mask Register | UDP_IMR | Read-only | 0x0000_1200 | | 0x01C | Interrupt Status Register | UDP_ISR | Read-only | _(1) | | 0x020 | Interrupt Clear Register | UDP_ICR | Write-only | | | 0x024 | Reserved | _ | _ | _ | | 0x028 | Reset Endpoint Register | UDP_RST_EP | Read-write | 0x0000_0000 | | 0x02C | Reserved | _ | _ | _ | | 0x030 | Endpoint Control and Status Register 0 | UDP_CSR0 | Read-write | 0x0000_0000 | | | | | | | | 0x030 + 0x4 * 7 | Endpoint Control and Status Register 7 | UDP_CSR7 | Read-write | 0x0000_0000 | | 0x050 | Endpoint FIFO Data Register 0 | UDP_FDR0 | Read-write | 0x0000_0000 | | | | | | | | 0x050 + 0x4 * 7 | Endpoint FIFO Data Register 7 | UDP_FDR7 | Read-write | 0x0000_0000 | | 0x070 | Reserved | _ | _ | _ | | 0x074 | Transceiver Control Register | UDP_TXVC <sup>(2)</sup> | Read-write | 0x0000_0100 | | 0x078 - 0xFC | Reserved | _ | _ | _ | Notes: 1. Reset values are not defined for UDP\_ISR. 2. See Warning above the "Register Mapping" on this page. # 37.7.1 UDP Frame Number Register Name: UDP\_FRM\_NUM **Address:** 0x40034000 Access: Read-only | A00033. | rtodd orny | | | | | | | |---------|------------|----|------|------|---------|--------|---------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | FRM_OK | FRM_ERR | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | - | FRM_NUM | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | FRM_ | _NUM | | | | | | | | | | | | | # • FRM\_NUM[10:0]: Frame Number as Defined in the Packet Field Formats This 11-bit value is incremented by the host on a per frame basis. This value is updated at each start of frame. Value Updated at the SOF\_EOP (Start of Frame End of Packet). # • FRM\_ERR: Frame Error This bit is set at SOF\_EOP when the SOF packet is received containing an error. This bit is reset upon receipt of SOF\_PID. ### • FRM\_OK: Frame OK This bit is set at SOF\_EOP when the SOF packet is received without any error. This bit is reset upon receipt of SOF\_PID (Packet Identification). In the Interrupt Status Register, the SOF interrupt is updated upon receiving SOF\_PID. This bit is set without waiting for EOP. Note: In the 8-bit Register Interface, FRM\_OK is bit 4 of FRM\_NUM\_H and FRM\_ERR is bit 3 of FRM\_NUM\_L. # 37.7.2 UDP Global State Register Name: UDP\_GLB\_STAT **Address:** 0x40034004 Access: Read-write | 7100000. | rtodd Willo | | | | | | | |----------|-------------|----|--------|---------|-----|-------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | - | - | - | - | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | RMWUPE | RSMINPR | ESR | CONFG | FADDEN | This register is used to get and set the device state as specified in Chapter 9 of the USB Serial Bus Specification, Rev.2.0. ### • FADDEN: Function Address Enable #### Read: 0 = Device is not in address state. 1 = Device is in address state. #### Write: 0 = No effect, only a reset can bring back a device to the default state. 1 = Sets device in address state. This occurs after a successful Set Address request. Beforehand, the UDP\_FADDR register must have been initialized with Set Address parameters. Set Address must complete the Status Stage before setting FADDEN. Refer to chapter 9 of the *Universal Serial Bus Specification*, *Rev. 2.0* for more details. ### CONFG: Configured #### Read: 0 = Device is not in configured state. 1 = Device is in configured state. #### Write: 0 = Sets device in a non configured state 1 = Sets device in configured state. The device is set in configured state when it is in address state and receives a successful Set Configuration request. Refer to Chapter 9 of the *Universal Serial Bus Specification*, *Rev. 2.0* for more details. ### . ESR: Enable Send Resume 0 = Mandatory value prior to starting any Remote Wake Up procedure. 1 = Starts the Remote Wake Up procedure if this bit value was 0 and if RMWUPE is enabled. ### • RMWUPE: Remote Wake Up Enable 0 = The Remote Wake Up feature of the device is disabled. 1 = The Remote Wake Up feature of the device is enabled. # 37.7.3 UDP Function Address Register UDP FADDR | | 051 _176511 | | | | | | | |----------|-------------|----|----|------|----|----|-----| | Address: | 0x40034008 | | | | | | | | Access: | Read-write | | | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | FEN | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | | | | FADD | | | | # • FADD[6:0]: Function Address Value The Function Address Value must be programmed by firmware once the device receives a set address request from the host, and has achieved the status stage of the no-data control sequence. Refer to the Universal Serial Bus Specification, Rev. 2.0 for more information. After power up or reset, the function address value is set to 0. ### • FEN: Function Enable Read: Name: 0 = Function endpoint disabled. 1 = Function endpoint enabled. Write: 0 = Disables function endpoint. 1 = Default value. The Function Enable bit (FEN) allows the microcontroller to enable or disable the function endpoints. The microcontroller sets this bit after receipt of a reset from the host. Once this bit is set, the USB device is able to accept and transfer data packets from and to the host. # 37.7.4 UDP Interrupt Enable Register Name: UDP\_IER Address: 0x40034010 Access: Write-only | Access. | write-only | | | | | | | |---------|------------|--------|--------|--------|--------|--------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | 1 | 1 | 1 | - | 1 | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | WAKEUP | ı | SOFINT | EXTRSM | RXRSM | RXSUSP | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EP7INT | EP6INT | EP5INT | EP4INT | EP3INT | EP2INT | EP1INT | EP0INT | - EP0INT: Enable Endpoint 0 Interrupt - EP1INT: Enable Endpoint 1 Interrupt - EP2INT: Enable Endpoint 2Interrupt - EP3INT: Enable Endpoint 3 Interrupt - EP4INT: Enable Endpoint 4 Interrupt - EP5INT: Enable Endpoint 5 Interrupt - EP6INT: Enable Endpoint 6 Interrupt - EP7INT: Enable Endpoint 7 Interrupt - 0 = No effect. - 1 = Enables corresponding Endpoint Interrupt. - RXSUSP: Enable UDP Suspend Interrupt - 0 = No effect. - 1 = Enables UDP Suspend Interrupt. - RXRSM: Enable UDP Resume Interrupt - 0 = No effect. - 1 = Enables UDP Resume Interrupt. - SOFINT: Enable Start Of Frame Interrupt - 0 = No effect. - 1 = Enables Start Of Frame Interrupt. - WAKEUP: Enable UDP bus Wakeup Interrupt - 0 = No effect. - 1 = Enables USB bus Interrupt. # 37.7.5 UDP Interrupt Disable Register Name: UDP\_IDR Address: 0x40034014 Access: Write-only | ACCESS. | vviite-only | | | | | | | |---------|-------------|--------|--------|--------|--------|--------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | _ | _ | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | WAKEUP | _ | SOFINT | EXTRSM | RXRSM | RXSUSP | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EP7INT | EP6INT | EP5INT | EP4INT | EP3INT | EP2INT | EP1INT | EP0INT | • EP0INT: Disable Endpoint 0 Interrupt • EP1INT: Disable Endpoint 1 Interrupt • EP2INT: Disable Endpoint 2 Interrupt • EP3INT: Disable Endpoint 3 Interrupt • EP4INT: Disable Endpoint 4 Interrupt • EP5INT: Disable Endpoint 5 Interrupt • EP6INT: Disable Endpoint 6 Interrupt • EP7INT: Disable Endpoint 7 Interrupt 0 = No effect. 1 = Disables corresponding Endpoint Interrupt. • RXSUSP: Disable UDP Suspend Interrupt 0 = No effect. 1 = Disables UDP Suspend Interrupt. • RXRSM: Disable UDP Resume Interrupt 0 = No effect. 1 = Disables UDP Resume Interrupt. • SOFINT: Disable Start Of Frame Interrupt 0 = No effect. 1 = Disables Start Of Frame Interrupt - WAKEUP: Disable USB Bus Interrupt - 0 = No effect. - 1 = Disables USB Bus Wakeup Interrupt. # 37.7.6 UDP Interrupt Mask Register Name: UDP\_IMR Address: 0x40034018 Access: Read-only | Access: | Read-only | | | | | | | |---------|-----------|--------|--------|--------|--------|--------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | _ | _ | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | _ | _ | _ | _ | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | WAKEUP | BIT12 | SOFINT | EXTRSM | RXRSM | RXSUSP | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EP7INT | EP6INT | EP5INT | EP4INT | EP3INT | EP2INT | EP1INT | EP0INT | • EP0INT: Mask Endpoint 0 Interrupt • EP1INT: Mask Endpoint 1 Interrupt • EP2INT: Mask Endpoint 2 Interrupt EP3INT: Mask Endpoint 3 Interrupt EP4INT: Mask Endpoint 4 Interrupt EP5INT: Mask Endpoint 5 Interrupt • EP6INT: Mask Endpoint 6 Interrupt • EP7INT: Mask Endpoint 7 Interrupt 0 = Corresponding Endpoint Interrupt is disabled. 1 = Corresponding Endpoint Interrupt is enabled. # RXSUSP: Mask UDP Suspend Interrupt 0 = UDP Suspend Interrupt is disabled. 1 = UDP Suspend Interrupt is enabled. ### RXRSM: Mask UDP Resume Interrupt. 0 = UDP Resume Interrupt is disabled. 1 = UDP Resume Interrupt is enabled. ### SOFINT: Mask Start Of Frame Interrupt 0 = Start of Frame Interrupt is disabled. 1 = Start of Frame Interrupt is enabled. ### • BIT12: UDP\_IMR Bit 12 Bit 12 of UDP\_IMR cannot be masked and is always read at 1. # • WAKEUP: USB Bus WAKEUP Interrupt 0 = USB Bus Wakeup Interrupt is disabled. 1 = USB Bus Wakeup Interrupt is enabled. Note: When the USB block is in suspend mode, the application may power down the USB logic. In this case, any USB HOST resume request that is made must be taken into account and, thus, the reset value of the RXRSM bit of the register UDP\_IMR is enabled. # 37.7.7 UDP Interrupt Status Register Name: UDP\_ISR Address: 0x4003401C Access: Read-only | Access: | Read-only | | | | | | | |---------|-----------|--------|-----------|--------|--------|--------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | - | - | _ | - | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | WAKEUP | ENDBUSRES | SOFINT | EXTRSM | RXRSM | RXSUSP | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EP7INT | EP6INT | EP5INT | EP4INT | EP3INT | EP2INT | EP1INT | EP0INT | • EP0INT: Endpoint 0 Interrupt Status • EP1INT: Endpoint 1 Interrupt Status • EP2INT: Endpoint 2 Interrupt Status • EP3INT: Endpoint 3 Interrupt Status • EP4INT: Endpoint 4 Interrupt Status • EP5INT: Endpoint 5 Interrupt Status EP6INT: Endpoint 6 Interrupt Status • EP7INT: Endpoint 7Interrupt Status 0 = No Endpoint0 Interrupt pending. 1 = Endpoint0 Interrupt has been raised. Several signals can generate this interrupt. The reason can be found by reading UDP\_CSR0: RXSETUP set to 1 RX DATA BK0 set to 1 RX\_DATA\_BK1 set to 1 TXCOMP set to 1 STALLSENT set to 1 EP0INT is a sticky bit. Interrupt remains valid until EP0INT is cleared by writing in the corresponding UDP\_CSR0 bit. # • RXSUSP: UDP Suspend Interrupt Status 0 = No UDP Suspend Interrupt pending. 1 = UDP Suspend Interrupt has been raised. The USB device sets this bit when it detects no activity for 3ms. The USB device enters Suspend mode. # • RXRSM: UDP Resume Interrupt Status 0 = No UDP Resume Interrupt pending. 1 = UDP Resume Interrupt has been raised. The USB device sets this bit when a UDP resume signal is detected at its port. After reset, the state of this bit is undefined, the application must clear this bit by setting the RXRSM flag in the UDP\_ICR register. ### SOFINT: Start of Frame Interrupt Status 0 = No Start of Frame Interrupt pending. 1 = Start of Frame Interrupt has been raised. This interrupt is raised each time a SOF token has been detected. It can be used as a synchronization signal by using isochronous endpoints. ### ENDBUSRES: End of BUS Reset Interrupt Status 0 = No End of Bus Reset Interrupt pending. 1 = End of Bus Reset Interrupt has been raised. This interrupt is raised at the end of a UDP reset sequence. The USB device must prepare to receive requests on the endpoint 0. The host starts the enumeration, then performs the configuration. ## WAKEUP: UDP Resume Interrupt Status 0 = No Wakeup Interrupt pending. 1 = A Wakeup Interrupt (USB Host Sent a RESUME or RESET) occurred since the last clear. After reset the state of this bit is undefined, the application must clear this bit by setting the WAKEUP flag in the UDP\_ICR register. # 37.7.8 UDP Interrupt Clear Register Name: UDP\_ICR Address: 0x40034020 Access: Write-only | Access: | Write-only | | | | | | | |---------|------------|--------|-----------|--------|--------|-------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | - | - | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | - | _ | _ | - | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | WAKEUP | ENDBUSRES | SOFINT | EXTRSM | RXRSM | RXSUSP | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | _ | _ | _ | _ | _ | # • RXSUSP: Clear UDP Suspend Interrupt 0 = No effect. 1 = Clears UDP Suspend Interrupt. # • RXRSM: Clear UDP Resume Interrupt 0 = No effect. 1 = Clears UDP Resume Interrupt. ### SOFINT: Clear Start Of Frame Interrupt 0 = No effect. 1 = Clears Start Of Frame Interrupt. # • ENDBUSRES: Clear End of Bus Reset Interrupt 0 = No effect. 1 = Clears End of Bus Reset Interrupt. # • WAKEUP: Clear Wakeup Interrupt 0 = No effect. 1 = Clears Wakeup Interrupt. # 37.7.9 UDP Reset Endpoint Register Name: UDP\_RST\_EP Address: 0x40034028 Access: Read-write | Access: | Read-write | | | | | | | |---------|------------|-----|-----|-----|-----|-----|-----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | | | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | - | | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EP7 | EP6 | EP5 | EP4 | EP3 | EP2 | EP1 | EP0 | | | | | | | | | | • EP0: Reset Endpoint 0 • EP1: Reset Endpoint 1 • EP2: Reset Endpoint 2 • EP3: Reset Endpoint 3 EP4: Reset Endpoint 4 • EP5: Reset Endpoint 5 • EP6: Reset Endpoint 6 • EP7: Reset Endpoint 7 This flag is used to reset the FIFO associated with the endpoint and the bit RXBYTECOUNT in the register UDP\_CSRx.It also resets the data toggle to DATA0. It is useful after removing a HALT condition on a BULK endpoint. Refer to Chapter 5.8.5 in the *USB Serial Bus Specification*, *Rev.2.0*. **Warning:** This flag must be cleared at the end of the reset. It does not clear UDP\_CSRx flags. 0 = No reset. 1 = Forces the corresponding endpoint FIF0 pointers to 0, therefore RXBYTECNT field is read at 0 in UDP\_CSRx register. Resetting the endpoint is a two-step operation: - 1. Set the corresponding EPx field. - 2. Clear the corresponding EPx field. # 37.7.10 UDP Endpoint Control and Status Register Name: UDP\_CSRx [x = 0..7] Address: 0x40034030 | Access: | Read-write | | | | | | | | |-----------|-------------|------------|----------|------------------------|-----------|-----------------|--------|--| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | _ | - | - | _ | - | RXBYTECNT | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | RXBYTECNT | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | EPEDS | - | _ | _ | DTGLE | | EPTYPE | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DIR | RX_DATA_BK1 | FORCESTALL | TXPKTRDY | STALLSENT/<br>ISOERROR | RXSETUP | RX_DATA_<br>BK0 | TXCOMP | | **WARNING**: Due to synchronization between MCK and UDPCK, the software application must wait for the end of the write operation before executing another write by polling the bits which must be set/cleared. ``` #if defined ( __ICCARM___ ) #define nop() (__no_operation()) #elif defined ( ___GNUC___ ) #define nop() __asm__ __volatile__ ( "nop" ) #endif /// Bitmap for all status bits in CSR that are not effected by a value 1. #define REG_NO_EFFECT_1_ALL AT91C_UDP_RX_DATA_BK0\ AT91C_UDP_RX_DATA_BK1\ AT91C_UDP_STALLSENT\ AT91C_UDP_RXSETUP\ | AT91C_UDP_TXCOMP /// Sets the specified bit(s) in the UDP_CSR register. /// \param endpoint The endpoint number of the CSR to process. /// \param flags The bitmap to set to 1. #define SET_CSR(endpoint, flags) \ { \ volatile unsigned int reg; \ reg = AT91C_BASE_UDP->UDP_CSR[endpoint] ; \ reg |= REG_NO_EFFECT_1_ALL; \ reg |= (flags); \ AT91C_BASE_UDP->UDP_CSR[endpoint] = reg; \ for( nop_count=0; nop_count<15; nop_count++ ) {\</pre> nop();\ } \ } /// Clears the specified bit(s) in the UDP_CSR register. /// \param endpoint The endpoint number of the CSR to process. /// \param flags The bitmap to clear to 0. #define CLEAR_CSR(endpoint, flags) \ ``` In a preemptive environment, set or clear the flag and wait for a time of 1 UDPCK clock cycle and 1peripheral clock cycle. However, RX\_DATA\_BKO, TXPKTRDY, RX\_DATA\_BK1 require wait times of 3 UDPCK clock cycles and 5 peripheral clock cycles before accessing DPR. # • TXCOMP: Generates an IN Packet with Data Previously Written in the DPR This flag generates an interrupt while it is set to one. Write (Cleared by the firmware): 0 = Clear the flag, clear the interrupt. 1 = No effect. Read (Set by the USB peripheral): 0 = Data IN transaction has not been acknowledged by the Host. 1 = Data IN transaction is achieved, acknowledged by the Host. After having issued a Data IN transaction setting TXPKTRDY, the device firmware waits for TXCOMP to be sure that the host has acknowledged the transaction. ### • RX DATA BK0: Receive Data Bank 0 This flag generates an interrupt while it is set to one. Write (Cleared by the firmware): 0 = Notify USB peripheral device that data have been read in the FIFO's Bank 0. 1 = To leave the read value unchanged. Read (Set by the USB peripheral): 0 = No data packet has been received in the FIFO's Bank 0. 1 = A data packet has been received, it has been stored in the FIFO's Bank 0. When the device firmware has polled this bit or has been interrupted by this signal, it must transfer data from the FIFO to the microcontroller memory. The number of bytes received is available in RXBYTCENT field. Bank 0 FIFO values are read through the UDP\_FDRx register. Once a transfer is done, the device firmware must release Bank 0 to the USB peripheral device by clearing RX\_DATA\_BK0. After setting or clearing this bit, a wait time of 3 UDPCK clock cycles and 3 peripheral clock cycles is required before accessing DPR. ### • RXSETUP: Received Setup This flag generates an interrupt while it is set to one. Read: 0 = No setup packet available. 1 = A setup data packet has been sent by the host and is available in the FIFO. Write: 0 = Device firmware notifies the USB peripheral device that it has read the setup data in the FIFO. 1 = No effect. This flag is used to notify the USB device firmware that a valid Setup data packet has been sent by the host and successfully received by the USB device. The USB device firmware may transfer Setup data from the FIFO by reading the UDP\_FDRx register to the microcontroller memory. Once a transfer has been done, RXSETUP must be cleared by the device firmware. Ensuing Data OUT transaction is not accepted while RXSETUP is set. ## STALLSENT: Stall Sent (Control, Bulk Interrupt Endpoints)/ISOERROR (Isochronous Endpoints) This flag generates an interrupt while it is set to one. **STALLSENT:** This ends a STALL handshake. Read: 0 = The host has not acknowledged a STALL. 1 = Host has acknowledged the stall. Write: 0 = Resets the STALLSENT flag, clears the interrupt. 1 = No effect. This is mandatory for the device firmware to clear this flag. Otherwise the interrupt remains. Refer to chapters 8.4.5 and 9.4.5 of the *Universal Serial Bus Specification, Rev. 2.0* for more information on the STALL handshake. **ISOERROR:** A CRC error has been detected in an isochronous transfer. Read: 0 = No error in the previous isochronous transfer. 1 = CRC error has been detected, data available in the FIFO are corrupted. Write: 0 = Resets the ISOERROR flag, clears the interrupt. 1 = No effect. # • TXPKTRDY: Transmit Packet Ready This flag is cleared by the USB device. This flag is set by the USB device firmware. Read: 0 = There is no data to send. 1 = The data is waiting to be sent upon reception of token IN. Write: 0 = Can be used in the procedure to cancel transmission data. (See, Section 37.6.2.5 "Transmit Data Cancellation" on page 947) 1 = A new data payload has been written in the FIFO by the firmware and is ready to be sent. This flag is used to generate a Data IN transaction (device to host). Device firmware checks that it can write a data payload in the FIFO, checking that TXPKTRDY is cleared. Transfer to the FIFO is done by writing in the UDP\_FDRx register. Once the data payload has been transferred to the FIFO, the firmware notifies the USB device setting TXPKTRDY to one. USB bus transactions can start. TXCOMP is set once the data payload has been received by the host. After setting or clearing this bit, a wait time of 3 UDPCK clock cycles and 3 peripheral clock cycles is required before accessing DPR. ### FORCESTALL: Force Stall (used by Control, Bulk and Isochronous Endpoints) Read: 0 = Normal state. 1 = Stall state. Write: 0 = Return to normal state. 1 = Send STALL to the host. Refer to chapters 8.4.5 and 9.4.5 of the *Universal Serial Bus Specification, Rev. 2.0* for more information on the STALL handshake. Control endpoints: During the data stage and status stage, this bit indicates that the microcontroller cannot complete the request. Bulk and interrupt endpoints: This bit notifies the host that the endpoint is halted. The host acknowledges the STALL, device firmware is notified by the STALLSENT flag. ### RX\_DATA\_BK1: Receive Data Bank 1 (only used by endpoints with ping-pong attributes) This flag generates an interrupt while it is set to one. Write (Cleared by the firmware): 0 = Notifies USB device that data have been read in the FIFO's Bank 1. 1 = To leave the read value unchanged. Read (Set by the USB peripheral): 0 = No data packet has been received in the FIFO's Bank 1. 1 = A data packet has been received, it has been stored in FIFO's Bank 1. When the device firmware has polled this bit or has been interrupted by this signal, it must transfer data from the FIFO to microcontroller memory. The number of bytes received is available in RXBYTECNT field. Bank 1 FIFO values are read through UDP\_FDRx register. Once a transfer is done, the device firmware must release Bank 1 to the USB device by clearing RX\_DATA\_BK1. After setting or clearing this bit, a wait time of 3 UDPCK clock cycles and 3 peripheral clock cycles is required before accessing DPR. # • DIR: Transfer Direction (only available for control endpoints) Read-write 0 = Allows Data OUT transactions in the control data stage. 1 = Enables Data IN transactions in the control data stage. Refer to Chapter 8.5.3 of the *Universal Serial Bus Specification, Rev. 2.0* for more information on the control data stage. This bit must be set before UDP\_CSRx/RXSETUP is cleared at the end of the setup stage. According to the request sent in the setup data packet, the data stage is either a device to host (DIR = 1) or host to device (DIR = 0) data transfer. It is not necessary to check this bit to reverse direction for the status stage. # • EPTYPE[2:0]: Endpoint Type Read-Write | Value | Name | Description | |-------|----------|-----------------| | 000 | CTRL | Control | | 001 | ISO_OUT | Isochronous OUT | | 101 | ISO_IN | Isochronous IN | | 010 | BULK_OUT | Bulk OUT | | 110 | BULK_IN | Bulk IN | | 011 | INT_OUT | Interrupt OUT | | 111 | INT_IN | Interrupt IN | # • DTGLE: Data Toggle Read-only 0 = Identifies DATA0 packet. 1 = Identifies DATA1 packet. Refer to Chapter 8 of the *Universal Serial Bus Specification, Rev. 2.0* for more information on DATA0, DATA1 packet definitions. # • EPEDS: Endpoint Enable Disable Read: 0 = Endpoint disabled. 1 = Endpoint enabled. Write: 0 = Disables endpoint. 1 = Enables endpoint. Control endpoints are always enabled. Reading or writing this field has no effect on control endpoints. Note: After reset, all endpoints are configured as control endpoints (zero). ### RXBYTECNT[10:0]: Number of Bytes Available in the FIFO Read-only When the host sends a data packet to the device, the USB device stores the data in the FIFO and notifies the microcontroller. The microcontroller can load the data from the FIFO by reading RXBYTECENT bytes in the UDP\_FDRx register. # 37.7.11 UDP FIFO Data Register Name: UDP\_FDRx [x = 0..7] Address: 0x40034050 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----------|----|----|----|----|----|----|----| | _ | _ | _ | _ | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | ı | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | FIFO_DATA | | | | | | | | # • FIFO\_DATA[7:0]: FIFO Data Value The microcontroller can push or pop values in the FIFO through this register. RXBYTECNT in the corresponding UDP\_CSRx register is the number of bytes to be read from the FIFO (sent by the host). The maximum number of bytes to write is fixed by the Max Packet Size in the Standard Endpoint Descriptor. It can not be more than the physical memory size associated to the endpoint. Refer to the *Universal Serial Bus Specification*, *Rev. 2.0* for more information. # 37.7.12 UDP Transceiver Control Register Name: UDP\_TXVC Address: 0x40034074 Access: Read-write | 7100000. | riodd Willo | | | | | | | |----------|--------------|----|----------|----|----|------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | - | - | - | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | 1 | 1 | 1 | _ | | | <del>-</del> | - | - | - | - | | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | 1 | 1 | PUON | TXVDIS | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | | | | | <u> </u> | • | | | | **WARNING:** The UDP peripheral clock in the Power Management Controller (PMC) must be enabled before any read/write operations to the UDP registers including the UDP\_TXVC register. ### • TXVDIS: Transceiver Disable When UDP is disabled, power consumption can be reduced significantly by disabling the embedded transceiver. This can be done by setting TXVDIS field. To enable the transceiver, TXVDIS must be cleared. ### • PUON: Pullup On 0: The $1.5 \text{K}\Omega$ integrated pullup on DDP is disconnected. 1: The 1.5 K $\Omega$ integrated pullup on DDP is connected. **NOTE**: If the USB pullup is not connected on DDP, the user should not write in any UDP register other than the UDP\_TXVC register. This is because if DDP and DDM are floating at 0, or pulled down, then SE0 is received by the device with the consequence of a USB Reset. # 38. Analog Comparator Controller (ACC) # 38.1 Description The Analog Comparator Controller configures the Analog Comparator and generates an interrupt according to the user settings. The analog comparator embeds 8 to 1 multiplexers on both inputs. The Analog Comparator compares two voltages and the result of this comparison gives a compare output. The user can select a high-speed or low-power option. Additionally, the hysteresis level, edge detection and polarity are configurable. The ACC can also generate a compare event which can be used by the PWM. Refer to Figure 38-1 on page 973 for detailed schematics. ## 38.2 Embedded Characteristics - 8 User Analog Inputs Selectable for Comparison - 4 Voltage References Selectable for Comparison: Temperature Sensor, ADVREF, DAC0 and DAC1 - Interrupt Generation - Compare Event Fault Generation for PWM # 38.3 Block Diagram Figure 38-1. Analog Comparator Controller Block Diagram # 38.4 Pin Name List Table 38-1. ACC Pin List | Pin Name | Description | Туре | |------------|------------------------------------|--------| | AD0AD7 | Analog Inputs | Input | | TS | On-Chip Temperature Sensor | Input | | ADVREF | ADC Voltage Reference. | Input | | DAC0, DAC1 | On-Chip DAC Outputs | Input | | FAULT | Drives internal fault input of PWM | Output | # 38.5 Product Dependencies #### 38.5.1 I/O Lines The analog input pins (AD0-AD7 and DAC0-1) are multiplexed with PIO lines. In this case, the assignment of the ACC inputs is automatically done as soon as the corresponding input is enabled by writing the ACC Mode register (SELMINUS and SELPLUS). #### 38.5.2 Power Management The ACC is clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the Analog Comparator Controller clock. Note that the voltage regulator needs to be activated to use the Analog Comparator. ### 38.5.3 Interrupt The ACC has an interrupt line connected to the Interrupt Controller (IC). Handling the ACC interrupt requires programming the Interrupt Controller before configuring the ACC. Table 38-2. Peripheral IDs | Instance | ID | | | |----------|----|--|--| | ACC | 33 | | | #### 38.5.4 Fault Output The ACC has the FAULT output connected to the FAULT input of PWM. Please refer to chapter Section 38.6.5 "Fault Mode" and implementation of the PWM in the product. # 38.6 Functional Description #### 38.6.1 ACC Description The Analog Comparator Controller mainly controls the analog comparator settings. There is also post processing of the analog comparator output. The output of the analog comparator is masked for the time the output may be invalid. This situation is encountered as soon as the analog comparator settings are modified. A comparison flag is triggered by an event on the output of the analog comparator and an interrupt can be generated accordingly. The event on the analog comparator output can be selected among falling edge, rising edge or any edge. The registers for programming are listed in Table 38-3 on page 976. ### 38.6.2 Analog Settings The user can select the input hysteresis and configure high-speed or low-speed options. - shortest propagation delay/highest current consumption - longest propagation delay/lowest current consumption ### 38.6.3 Write Protection System In order to provide security to the Analog Comparator Controller, a write protection system has been implemented. The write protection mode prevents writing "ACC Mode Register" and "ACC Analog Control Register". When this mode is enabled and one of the protected registers is written, the register write request is canceled. Due to the nature of the write protection feature, enabling and disabling the write protection mode requires a security code. Thus when enabling or disabling the write protection mode, the WPKEY field of the ACC\_WPMR register must be filled with the "ACC" ASCII code (corresponding to 0x414343), otherwise the register write will be canceled. #### 38.6.4 Automatic Output Masking Period As soon as the analog comparator settings change, the output is invalid for a duration depending on ISEL current. A masking period is automatically triggered as soon as a write access is performed on ACC\_MR or ACC\_ACR registers (whatever the register data content). When ISEL = 0, the mask period is 8\*tMCK, else 128\*tMCK. The masking period is reported by reading a negative value (bit 31 set) on ACC\_ISR register #### 38.6.5 Fault Mode The FAULT output can be used to propagate a comparison match and act immediately via combinatorial logic by using the FAULT output which is directly connected to the FAULT input of the PWM. The source of the FAULT output can be configured to be either a combinational value derived from the analog comparator output or the MCK resynchronized value (Refer to Figure 38-1 "Analog Comparator Controller Block Diagram"). # Analog Comparator Controller (ACC) User Interface Table 38-3. **Register Mapping** | Offset | Register | Name | Access | Reset | |-----------|-------------------------------|----------|------------|-------| | 0x00 | Control Register | ACC_CR | Write-only | | | 0x04 | Mode Register | ACC_MR | Read-write | 0 | | 0x08-0x20 | Reserved | | | | | 0x24 | Interrupt Enable Register | ACC_IER | Write-only | | | 0x28 | Interrupt Disable Register | ACC_IDR | Write-only | | | 0x2C | Interrupt Mask Register | ACC_IMR | Read-only | 0 | | 0x30 | Interrupt Status Register | ACC_ISR | Read-only | 0 | | 0x34-0x90 | Reserved | | | | | 0x94 | Analog Control Register | ACC_ACR | Read-write | 0 | | 0x98-0xE0 | Reserved | | | | | 0xE4 | Write Protect Mode Register | ACC_WPMR | Read-write | 0 | | 0xE8 | Write Protect Status Register | ACC_WPSR | Read-only | 0 | | 0xEC-0xF8 | Reserved | | | | | 0xFC | Reserved | _ | _ | _ | # 38.7.1 ACC Control Register Name: ACC\_CR Address: 0x40040000 Access: Write-only | | - | | | | | | | |----|----|----|----|----|----|----|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | _ | SWRST | # • SWRST: SoftWare ReSeT 0 = no effect. 1 = resets the module. # 38.7.2 ACC Mode Register Name: ACC\_MR Address: 0x40040004 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|---------|-------|-----|----|----------|----|------| | _ | - | - | - | - | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | - | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | FE | SELFS | INV | _ | EDGETYP | | ACEN | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | SELPLUS | | | - | SELMINUS | | | This register can only be written if the WPEN bit is cleared in the "ACC Write Protect Mode Register". # • SELMINUS: SELection for MINUS comparator input 0..7 = selects the input to apply on analog comparator SELMINUS comparison input. | Value | Name | Description | | | |-------|--------|---------------|--|--| | 0 | TS | Select TS | | | | 1 | ADVREF | Select ADVREF | | | | 2 | DAC0 | Select DAC0 | | | | 3 | DAC1 | Select DAC1 | | | | 4 | AD0 | Select AD0 | | | | 5 | AD1 | Select AD1 | | | | 6 | AD2 | Select AD2 | | | | 7 | AD3 | Select AD3 | | | # • SELPLUS: SELection for PLUS comparator input 0..7 = selects the input to apply on analog comparator SELPLUS comparison input. | Value | Name | Description | |-------|------|-------------| | 0 | AD0 | Select AD0 | | 1 | AD1 | Select AD1 | | 2 | AD2 | Select AD2 | | 3 | AD3 | Select AD3 | | 4 | AD4 | Select AD4 | | 5 | AD5 | Select AD5 | | 6 | AD6 | Select AD6 | | 7 | AD7 | Select AD7 | # • ACEN: Analog Comparator ENable 0 (DIS) = Analog Comparator Disabled. 1 (EN) = Analog Comparator Enabled. #### • EDGETYP: EDGE TYPe | Value | Name | Description | | | | |-------|---------|---------------------------------------|--|--|--| | 0 | RISING | only rising edge of comparator output | | | | | 1 | FALLING | falling edge of comparator output | | | | | 2 | ANY | any edge of comparator output | | | | # • INV: INVert comparator output 0 (DIS) = Analog Comparator output is directly processed. 1 (EN) = Analog Comparator output is inverted prior to being processed. #### SELFS: SELection of Fault Source 0 (CF) = the CF flag is used to drive the FAULT output. 1 (OUTPUT) = the output of the Analog Comparator flag is used to drive the FAULT output. #### • FE: Fault Enable 0 (DIS) = the FAULT output is tied to 0. 1 (EN) = the FAULT output is driven by the signal defined by SELFS. # 38.7.3 ACC Interrupt Enable Register Name: ACC\_IER Address: 0x40040024 Access: Write-only | | , | | | | | | | |----|----|----|----|----|----|----|----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | - | _ | _ | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | _ | CE | # • CE: Comparison Edge 0 = no effect. <sup>1 =</sup> enables the interruption when the selected edge (defined by EDGETYP) occurs. # 38.7.4 ACC Interrupt Disable Register Name: ACC\_IDR Address: 0x40040028 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|----| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | - | - | - | _ | CE | # • CE: Comparison Edge 0 = no effect. <sup>1 =</sup> disables the interruption when the selected edge (defined by EDGETYP) occurs. # 38.7.5 ACC Interrupt Mask Register Name: ACC\_IMR Address: 0x4004002C Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|----| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | _ | CE | # • CE: Comparison Edge 0 =the interruption is disabled. 1 = the interruption is enabled. # 38.7.6 ACC Interrupt Status Register Name: ACC\_ISR Address: 0x40040030 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------|----|----|----|----|----|-----|----| | MASK | - | - | - | - | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | - | - | _ | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | SCO | CE | #### • CE: Comparison Edge 0 = no edge occurred (defined by EDGETYP) on analog comparator output since the last read of ACC\_ISR register. 1 = a selected edge (defined by EDGETYP) on analog comparator output occurred since the last read of ACC\_ISR register. #### • SCO: Synchronized Comparator Output Returns an image of Analog Comparator Output after being pre-processed (refer to Figure 38-1 on page 973). If INV = 0 SCO = 0 if inn > inp SCO = 1 if inp > inn If INV = 1 SCO = 1 if inn > inp SCO = 0 if inp > inn #### • MASK: 0 = The CE flag is valid. 1 = The CE flag and SCO value are invalid. # 38.7.7 ACC Analog Control Register Name: ACC\_ACR Address: 0x40040094 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|-----|------| | _ | _ | _ | - | - | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | _ | - | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | - | _ | _ | - | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | HY | 'ST | ISEL | This register can only be written if the WPEN bit is cleared in "ACC Write Protect Mode Register". # • ISEL: Current SELection Refer to the product Electrical Characteristics. 0 (LOPW) = low power option. 1 (HISP) = high speed option. #### • HYST: HYSTeresis selection 0 to 3: Refer to the product Electrical Characteristics. # 38.7.8 ACC Write Protect Mode Register Name: ACC\_WPMR Address: 0x400400E4 Access: Read-write | ricaa wiito | | | | | | | |-------------|----|-------------------------|-------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------| | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | WP | KEY | | | | | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | WP | KEY | | | | | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | WPKEY | | | | | | | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | - | WPEN | | | 22 | 30 29<br>22 21<br>14 13 | 30 29 28 WP 22 21 20 WP 14 13 12 WP | 30 29 28 27 WPKEY 22 21 20 19 WPKEY 14 13 12 11 WPKEY | 30 29 28 27 26 WPKEY 22 21 20 19 18 WPKEY 14 13 12 11 10 WPKEY | 30 29 28 27 26 25 WPKEY 22 21 20 19 18 17 WPKEY 14 13 12 11 10 9 WPKEY | #### • WPEN: Write Protect Enable 0 = disables the Write Protect if WPKEY corresponds to 0x414343 ("ACC" in ASCII). 1 = enables the Write Protect if WPKEY corresponds to 0x414343 ("ACC" in ASCII). #### Protects the registers: - "ACC Mode Register" on page 978 - "ACC Analog Control Register" on page 984 # • WPKEY: Write Protect KEY This security code is needed to set/reset the WPROT bit value (see Section 38.6.3 "Write Protection System" for details). Must be filled with "ACC" ASCII code. # 38.7.9 ACC Write Protect Status Register Name: ACC\_WPSR Address: 0x400400E8 Access: Read-only | Access: | Read-only | | | | | | | |---------|-----------|----|----|----|----|----|----------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | _ | _ | - | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | - | - | WPROTERR | #### • WPROTERR: Write PROTection ERRor 0 = no Write Protect Violation has occurred since the last read of the ACC\_WPSR register. 1 = a Write Protect Violation (WPEN = 1) has occurred since the last read of the ACC\_WPSR register. # 39. Analog-to-Digital Converter (ADC) # 39.1 Description The ADC is based on a 12-bit Converter (ADC) managed by an ADC Controller. Refer to the Block Diagram: Figure 39-1. It also integrates a 16-to-1 analog multiplexer, making possible the analog-to-digital conversions of 16 analog lines. The conversions extend from 0V to ADVREF. The ADC supports an 10-bit or 12-bit resolution mode, and conversion results are reported in a common register for all channels, as well as in a channel-dedicated register. Software trigger, external trigger on rising edge of the ADTRG pin or internal triggers from Timer Counter output(s) are configurable. The comparison circuitry allows automatic detection of values below a threshold, higher than a threshold, in a given range or outside the range, thresholds and ranges being fully configurable. The ADC Controller internal fault output is directly connected to PWM Fault input. This input can be asserted by means of comparison circuitry in order to immediately put the PWM outputs in a safe state (pure combinational path). The ADC also integrates a Sleep Mode and a conversion sequencer and connects with a PDC channel. These features reduce both power consumption and processor intervention. This ADC has a selectable single-ended or fully differential input and benefits from a 2-bit programmable gain. A whole set of reference voltages is generated internally from a single external reference voltage node that may be equal to the analog supply voltage. An external decoupling capacitance is required for noise filtering. A digital error correction circuit based on the multi-bit redundant signed digit (RSD) algorithm is employed in order to reduce INL and DNL errors. Finally, the user can configure ADC timings, such as Startup Time and Tracking Time. # 39.2 Embedded Characteristics - Native 12-bit resolution and 10-bit resolution for low voltage operation - Integrated Multiplexer Offering Up to 16 Independent Analog Inputs Individual Enable and Disable of Each Channel - 1 MHz Conversion Rate - Wide Range Power Supply Operation - Programmable Gain (1,2,4) For Maximum Full Scale Input Range 0 VDD - Selectable Single Ended or Differential Input Voltage - Integrated temperature sensor - Automatic Calibration mode - Hardware or Software Trigger - External Trigger Pin - Timer Counter Outputs (Corresponding TIOA Trigger) - Internal Trigger Counter - Trigger on Pen Contact Detection - PWM Event Line - Drive of PWM Fault Input - Peripheral Data Controller (PDC) Support - Possibility of ADC Timings Configuration - Two Sleep Modes and Conversion Sequencer - Automatic Wakeup on Trigger and Back to Sleep Mode after Conversions of all Enabled Channels - Possibility of Customized Channel Sequence - Standby Mode for Fast Wakeup Time Response - Power Down Capability - Automatic Window Comparison of Converted Values - Write Protect Registers # 39.3 Block Diagram Figure 39-1. Analog-to-Digital Converter Block Diagram # 39.4 Signal Description Table 39-1. ADC Pin Description | Pin Name | Description | |---------------------------|-----------------------| | ADVREF | Reference voltage | | AD0 - AD14 <sup>(1)</sup> | Analog input channels | | ADTRG | External trigger | Note: 1. AD15 is not an actual pin but is connected to a temperature sensor. # 39.5 Product Dependencies #### 39.5.1 Power Management The ADC Controller is not continuously clocked. The programmer must first enable the ADC Controller MCK in the Power Management Controller (PMC) before using the ADC Controller. However, if the application does not require ADC operations, the ADC Controller clock can be stopped when not needed and restarted when necessary. Configuring the ADC Controller does not require the ADC Controller clock to be enabled. #### 39.5.2 Interrupt Sources The ADC interrupt line is connected on one of the internal sources of the Interrupt Controller. Using the ADC interrupt requires the interrupt controller to be programmed first. Table 39-2. Peripheral IDs | Instance | ID | |----------|----| | ADC | 29 | #### 39.5.3 Analog Inputs The analog input pins can be multiplexed with PIO lines. In this case, the assignment of the ADC input is automatically done as soon as the corresponding channel is enabled by writing the register ADC\_CHER. By default, after reset, the PIO line is configured as input with its pull-up enabled and the ADC input is connected to the GND. #### 39.5.4 Temperature Sensor The temperature sensor is connected to Channel 15 of the ADC. The temperature sensor provides an output voltage $V_T$ that is proportional to absolute temperature (PTAT). To activate the temperature sensor, TSON bit (ADC\_ACR) needs to be set. #### 39.5.5 I/O Lines The pin ADTRG may be shared with other peripheral functions through the PIO Controller. In this case, the PIO Controller should be set accordingly to assign the pin ADTRG to the ADC function. Table 39-3. I/O Lines | Instance | Signal | I/O Line | Peripheral | |----------|-------------|----------|------------| | ADC | ADTRG | PA8 | В | | ADC | AD0 | PA17 | X1 | | ADC | AD1 | PA18 | X1 | | ADC | AD2/WKUP9 | PA19 | X1 | | ADC | AD3/WKUP10 | PA20 | X1 | | ADC | AD4/RTCOUT0 | PB0 | X1 | | ADC | AD5/RTCOUT1 | PB1 | X1 | | ADC | AD6/WKUP12 | PB2 | X1 | | ADC | AD7 | PB3 | X1 | | ADC | AD8 | PA21 | X1 | | ADC | AD9 | PA22 | X1 | | ADC | AD10 | PC13 | X1 | Table 39-3. I/O Lines (Continued) | ADC | AD11 | PC15 | X1 | |-----|------|------|----| | ADC | AD12 | PC12 | X1 | | ADC | AD13 | PC29 | X1 | | ADC | AD14 | PC30 | X1 | # 39.5.6 Timer Triggers Timer Counters may or may not be used as hardware triggers depending on user requirements. Thus, some or all of the timer counters may be unconnected. #### 39.5.7 PWM Event Line PWM Event Lines may or may not be used as hardware triggers depending on user requirements. #### 39.5.8 Fault Output The ADC Controller has the FAULT output connected to the FAULT input of PWM. Please refer to Section 39.6.13 "Fault Output" and implementation of the PWM in the product. #### 39.5.9 Conversion Performances For performance and electrical characteristics of the ADC, see the product DC Characteristics section. # 39.6 Functional Description #### 39.6.1 Analog-to-digital Conversion The ADC uses the ADC Clock to perform conversions. Converting a single analog value to a 12-bit digital data requires Tracking Clock cycles as defined in the field TRACKTIM of the "ADC Mode Register" on page 1005 and Transfer Clock cycles as defined in the field TRANSFER of the same register. The ADC Clock frequency is selected in the PRESCAL field of the Mode Register (ADC\_MR). The tracking phase starts during the conversion of the previous channel. If the tracking time is longer than the conversion time, the tracking phase is extended to the end of the previous conversion. The ADC clock range is between MCK/2, if PRESCAL is 0, and MCK/512, if PRESCAL is set to 255 (0xFF). PRESCAL must be programmed in order to provide an ADC clock frequency according to the parameters given in the product Electrical Characteristics section. Figure 39-2. Sequence of ADC conversions when Tracking time > Conversion time Read the ADC LCDR Trigger event (Hard or Soft) ADC ON Commands ADC Start from controller to analog cell ADC\_SEL LCDR DRDY Transfer Period Transfer Period Transfer Period Start Up Conversion Conversion Conversion Time of CH0 of CH1 of CH2 & & & 8 Tracking Tracking Tracking Tracking of CH0 of CH1 of CH2 of CH3 Figure 39-3. Sequence of ADC conversions when Tracking time < Conversion time #### 39.6.2 Conversion Reference The conversion is performed on a full range between 0V and the reference voltage pin ADVREF. Analog inputs between these voltages convert to values based on a linear conversion. #### 39.6.3 Conversion Resolution The ADC supports 10-bit or 12-bit resolutions. The 10-bit selection is performed by setting the LOWRES bit in the ADC Mode Register (ADC\_MR). By default, after a reset, the resolution is the highest and the DATA field in the data registers is fully used. By setting the LOWRES bit, the ADC switches to the lowest resolution and the conversion results can be read in the lowest significant bits of the data registers. The two highest bits of the DATA field in the corresponding ADC CDR register and of the LDATA field in the ADC LCDR register read 0. Moreover, when a PDC channel is connected to the ADC, 12-bit or 10-bit resolution sets the transfer request size to 16 bits. #### 39.6.4 Conversion Results When a conversion is completed, the resulting 12-bit digital value is stored in the Channel Data Register (ADC\_CDRx) of the current channel and in the ADC Last Converted Data Register (ADC\_LCDR). By setting the TAG option in the ADC\_EMR, the ADC\_LCDR presents the channel number associated to the last converted data in the CHNB field. The channel EOC bit in the Status Register (ADC\_SR) is set and the DRDY is set. In the case of a connected PDC channel, DRDY rising triggers a data transfer request. In any case, either EOC and DRDY can trigger an interrupt. Reading one of the ADC\_CDR registers clears the corresponding EOC bit. Reading ADC\_LCDR clears the DRDY bit and EOC bit corresponding to the last converted channel. Figure 39-4. EOCx and DRDY Flag Behavior If the ADC\_CDR is not read before further incoming data is converted, the corresponding Overrun Error (OVREx) flag is set in the Overrun Status Register (ADC\_OVER). Likewise, new data converted when DRDY is high sets the GOVRE bit (General Overrun Error) in ADC\_SR. The OVREx flag is automatically cleared when ADC\_OVER is read, and GOVRE flag is automatically cleared when ADC\_SR is read. Figure 39-5. GOVRE and OVREx Flag Behavior **Warning:** If the corresponding channel is disabled during a conversion or if it is disabled and then reenabled during a conversion, its associated data and its corresponding EOC and OVRE flags in ADC\_SR are unpredictable. #### 39.6.5 Conversion Triggers Conversions of the active analog channels are started with a software or hardware trigger. The software trigger is provided by writing the Control Register (ADC\_CR) with the START bit at 1. The hardware trigger can be one of the TIOA outputs of the Timer Counter channels, PWM Event line, or the external trigger input of the ADC (ADTRG). The hardware trigger is selected with the TRGSEL field in the Mode Register (ADC\_MR). The selected hardware trigger is enabled with the TRGEN bit in the Mode Register (ADC\_MR). The minimum time between 2 consecutive trigger events must be strictly greater than the duration time of the longest conversion sequence according to configuration of registers ADC\_MR, ADC\_CHSR, ADC\_SEQR1, ADC\_SEQR2. If a hardware trigger is selected, the start of a conversion is triggered after a delay starting at each rising edge of the selected signal. Due to asynchronous handling, the delay may vary in a range of 2 MCK clock periods to 1 ADC clock period. If one of the TIOA outputs is selected, the corresponding Timer Counter channel must be programmed in Waveform Mode. Only one start command is necessary to initiate a conversion sequence on all the channels. The ADC hardware logic automatically performs the conversions on the active channels, then waits for a new request. The Channel Enable (ADC\_CHER) and Channel Disable (ADC\_CHDR) Registers permit the analog channels to be enabled or disabled independently. If the ADC is used with a PDC, only the transfers of converted data from enabled channels are performed and the resulting data buffers should be interpreted accordingly. #### 39.6.6 Sleep Mode and Conversion Sequencer The ADC Sleep Mode maximizes power saving by automatically deactivating the ADC when it is not being used for conversions. Sleep Mode is selected by setting the SLEEP bit in the Mode Register ADC\_MR. The Sleep mode is automatically managed by a conversion sequencer, which can automatically process the conversions of all channels at lowest power consumption. This mode can be used when the minimum period of time between 2 successive trigger events is greater than the startup period of Analog-Digital converter (See the product ADC Characteristics section). When a start conversion request occurs, the ADC is automatically activated. As the analog cell requires a start-up time, the logic waits during this time and starts the conversion on the enabled channels. When all conversions are complete, the ADC is deactivated until the next trigger. Triggers occurring during the sequence are not taken into account. A fast wake-up mode is available in the ADC Mode Register (ADC\_MR) as a compromise between power saving strategy and responsiveness. Setting the FWUP bit to '1' enables the fast wake-up mode. In fast wake-up mode the ADC cell is not fully deactivated while no conversion is requested, thereby providing less power saving but faster wakeup. The conversion sequencer allows automatic processing with minimum processor intervention and optimized power consumption. Conversion sequences can be performed periodically using a Timer/Counter output or the PWM event line. The periodic acquisition of several samples can be processed automatically without any intervention of the processor thanks to the PDC. The sequence can be customized by programming the Sequence Channel Registers, ADC\_SEQR1 and ADC\_SEQR2 and setting to 1 the USEQ bit of the Mode Register (ADC\_MR). The user can choose a specific order of channels and can program up to 16 conversions by sequence. The user is totally free to create a personal sequence, by writing channel numbers in ADC\_SEQR1 and ADC\_SEQR2. Not only can channel numbers be written in any sequence, channel numbers can be repeated several times. Only enabled sequence bitfields are converted, consequently to program a 15-conversion sequence, the user can simply put a disable in ADC\_CHSR[15], thus disabling the 16THCH field of ADC\_SEQR2. If all ADC channels (i.e. 16) are used on an application board, there is no restriction of usage of the user sequence. But as soon as some ADC channels are not enabled for conversion but rather used as pure digital inputs, the respective indexes of these channels cannot be used in the user sequence fields (ADC\_SEQR1, ADC\_SEQR2 bitfields). For example, if channel 4 is disabled (ADC\_CSR[4] = 0), ADC\_SEQR1, ADC\_SEQR2 register bitfields USCH1 up to USCH16 must not contain the value 4. Thus the length of the user sequence may be limited by this behavior. As an example, if only 4 channels over 16 (CH0 up to CH3) are selected for ADC conversions, the user sequence length cannot exceed 4 channels. Each trigger event may launch up to 4 successive conversions of any combination of channels 0 up to 3 but no more (i.e. in this case the sequence CH0, CH0, CH1, CH1, CH1 is impossible). A sequence that repeats several times the same channel requires more enabled channels than channels actually used for conversion. For example, a sequence like CH0, CH0, CH1, CH1 requires 4 enabled channels (4 free channels on application boards) whereas only CH0, CH1 are really converted. Note: The reference voltage pins always remain connected in normal mode as in sleep mode. #### 39.6.7 Comparison Window The ADC Controller features automatic comparison functions. It compares converted values to a low threshold or a high threshold or both, according to the CMPMODE function chosen in the Extended Mode Register (ADC\_EMR). The comparison can be done on all channels or only on the channel specified in CMPSEL field of ADC\_EMR. To compare all channels the CMP\_ALL parameter of ADC\_EMR should be set. Moreover a filtering option can be set by writing the number of consecutive comparison errors needed to raise the flag. This number can be written and read in the CMPFILTER field of ADC\_EMR. The flag can be read on the COMPE bit of the Interrupt Status Register (ADC\_ISR) and can trigger an interrupt. The High Threshold and the Low Threshold can be read/write in the Comparison Window Register (ADC\_CWR). If the comparison window is to be used with LOWRES bit in ADC\_MR set to 1, the thresholds do not need to be adjusted as adjustment will be done internally. Whether or not the LOWRES bit is set, thresholds must always be configured in consideration of the maximum ADC resolution. #### 39.6.8 Differential Inputs The ADC can be used either as a single ended ADC (DIFF bit equal to 0) or as a fully differential ADC (DIFF bit equal to 1) as shown in Figure 39-6. By default, after a reset, the ADC is in single ended mode. If ANACH is set in ADC\_MR the ADC can apply a different mode on each channel. Otherwise the parameters of CH0 are applied to all channels. The same inputs are used in single ended or differential mode. In single ended mode, inputs are managed by a 16:1 channels analog multiplexer. In the fully differential mode, inputs are managed by an 8:1 channels analog multiplexer. See Table 39-4 and Table 39-5. Table 39-4. Input Pins and Channel Number in Single Ended Mode | Input Pins | Channel Number | |------------|----------------| | AD0 | СНО | | AD1 | CH1 | | AD2 | CH2 | | AD3 | СН3 | | AD4 | CH4 | | AD5 | CH5 | | AD6 | CH6 | | AD7 | CH7 | | AD8 | CH8 | | AD9 | СН9 | | AD10 | CH10 | | AD11 | CH11 | | AD12 | CH12 | | AD13 | CH13 | | AD14 | CH14 | | AD15 | CH15 | Table 39-5. Input Pins and Channel Number In Differential Mode | Input Pins | Channel Number | |------------|----------------| | AD0-AD1 | CH0 | | AD2-AD3 | CH2 | | AD4-AD5 | CH4 | | AD6-AD7 | CH6 | | AD8-AD9 | CH8 | | AD10-AD11 | CH10 | | AD12-AD13 | CH12 | | AD14-AD15 | CH14 | #### 39.6.9 Input Gain and Offset The ADC has a built in Programmable Gain Amplifier (PGA) and Programmable Offset. The Programmable Gain Amplifier can be set to gains of 1/2, 1, 2 and 4. The Programmable Gain Amplifier can be used either for single ended applications or for fully differential applications. If ANACH is set in ADC\_MR the ADC can apply different gain and offset on each channel. Otherwise the parameters of CH0 are applied to all channels. The gain is configurable through the GAIN bit of the Channel Gain Register (ADC\_CGR) as shown in Table 39-6. Table 39-6. Gain of the Sample and Hold Unit: GAIN Bits and DIFF Bit. | GAIN<0:1> | GAIN (DIFF = 0) | GAIN (DIFF = 1) | |-----------|-----------------|-----------------| | 00 | 1 | 0.5 | | 01 | 1 | 1 | | 10 | 2 | 2 | | 11 | 4 | 2 | To allow full range, analog offset of the ADC can be configured by the OFFSET bit of the Channel Offset Register (ADC\_COR). The Offset is only available in Single Ended Mode. Table 39-7. Offset of the Sample and Hold Unit: OFFSET DIFF and Gain (G) | OFFSET Bit | OFFSET (DIFF = 0) | OFFSET (DIFF = 1) | |------------|-------------------|-------------------| | 0 | 0 | 0 | | 1 | (G-1)Vrefin/2 | U | Figure 39-6. Analog Full Scale Ranges in Single Ended/Differential Applications Versus Gain and Offset # 39.6.10 ADC Timings Each ADC has its own minimal Startup Time that is programmed through the field STARTUP in the Mode Register, ADC\_MR. A minimal Tracking Time is necessary for the ADC to guarantee the best converted final value between two channel selections. This time has to be programmed through the TRACKTIM bit field in the Mode Register, ADC\_MR. When the gain, offset or differential input parameters of the analog cell change between two channels, the analog cell may need a specific settling time before starting the tracking phase. In that case, the controller automatically waits during the settling time defined in the "ADC Mode Register". Obviously, if the ANACH option is not set, this time is unused. **Warning:** No input buffer amplifier to isolate the source is included in the ADC. This must be taken into consideration to program a precise value in the TRACKTIM field. See the product ADC Characteristics section. #### 39.6.11 Automatic Calibration The ADC features an automatic calibration (AUTOCALIB) mode for gain errors (calibration). The automatic calibration sequence can be started at any time writing to '1' the AUTOCAL bit of the ADC Control Register. The end of calibration sequence is given by the EOCAL bit in the interrupt status register (ADC\_ISR), and an interrupt is generated if EOCAL interrupt has been enabled (ADC\_IER). The calibration sequence will perform an automatic calibration on all enabled channels. The gain settings of all enabled channels must be set before starting the AUTOCALIB sequence. If the gain settings (ADC\_CGR register) for a given channel are changed, the AUTOCALIB sequence must then be started again. The calibration data (on one or more enabled channels) is stored in the internal ADC memory. Then, when a new conversion is started (on one or more enabled channels), the converted value (in ADC\_LCDR or ADC\_CDRx registers) is a calibrated value. Autocalibration is for settings, not for channels. Therefore, if the gain already has been calibrated, and a new channel with the same settings is enabled after the initial calibration, there is no need to restart a calibration. If different enabled channels have different gain settings, the corresponding channels must be enabled before starting the calibration. If a software reset is performed (SWRST bit in ADC\_CR) or after power up (or wake-up from Backup mode), the calibration data in the ADC memory is lost. Changing the ADC running mode (in ADC\_CR register) does not affect the calibration data. Changing the ADC reference voltage (ADVREF pin) requires a new calibration sequence. For calibration time, gain error after calibration, refer to the 12-bit ADC electrical characteristics section of the product. #### 39.6.12 Buffer Structure The PDC read channel is triggered each time a new data is stored in ADC\_LCDR register. The same structure of data is repeatedly stored in ADC\_LCDR register each time a trigger event occurs. Depending on user mode of operation (ADC\_MR, ADC\_CHSR, ADC\_SEQR1, ADC\_SEQR2) the structure differs. Each data transferred to PDC buffer, carried on a half-word (16-bit), consists of last converted data right aligned and when TAG is set in ADC\_EMR register, the 4 most significant bits are carrying the channel number thus allowing an easier post-processing in the PDC buffer or better checking the PDC buffer integrity. #### 39.6.13 Fault Output The ADC Controller internal fault output is directly connected to PWM fault input. Fault output may be asserted according to the configuration of ADC\_EMR (Extended Mode Register) and ADC\_CWR (Compare Window Register) and converted values. When the Compare occurs, the ADC fault output generates a pulse of one Master Clock Cycle to the PWM fault input. This fault line can be enabled or disabled within PWM. Should it be activated and asserted by the ADC Controller, the PWM outputs are immediately placed in a safe state (pure combinational path). Note that the ADC fault output connected to the PWM is not the COMPE bit. Thus the Fault Mode (FMOD) within the PWM configuration must be FMOD = 1. # 39.6.14 Write Protection Registers To prevent any single software error that may corrupt ADC behavior, certain address spaces can be write-protected by setting the WPEN bit in the "ADC Write Protect Mode Register" (ADC\_WPMR). If a write access to the protected registers is detected, then the WPVS flag in the ADC Write Protect Status Register (ADC\_WPSR) is set and the field WPVSRC indicates in which register the write access has been attempted. The WPVS flag is reset by writing the ADC Write Protect Mode Register (ADC\_WPMR) with the appropriate access key, WPKEY. #### The protected registers are: - "ADC Mode Register" on page 1005 - "ADC Channel Sequence 1 Register" on page 1008 - "ADC Channel Sequence 2 Register" on page 1009 - "ADC Channel Enable Register" on page 1010 - "ADC Channel Disable Register" on page 1011 - "ADC Extended Mode Register" on page 1019 - "ADC Compare Window Register" on page 1020 - "ADC Channel Gain Register" on page 1021 - "ADC Channel Offset Register" on page 1022 # 39.7 Analog-to-Digital Converter (ADC) User Interface Any offset not listed in Table 39-8 must be considered as "reserved". Table 39-8. Register Mapping | Offset | Register | Name | Access | Reset | |-------------|-------------------------------|-----------|------------|------------| | 0x00 | Control Register | ADC_CR | Write-only | _ | | 0x04 | Mode Register | ADC_MR | Read-write | 0x00000000 | | 80x0 | Channel Sequence Register 1 | ADC_SEQR1 | Read-write | 0x00000000 | | 0x0C | Channel Sequence Register 2 | ADC_SEQR2 | Read-write | 0x00000000 | | 0x10 | Channel Enable Register | ADC_CHER | Write-only | _ | | 0x14 | Channel Disable Register | ADC_CHDR | Write-only | _ | | 0x18 | Channel Status Register | ADC_CHSR | Read-only | 0x00000000 | | 0x1C | Reserved | _ | _ | _ | | 0x20 | Last Converted Data Register | ADC_LCDR | Read-only | 0x00000000 | | 0x24 | Interrupt Enable Register | ADC_IER | Write-only | _ | | 0x28 | Interrupt Disable Register | ADC_IDR | Write-only | _ | | 0x2C | Interrupt Mask Register | ADC_IMR | Read-only | 0x00000000 | | 0x30 | Interrupt Status Register | ADC_ISR | Read-only | 0x00000000 | | 0x34 | Reserved | _ | _ | _ | | 0x38 | Reserved | _ | _ | - | | 0x3C | Overrun Status Register | ADC_OVER | Read-only | 0x00000000 | | 0x40 | Extended Mode Register | ADC_EMR | Read-write | 0x00000000 | | 0x44 | Compare Window Register | ADC_CWR | Read-write | 0x00000000 | | 0x48 | Channel Gain Register | ADC_CGR | Read-write | 0x00000000 | | 0x4C | Channel Offset Register | ADC_COR | Read-write | 0x00000000 | | 0x50 | Channel Data Register 0 | ADC_CDR0 | Read-only | 0x00000000 | | 0x54 | Channel Data Register 1 | ADC_CDR1 | Read-only | 0x00000000 | | | | | | | | 0x8C | Channel Data Register 14 | ADC_CDR14 | Read-only | 0x00000000 | | 0x90 - 0x90 | Reserved | _ | _ | _ | | 0x94 | Analog Control Register | ADC_ACR | Read-write | 0x00000100 | | 0x98 - 0xAC | Reserved | - | _ | _ | | 0xC4 - 0xE0 | Reserved | _ | _ | - | | 0xE4 | Write Protect Mode Register | ADC_WPMR | Read-write | 0x00000000 | | 0xE8 | Write Protect Status Register | ADC_WPSR | Read-only | 0x00000000 | | 0xEC - 0xF8 | Reserved | _ | _ | - | | 0xFC | Reserved | _ | _ | _ | <sup>2.</sup> If an offset is not listed in the table it must be considered as "reserved". # 39.7.1 ADC Control Register Name: ADC\_CR Address: 0x40038000 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|---------|----|-------|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | - | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | - | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | - | - | AUTOCAL | - | START | SWRST | #### • SWRST: Software Reset 0 = No effect. 1 = Resets the ADC simulating a hardware reset. #### • START: Start Conversion 0 = No effect. 1 = Begins analog-to-digital conversion. # • AUTOCAL: Automatic Calibration of ADC 0 = No effect. 1 = Launch an automatic calibration of the ADC cell on next sequence. # 39.7.2 ADC Mode Register Name: ADC\_MR Address: 0x40038004 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |---------|------|-------|--------|------|--------|------|-------| | USEQ | _ | TRAN | ISFER | | TRAC | KTIM | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | ANACH | _ | SETT | TLING | | STAF | RTUP | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | PRE | SCAL | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | FREERUN | FWUP | SLEEP | LOWRES | | TRGSEL | | TRGEN | This register can only be written if the WPEN bit is cleared in "ADC Write Protect Mode Register" on page 1025. # • TRGEN: Trigger Enable | Value | Name | Description | |-------|------|-------------------------------------------------------------------------------------| | 0 | DIS | Hardware triggers are disabled. Starting a conversion is only possible by software. | | 1 | EN | Hardware trigger selected by TRGSEL field is enabled. | # • TRGSEL: Trigger Selection | Value | Name | Description | |-------|-----------|-------------------------------------------| | 0 | ADC_TRIG0 | External trigger | | 1 | ADC_TRIG1 | TIO Output of the Timer Counter Channel 0 | | 2 | ADC_TRIG2 | TIO Output of the Timer Counter Channel 1 | | 3 | ADC_TRIG3 | TIO Output of the Timer Counter Channel 2 | | 4 | ADC_TRIG4 | PWM Event Line 0 | | 5 | ADC_TRIG5 | PWM Event Line 1 | | 6 | ADC_TRIG6 | Reserved | | 7 | _ | Reserved | # • LOWRES: Resolution | Value | Name | Description | |-------|---------|-------------------| | 0 | BITS_12 | 12-bit resolution | | 1 | BITS_10 | 10-bit resolution | # • SLEEP: Sleep Mode | Value | Name | Description | |-------|--------|-------------------------------------------------------------------------------------------| | 0 | NORMAL | Normal Mode: The ADC Core and reference voltage circuitry are kept ON between conversions | | 1 | SLEEP | Sleep Mode: The ADC Core and reference voltage circuitry are OFF between conversions | # • FWUP: Fast Wake Up | Value | Name | Description | |-------|------|----------------------------------------------------------------------------------------------| | 0 | OFF | Normal Sleep Mode: The sleep mode is defined by the SLEEP bit | | 1 | ON | Fast Wake Up Sleep Mode: The Voltage reference is ON between conversions and ADC Core is OFF | # • FREERUN: Free Run Mode | Value | Name | Description | |-------|------|--------------------------------------------| | 0 | OFF | Normal Mode | | 1 | ON | Free Run Mode: Never wait for any trigger. | # • PRESCAL: Prescaler Rate Selection ADCClock = MCK / ( (PRESCAL+1) \* 2 ) # • STARTUP: Start Up Time | Value | Name | Description | |-------|--------|-------------------------| | 0 | SUT0 | 0 periods of ADCClock | | 1 | SUT8 | 8 periods of ADCClock | | 2 | SUT16 | 16 periods of ADCClock | | 3 | SUT24 | 24 periods of ADCClock | | 4 | SUT64 | 64 periods of ADCClock | | 5 | SUT80 | 80 periods of ADCClock | | 6 | SUT96 | 96 periods of ADCClock | | 7 | SUT112 | 112 periods of ADCClock | | 8 | SUT512 | 512 periods of ADCClock | | 9 | SUT576 | 576 periods of ADCClock | | 10 | SUT640 | 640 periods of ADCClock | | 11 | SUT704 | 704 periods of ADCClock | | 12 | SUT768 | 768 periods of ADCClock | | 13 | SUT832 | 832 periods of ADCClock | | 14 | SUT896 | 896 periods of ADCClock | | 15 | SUT960 | 960 periods of ADCClock | # • SETTLING: Analog Settling Time | Value | Name | Description | |-------|-------|------------------------| | 0 | AST3 | 3 periods of ADCClock | | 1 | AST5 | 5 periods of ADCClock | | 2 | AST9 | 9 periods of ADCClock | | 3 | AST17 | 17 periods of ADCClock | # • ANACH: Analog Change | Value | Name | Description | |-------|---------|----------------------------------------------------------------------------------------| | 0 | NONE | No analog change on channel switching: DIFF0, GAIN0 and OFF0 are used for all channels | | 1 | ALLOWED | Allows different analog settings for each channel. See ADC_CGR and ADC_COR Registers | # • TRACKTIM: Tracking Time Tracking Time = (TRACKTIM + 1) \* ADCClock periods. # • TRANSFER: Transfer Period Transfer Period = (TRANSFER \* 2 + 3) ADCClock periods. # • USEQ: Use Sequence Enable | Value | Name | Description | |-------|-----------|-------------------------------------------------------------------------------------------------| | 0 | NUM_ORDER | Normal Mode: The controller converts channels in a simple numeric order. | | 1 | REG_ORDER | User Sequence Mode: The sequence respects what is defined in ADC_SEQR1 and ADC_SEQR2 registers. | # 39.7.3 ADC Channel Sequence 1 Register Name: ADC\_SEQR1 Address: 0x40038008 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|-------|----|----|----|-------|----| | _ | | USCH8 | | - | | USCH7 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | | USCH6 | | _ | | USCH5 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | | USCH4 | | _ | | USCH3 | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | This register can only be written if the WPEN bit is cleared in "ADC Write Protect Mode Register" on page 1025. #### • USCHx: User Sequence Number x The sequence number x (USCHx) can be programmed by the Channel number CHy where y is the value written in this field. The allowed range is 0 up to 7. So it is only possible to use the sequencer from CH0 to CH7. This register activates only if ADC\_MR(USEQ) field is set to '1'. Any USCHx field is taken into account only if ADC\_CHSR(CHx) register field reads logical '1' else any value written in USCHx does not add the corresponding channel in the conversion sequence. When configuring consecutive fields with the same value, the associated channel is sampled as many time as the number of consecutive values, this part of the conversion sequence being triggered by a unique event. Configuring the same value in different fields leads to multiple samples of the same channel during the conversion sequence. This can be done consecutively, or not, according to user needs. ## 39.7.4 ADC Channel Sequence 2 Register Name: ADC\_SEQR2 Address: 0x4003800C Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|--------|----|----|--------|--------|----| | _ | | USCH16 | | | USCH15 | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | | USCH14 | | _ | | USCH13 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | | USCH12 | | _ | | USCH11 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | | USCH10 | | - | | USCH9 | | This register can only be written if the WPEN bit is cleared in "ADC Write Protect Mode Register" on page 1025. ### • USCHx: User Sequence Number x The sequence number x (USCHx) can be programmed by the Channel number CHy where y is the value written in this field. The allowed range is 0 up to 7. So it is only possible to use the sequencer from CH0 to CH7. This register activates only if ADC\_MR(USEQ) field is set to '1'. Any USCHx field is taken into account only if ADC\_CHSR(CHx) register field reads logical '1' else any value written in USCHx does not add the corresponding channel in the conversion sequence. When configuring consecutive fields with the same value, the associated channel is sampled as many time as the number of consecutive values, this part of the conversion sequence being triggered by a unique event. Configuring the same value in different fields leads to multiple samples of the same channel during the conversion sequence. This can be done consecutively, or not, according to user needs. # 39.7.5 ADC Channel Enable Register Name: ADC\_CHER Address: 0x40038010 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------|------|------|------|------|------|-----|-----| | _ | _ | _ | - | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | CH9 | CH8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CH7 | CH6 | CH5 | CH4 | CH3 | CH2 | CH1 | CH0 | This register can only be written if the WPEN bit is cleared in "ADC Write Protect Mode Register" on page 1025. # • CHx: Channel x Enable 0 = No effect. Note: if USEQ = 1 in ADC\_MR register, CHx corresponds to the xth channel of the sequence described in ADC\_SEQR1 and ADC\_SEQR2. <sup>1 =</sup> Enables the corresponding channel. # 39.7.6 ADC Channel Disable Register Name: ADC\_CHDR Address: 0x40038014 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------|------|------|------|------|------|-----|-----| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | 1 | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | CH9 | CH8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CH7 | CH6 | CH5 | CH4 | CH3 | CH2 | CH1 | CH0 | This register can only be written if the WPEN bit is cleared in "ADC Write Protect Mode Register" on page 1025. # • CHx: Channel x Disable 0 = No effect. **Warning:** If the corresponding channel is disabled during a conversion or if it is disabled then reenabled during a conversion, its associated data and its corresponding EOC and OVRE flags in ADC\_SR are unpredictable. <sup>1 =</sup> Disables the corresponding channel. # 39.7.7 ADC Channel Status Register Name: ADC\_CHSR Address: 0x40038018 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------|------|------|------|------|------|-----|-----| | _ | _ | _ | _ | _ | - | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | 1 | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | CH9 | CH8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CH7 | CH6 | CH5 | CH4 | CH3 | CH2 | CH1 | CH0 | # • CHx: Channel x Status 0 = Corresponding channel is disabled. 1 = Corresponding channel is enabled. # 39.7.8 ADC Last Converted Data Register Name: ADC\_LCDR Address: 0x40038020 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |----|----|-----|----|-------|----|----|----|--| | _ | - | _ | _ | - | _ | _ | _ | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | _ | _ | _ | _ | _ | - | - | _ | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | CH | INB | | LDATA | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | LD | ATA | | | | | ### • LDATA: Last Data Converted The analog-to-digital conversion data is placed into this register at the end of a conversion and remains until a new conversion is completed. ### • CHNB: Channel Number Indicates the last converted channel when the TAG option is set to 1 in ADC\_EMR register. If TAG option is not set, CHNB = 0. # 39.7.9 ADC Interrupt Enable Register Name: ADC\_IER Address: 0x40038024 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------|-------|-------|--------|-------|-------|-------|------| | _ | - | _ | RXBUFF | ENDRX | COMPE | GOVRE | DRDY | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | EOCAL | - | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | EOC15 | EOC14 | EOC13 | EOC12 | EOC11 | EOC10 | EOC9 | EOC8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EOC7 | EOC6 | EOC5 | EOC4 | EOC3 | EOC2 | EOC1 | EOC0 | • EOCx: End of Conversion Interrupt Enable x • EOCAL: End of Calibration Sequence • DRDY: Data Ready Interrupt Enable GOVRE: General Overrun Error Interrupt Enable • COMPE: Comparison Event Interrupt Enable ENDRX: End of Receive Buffer Interrupt Enable • RXBUFF: Receive Buffer Full Interrupt Enable 0 = No effect. 1 = Enables the corresponding interrupt. # 39.7.10 ADC Interrupt Disable Register Name: ADC\_IDR Address: 0x40038028 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------|-------|-------|--------|-------|-------|-------|------| | _ | - | - | RXBUFF | ENDRX | COMPE | GOVRE | DRDY | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | EOCAL | - | - | _ | _ | - | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | EOC15 | EOC14 | EOC13 | EOC12 | EOC11 | EOC10 | EOC9 | EOC8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EOC7 | EOC6 | EOC5 | EOC4 | EOC3 | EOC2 | EOC1 | EOC0 | • EOCx: End of Conversion Interrupt Disable x • EOCAL: End of Calibration Sequence • DRDY: Data Ready Interrupt Disable • GOVRE: General Overrun Error Interrupt Disable • COMPE: Comparison Event Interrupt Disable • ENDRX: End of Receive Buffer Interrupt Disable • RXBUFF: Receive Buffer Full Interrupt Disable 0 = No effect. 1 = Disables the corresponding interrupt. # 39.7.11 ADC Interrupt Mask Register Name: ADC\_IMR Address: 0x4003802C Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------|-------|-------|--------|-------|-------|-------|------| | _ | - | _ | RXBUFF | ENDRX | COMPE | GOVRE | DRDY | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | EOCAL | - | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | EOC15 | EOC14 | EOC13 | EOC12 | EOC11 | EOC10 | EOC9 | EOC8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EOC7 | EOC6 | EOC5 | EOC4 | EOC3 | EOC2 | EOC1 | EOC0 | • EOCx: End of Conversion Interrupt Mask x • EOCAL: End of Calibration Sequence • DRDY: Data Ready Interrupt Mask • GOVRE: General Overrun Error Interrupt Mask • COMPE: Comparison Event Interrupt Mask ENDRX: End of Receive Buffer Interrupt Mask • RXBUFF: Receive Buffer Full Interrupt Mask 0 = The corresponding interrupt is disabled. 1 = The corresponding interrupt is enabled. ## 39.7.12 ADC Interrupt Status Register Name: ADC\_ISR Address: 0x40038030 Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------|-------|-------|--------|-------|-------|-------|------| | _ | - | - | RXBUFF | ENDRX | COMPE | GOVRE | DRDY | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | EOCAL | - | - | _ | _ | - | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | EOC15 | EOC14 | EOC13 | EOC12 | EOC11 | EOC10 | EOC9 | EOC8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EOC7 | EOC6 | EOC5 | EOC4 | EOC3 | EOC2 | EOC1 | EOC0 | ### . EOCx: End of Conversion x 0 = Corresponding analog channel is disabled, or the conversion is not finished. This flag is cleared when reading the corresponding ADC\_CDRx registers. 1 = Corresponding analog channel is enabled and conversion is complete. # • EOCAL: End of Calibration Sequence 0 = Calibration sequence is on going, or no calibration sequence has been requested. 1 = Calibration sequence is complete. ### DRDY: Data Ready 0 = No data has been converted since the last read of ADC\_LCDR. 1 = At least one data has been converted and is available in ADC LCDR. ### GOVRE: General Overrun Error 0 = No General Overrun Error occurred since the last read of ADC\_ISR. 1 = At least one General Overrun Error has occurred since the last read of ADC\_ISR. ## • COMPE: Comparison Error 0 = No Comparison Error since the last read of ADC\_ISR. 1 = At least one Comparison Error has occurred since the last read of ADC\_ISR. # . ENDRX: End of RX Buffer 0 = The Receive Counter Register has not reached 0 since the last write in ADC\_RCR or ADC\_RNCR. 1 = The Receive Counter Register has reached 0 since the last write in ADC\_RCR or ADC\_RNCR. #### RXBUFF: RX Buffer Full 0 = ADC\_RCR or ADC\_RNCR have a value other than 0. 1 = Both ADC\_RCR and ADC\_RNCR have a value of 0. # 39.7.13 ADC Overrun Status Register Name: ADC\_OVER Address: 0x4003803C Access: Read-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|--------|--------|--------|--------|-------|-------| | _ | - | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | OVRE15 | OVRE14 | OVRE13 | OVRE12 | OVRE11 | OVRE10 | OVRE9 | OVRE8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OVRE7 | OVRE6 | OVRE5 | OVRE4 | OVRE3 | OVRE2 | OVRE1 | OVRE0 | ## • OVREx: Overrun Error x <sup>0 =</sup> No overrun error on the corresponding channel since the last read of ADC\_OVER. <sup>1 =</sup> There has been an overrun error on the corresponding channel since the last read of ADC\_OVER. # 39.7.14 ADC Extended Mode Register Name: ADC\_EMR Address: 0x40038040 Access: Read-write | 7100000. | Rodd Willo | | | | | | | |----------|------------|------|-------|----|------|--------|-----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | TAG | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | - | _ | 1 | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | CMPF | ILTER | _ | 1 | CMPALL | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CMPSEL | | | _ | _ | CMPN | MODE | | | | | | | | | | | This register can only be written if the WPEN bit is cleared in "ADC Write Protect Mode Register" on page 1025. ### • CMPMODE: Comparison Mode | Value | Name | Description | |-------|------|---------------------------------------------------------------------------------------------| | 0 | LOW | Generates an event when the converted data is lower than the low threshold of the window. | | 1 | HIGH | Generates an event when the converted data is higher than the high threshold of the window. | | 2 | IN | Generates an event when the converted data is in the comparison window. | | 3 | OUT | Generates an event when the converted data is out of the comparison window. | # • CMPSEL: Comparison Selected Channel If CMPALL = 0: CMPSEL indicates which channel has to be compared. If CMPALL = 1: No effect. # • CMPALL: Compare All Channels 0 = Only channel indicated in CMPSEL field is compared. 1 = All channels are compared. # • CMPFILTER: Compare Event Filtering Number of consecutive compare events necessary to raise the flag = CMPFILTER+1 When programmed to 0, the flag rises as soon as an event occurs. ### • TAG: TAG of ADC LDCR register 0 = set CHNB to zero in ADC\_LDCR. 1 = append the channel number to the conversion result in ADC\_LDCR register. # 39.7.15 ADC Compare Window Register Name: ADC\_CWR Address: 0x40038044 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|------|-------|-------|------|----| | _ | _ | _ | _ | | HIGHT | HRES | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | HIGH | THRES | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | _ | _ | | LOWT | HRES | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | LOWT | HRES | | | | This register can only be written if the WPEN bit is cleared in "ADC Write Protect Mode Register" on page 1025. # • LOWTHRES: Low Threshold Low threshold associated to compare settings of ADC\_EMR register. # • HIGHTHRES: High Threshold High threshold associated to compare settings of ADC\_EMR register. # 39.7.16 ADC Channel Gain Register Name: ADC\_CGR Address: 0x40038048 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----------|----|------------|----------|-----------|--------------|---------------| | GAI | N15 | GA | N14 | GAI | N13 | GAIN12 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | GAI | N11 | GA | N10 | GA | IN9 | GA | IN8 | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | 14<br>IN7 | | 12<br>JIN6 | 11<br>GA | 10<br>IN5 | 9<br>GA | 8<br>IN4 | | | | | | 11<br>GA | | 9<br>GA<br>1 | 8<br>IN4<br>0 | This register can only be written if the WPEN bit is cleared in "ADC Write Protect Mode Register" on page 1025. # • GAINx: Gain for channel x Gain applied on input of analog-to-digital converter. | GA | INx | Gain applied when DIFFx = 0 | Gain applied when DIFFx = 1 | | | |----|-----|-----------------------------|-----------------------------|--|--| | 0 | 0 | 1 | 0.5 | | | | 0 | 1 | 1 | 1 | | | | 1 | 0 | 2 | 2 | | | | 1 | 1 | 4 | 2 | | | The DIFFx mentioned in this table is described in the following register, ADC\_COR. # 39.7.17 ADC Channel Offset Register Name: ADC\_COR Address: 0x4003804C Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------------|------------|------------|------------|------------|-----------|-----------| | DIFF15 | DIFF14 | DIFF13 | DIFF12 | DIFF11 | DIFF10 | DIFF9 | DIFF8 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | DIFF7 | DIFF6 | DIFF5 | DIFF4 | DIFF3 | DIFF2 | DIFF1 | DIFF0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | OFF15 | OFF14 | OFF13 | OFF12 | OFF11 | OFF10 | OFF9 | OFF8 | | 7 | OFF14<br>6 | OFF13<br>5 | OFF12<br>4 | OFF11<br>3 | OFF10<br>2 | OFF9<br>1 | OFF8<br>0 | This register can only be written if the WPEN bit is cleared in "ADC Write Protect Mode Register" on page 1025. # • OFFx: Offset for channel x 0 = No Offset. 1 = center the analog signal on Vrefin/2 before the gain scaling. The Offset applied is: (G-1)Vrefin/2 where G is the gain applied (see description of ADC\_CGR register). # • DIFFx: Differential inputs for channel x 0 = Single Ended Mode. 1 = Fully Differential Mode. # 39.7.18 ADC Channel Data Register **Name:** ADC\_CDRx [x=0..14] **Address:** 0x40038050 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|-----|----|-----|----| | _ | _ | _ | _ | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | 1 | _ | | DA | ATA | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DA | ιΤΑ | | | | ### • DATA: Converted Data The analog-to-digital conversion data is placed into this register at the end of a conversion and remains until a new conversion is completed. The Convert Data Register (CDR) is only loaded if the corresponding analog channel is enabled. # 39.7.19 ADC Analog Control Register Name: ADC\_ACR Address: 0x40038094 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|------|----|----|-----|-----| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | 1 | - | - | _ | IBO | CTL | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | 1 | TSON | - | _ | - | _ | This register can only be written if the WPEN bit is cleared in "ADC Write Protect Mode Register" on page 1025. # • TSON: Temperature Sensor On 0 = temperature sensor is off. 1 = temperature sensor is on. ### • IBCTL: ADC Bias Current Control Allows to adapt performance versus power consumption. (See the product electrical characteristics for further details.) # 39.7.20 ADC Write Protect Mode Register Name: ADC\_WPMR Address: 0x400380E4 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|-----|----|----|------| | | | | WP | KEY | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | WP | KEY | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | WP | KEY | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | - | _ | - | _ | = | WPEN | | | | | | | | | | ### WPEN: Write Protect Enable 0 = Disables the Write Protect if WPKEY corresponds to 0x414443 ("ADC" in ASCII). 1 = Enables the Write Protect if WPKEY corresponds to 0x414443 ("ADC" in ASCII). ## Protects the registers: "ADC Mode Register" on page 1005 "ADC Channel Sequence 1 Register" on page 1008 "ADC Channel Sequence 2 Register" on page 1009 "ADC Channel Enable Register" on page 1010 "ADC Channel Disable Register" on page 1011 "ADC Extended Mode Register" on page 1019 "ADC Compare Window Register" on page 1020 "ADC Channel Gain Register" on page 1021 "ADC Channel Offset Register" on page 1022 "ADC Analog Control Register" on page 1024 #### WPKEY: Write Protect KEY Should be written at value 0x414443 ("ADC" in ASCII). Writing any other value in this field aborts the write operation of the WPEN bit. Always reads as 0. # 39.7.21 ADC Write Protect Status Register ADC WPSR Name: Address: 0x400380E8 Access: Read-only WPVSRC WPVSRC ### WPVS: Write Protect Violation Status 0 = No Write Protect Violation has occurred since the last read of the ADC\_WPSR register. 1 = A Write Protect Violation has occurred since the last read of the ADC\_WPSR register. If this violation is an unauthorized attempt to write a protected register, the associated violation is reported into field WPVSRC. ### • WPVSRC: Write Protect Violation Source When WPVS is active, this field indicates the write-protected register (through address offset or code) in which a write access has been attempted. Reading ADC\_WPSR automatically clears all fields. WPVS # 40. Digital-to-Analog Converter Controller (DACC) # 40.1 Description The Digital-to-Analog Converter Controller (DACC) offers up to 2 analog outputs, making it possible for the digital-to-analog conversion to drive up to 2 independent analog lines. The DACC supports 12-bit resolution. Data to be converted are sent in a common register for all channels. External triggers or free running mode are configurable. The DACC integrates a Sleep Mode and connects with a PDC channel. These features reduce both power consumption and processor intervention. The user can configure DACC timings, such as Startup Time and Refresh Period. ## 40.2 Embedded Characteristics - Up to 2 channel 12-bit DAC - Up to 2 mega-samples conversion rate in single channel mode - Flexible conversion range - Multiple trigger sources for each channel - 2 Sample/Hold (S/H) outputs - Built-in offset and gain calibration - Possibility to drive output to ground - Possibility to use as input to analog comparator or ADC (as an internal wire and without S/H stage) - Two PDC channels - Power reduction mode # 40.3 Block Diagram Figure 40-1. Digital-to-Analog Converter Controller Block Diagram # 40.4 Signal Description Table 40-1. DACC Pin Description | Pin Name | Description | |-------------|------------------------| | DAC0 - DAC1 | Analog output channels | | DATRG | External triggers | # 40.5 Product Dependencies # 40.5.1 Power Management The DACC becomes active as soon as a conversion is requested and at least one channel is enabled. The DACC is automatically deactivated when no channels are enabled. For power saving options see Section 40.6.6 "Sleep Mode". ## 40.5.2 Interrupt Sources The DACC interrupt line is connected on one of the internal sources of the interrupt controller. Using the DACC interrupt requires the interrupt controller to be programmed first. Table 40-2. Peripheral IDs | Instance | ID | |----------|----| | DACC | 30 | ### 40.5.3 Conversion Performances For performance and electrical characteristics of the DACC, see the product DC Characteristics section. # 40.6 Functional Description ### 40.6.1 Digital-to-Analog Conversion The DACC uses the master clock (MCK) divided by two to perform conversions. This clock is named DACC Clock. Once a conversion starts the DACC takes 25 clock periods to provide the analog result on the selected analog output. ### 40.6.2 Conversion Results When a conversion is completed, the resulting analog value is available at the selected DACC channel output and the EOC bit in the DACC Interrupt Status Register, is set. Reading the DACC ISR register clears the EOC bit. ### 40.6.3 Conversion Triggers In free running mode, conversion starts as soon as at least one channel is enabled and data is written in the DACC Conversion Data Register, then 25 DACC Clock periods later, the converted data is available at the corresponding analog output as stated above. In external trigger mode, the conversion waits for a rising edge on the selected trigger to begin. Warning: Disabling the external trigger mode automatically sets the DACC in free running mode. #### 40.6.4 Conversion FIFO A 4 half-word FIFO is used to handle the data to be converted. As long as the TXRDY flag in the DACC Interrupt Status Register is active the DAC Controller is ready to accept conversion requests by writing data into DACC Conversion Data Register. Data which cannot be converted immediately are stored in the DACC FIFO. When the FIFO is full or the DACC is not ready to accept conversion requests, the TXRDY flag is inactive. The WORD field of the DACC Mode Register allows the user to switch between half-word and word transfer for writing into the FIFO. In half-word transfer mode only the 16 LSB of DACC\_CDR data are taken into account, DACC\_CDR[15:0] is stored into the FIFO. DACC\_CDR[11:0] field is used as data and the DACC\_CDR[15:12] bits are used for channel selection if the TAG field is set in DACC\_MR register. In word transfer mode each time the DACC\_CDR register is written 2 data items are stored in the FIFO. The first data item sampled for conversion is DACC\_CDR[15:0] and the second DACC\_CDR[31:16]. Fields DACC\_CDR[15:12] and DACC\_CDR[31:28] are used for channel selection if the TAG field is set in DACC\_MR register. Warning: Writing in the DACC\_CDR register while TXRDY flag is inactive will corrupt FIFO data. ### 40.6.5 Channel Selection There are two means by which to select the channel to perform data conversion. - By default, to select the channel where to convert the data, is to use the USER\_SEL field of the DACC Mode Register. Data requests will merely be converted to the channel selected with the USER\_SEL field. - A more flexible option to select the channel for the data to be converted to is to use the tag mode, setting the TAG field of the DACC Mode Register to 1. In this mode the 2 bits, DACC\_CDR[13:12] which are otherwise unused, are employed to select the channel in the same way as with the USER\_SEL field. Finally, if the WORD field is set, the 2 bits, DACC\_CDR[13:12] are used for channel selection of the first data and the 2 bits, DACC\_CDR[29:28] for channel selection of the second data. ### 40.6.6 Sleep Mode The DACC Sleep Mode maximizes power saving by automatically deactivating the DACC when it is not being used for conversions. When a start conversion request occurs, the DACC is automatically activated. As the analog cell requires a startup time, the logic waits during this time and starts the conversion on the selected channel. When all conversion requests are complete, the DACC is deactivated until the next request for conversion. A fast wake-up mode is available in the DACC Mode Register as a compromise between power saving strategy and responsiveness. Setting the FASTW bit to 1 enables the fast wake-up mode. In fast wake-up mode the DACC is not fully deactivated while no conversion is requested, thereby providing less power saving but faster wake-up (4 times faster). ### 40.6.7 DACC Timings The DACC startup time must be defined by the user in the STARTUP field of the DACC Mode Register. This startup time differs depending of the use of the fast wake-up mode along with sleep mode, in this case the user must set the STARTUP time corresponding to the fast wake up and not the standard startup time. A max speed mode is available by setting the MAXS bit to 1 in the DACC\_MR register. Using this mode, the DAC Controller no longer waits to sample the end of cycle signal coming from the DACC block to start the next conversion and uses an internal counter instead. This mode gains 2 DACC Clock periods between each consecutive conversion. **Warning:** Using this mode, the EOC interrupt of the DACC\_IER register should not be used as it is 2 DACC Clock periods late. After 20 µs the analog voltage resulting from the converted data will start decreasing, therefore it is necessary to refresh the channel on a regular basis to prevent this voltage loss. This is the purpose of the REFRESH field in the DACC Mode Register where the user will define the period for the analog channels to be refreshed. Warning: A REFRESH PERIOD field set to 0 will disable the refresh function of the DACC channels. Figure 40-2. Conversion Sequence ## 40.6.8 Write Protection Registers In order to provide security to the DACC, a write protection system has been implemented. The write protection mode prevents the writing of certain registers. When this mode is enabled and one of the protected registers is written, an error is generated in the DACC Write Protect Status Register and the register write request is canceled. When a write protection error occurs, the WPROTERR flag is set and the address of the corresponding canceled register write is available in the WPROTADRR field of the DACC Write Protect Status Register. Due to the nature of the write protection feature, enabling and disabling the write protection mode requires the use of a security code. Thus when enabling or disabling the write protection mode the WPKEY field of the DACC Write Protect Mode Register must be filled with the "DAC" ASCII code (corresponding to 0x444143) otherwise the register write is canceled. The protected registers are: **DACC Mode Register** **DACC Channel Enable Register** **DACC Channel Disable Register** **DACC Analog Current Register** # 40.7 Digital-to-Analog Converter (DACC) User Interface Table 40-3. Register Mapping | Offset | Register | Name | Access | Reset | |-------------|-------------------------------|-----------|------------|------------| | 0x00 | Control Register | DACC_CR | Write-only | _ | | 0x04 | Mode Register | DACC_MR | Read-write | 0x00000000 | | 0x08 | Reserved | - | _ | _ | | 0x0C | Reserved | - | _ | _ | | 0x10 | Channel Enable Register | DACC_CHER | Write-only | _ | | 0x14 | Channel Disable Register | DACC_CHDR | Write-only | _ | | 0x18 | Channel Status Register | DACC_CHSR | Read-only | 0x00000000 | | 0x1C | Reserved | - | - | _ | | 0x20 | Conversion Data Register | DACC_CDR | Write-only | 0x00000000 | | 0x24 | Interrupt Enable Register | DACC_IER | Write-only | _ | | 0x28 | Interrupt Disable Register | DACC_IDR | Write-only | _ | | 0x2C | Interrupt Mask Register | DACC_IMR | Read-only | 0x00000000 | | 0x30 | Interrupt Status Register | DACC_ISR | Read-only | 0x00000000 | | 0x94 | Analog Current Register | DACC_ACR | Read-write | 0x00000000 | | 0xE4 | Write Protect Mode register | DACC_WPMR | Read-write | 0x00000000 | | 0xE8 | Write Protect Status register | DACC_WPSR | Read-only | 0x00000000 | | | | | | | | 0xEC - 0xFC | Reserved | - | _ | _ | # 40.7.1 DACC Control Register Name: DACC\_CR Address: 0x4003C000 Access: Write-only | | - | | | | | | | |----|----|----|----|----|----|----|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | _ | _ | _ | - | - | SWRST | # • SWRST: Software Reset 0 = No effect. 1 = Resets the DACC simulating a hardware reset. # 40.7.2 DACC Mode Register Name: DACC\_MR Address: 0x4003C004 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----------|-------|------|------|--------|------|-------| | _ | _ | | | STAF | RTUP | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | MAXS | TAG | _ | _ | USEF | R_SEL | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | REF | RESH | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | FASTWKUP | SLEEP | WORD | | TRGSEL | | TRGEN | This register can only be written if the WPEN bit is cleared in DACC Write Protect Mode Register. # • TRGEN: Trigger Enable | Value | Name | Description | |-------|------|------------------------------------------------------------| | 0 | DIS | External trigger mode disabled. DACC in free running mode. | | 1 | EN | External trigger mode enabled. | # • TRGSEL: Trigger Selection | | TRGSEL | | Selected TRGSEL | | | | |---|--------|---|-------------------------------------------|--|--|--| | 0 | 0 | 0 | External trigger | | | | | 0 | 0 | 1 | TIO Output of the Timer Counter Channel 0 | | | | | 0 | 1 | 0 | TIO Output of the Timer Counter Channel 1 | | | | | 0 | 1 | 1 | TIO Output of the Timer Counter Channel 2 | | | | | 1 | 0 | 0 | PWM Event Line 0 | | | | | 1 | 0 | 1 | PWM Event Line 1 | | | | | 1 | 1 | 0 | Reserved | | | | | 1 | 1 | 1 | Reserved | | | | # • WORD: Word Transfer | Value | Name | Description | | | | |-------|------|--------------------|--|--|--| | 0 | HALF | Half-Word transfer | | | | | 1 | WORD | Word Transfer | | | | # • SLEEP: Sleep Mode | SLEEP | Selected Mode | | | |-------|---------------|--|--| | 0 | Normal Mode | | | | 1 | Sleep Mode | | | 0 = Normal Mode: The DAC Core and reference voltage circuitry are kept ON between conversions. After reset, the DAC is in normal mode but with the voltage reference and the DAC core off. For the first conversion, a startup time must be defined in the STARTUP field. Note that in this mode, STARTUP time is only required once, at start up. 1 = Sleep Mode: The DAC Core and reference voltage circuitry are OFF between conversions. ## · FASTWKUP: Fast Wake up Mode | FASTWKUP Selected Mode | | |------------------------|-------------------------| | 0 | Normal Sleep Mode | | 1 | Fast Wake up Sleep Mode | 0 = Normal Sleep Mode: The sleep mode is defined by the SLEEP bit. 1 = Fast Wake Up Sleep Mode: The voltage reference is ON between conversions and DAC Core is OFF. ### • REFRESH: Refresh Period Refresh Period = 1024\*REFRESH/DACC Clock ### • USER\_SEL: User Channel Selection | Value | Name | Description | |-------|----------|-------------| | 0 | CHANNEL0 | Channel 0 | | 1 | CHANNEL1 | Channel 1 | | 2 | | Reserved | | 3 | | Reserved | ### • TAG: Tag Selection Mode | Value | Name | Description | | | | | |-------|------|---------------------------------------------------------------------------------------|--|--|--|--| | 0 | DIS | Tag selection mode disabled. Using USER_SEL to select the channel for the conversion. | | | | | | 1 | EN | Tag selection mode enabled | | | | | # • MAXS: Max Speed Mode | | -p | |-----------|------------------------| | MAX SPEED | Selected Mode | | 0 | Normal Mode | | 1 | Max Speed Mode enabled | # • STARTUP: Startup Time Selection | • STARTUP: Startup Time Selection | | | | | | | |-----------------------------------|------|--------------------------|--|--|--|--| | Value | Name | Description | | | | | | 0 | 0 | 0 periods of DACClock | | | | | | 1 | 8 | 8 periods of DACClock | | | | | | 2 | 16 | 16 periods of DACClock | | | | | | 3 | 24 | 24 periods of DACClock | | | | | | 4 | 64 | 64 periods of DACClock | | | | | | 5 | 80 | 80 periods of DACClock | | | | | | 6 | 96 | 96 periods of DACClock | | | | | | 7 | 112 | 112 periods of DACClock | | | | | | 8 | 512 | 512 periods of DACClock | | | | | | 9 | 576 | 576 periods of DACClock | | | | | | 10 | 640 | 640 periods of DACClock | | | | | | 11 | 704 | 704 periods of DACClock | | | | | | 12 | 768 | 768 periods of DACClock | | | | | | 13 | 832 | 832 periods of DACClock | | | | | | 14 | 896 | 896 periods of DACClock | | | | | | 15 | 960 | 960 periods of DACClock | | | | | | 16 | 1024 | 1024 periods of DACClock | | | | | | 17 | 1088 | 1088 periods of DACClock | | | | | | 18 | 1152 | 1152 periods of DACClock | | | | | | 19 | 1216 | 1216 periods of DACClock | | | | | | 20 | 1280 | 1280 periods of DACClock | | | | | | 21 | 1344 | 1344 periods of DACClock | | | | | | 22 | 1408 | 1408 periods of DACClock | | | | | | 23 | 1472 | 1472 periods of DACClock | | | | | | 24 | 1536 | 1536 periods of DACClock | | | | | | 25 | 1600 | 1600 periods of DACClock | | | | | | 26 | 1664 | 1664 periods of DACClock | | | | | | 27 | 1728 | 1728 periods of DACClock | | | | | | 28 | 1792 | 1792 periods of DACClock | | | | | | 29 | 1856 | 1856 periods of DACClock | | | | | | 30 | 1920 | 1920 periods of DACClock | | | | | | 31 | 1984 | 1984 periods of DACClock | | | | | | | | | | | | | | Value | Name | Description | |-------|------|--------------------------| | 32 | 2048 | 2048 periods of DACClock | | 33 | 2112 | 2112 periods of DACClock | | 34 | 2176 | 2176 periods of DACClock | | 35 | 2240 | 2240 periods of DACClock | | 36 | 2304 | 2304 periods of DACClock | | 37 | 2368 | 2368 periods of DACClock | | 38 | 2432 | 2432 periods of DACClock | | 39 | 2496 | 2496 periods of DACClock | | 40 | 2560 | 2560 periods of DACClock | | 41 | 2624 | 2624 periods of DACClock | | 42 | 2688 | 2688 periods of DACClock | | 43 | 2752 | 2752 periods of DACClock | | 44 | 2816 | 2816 periods of DACClock | | 45 | 2880 | 2880 periods of DACClock | | 46 | 2944 | 2944 periods of DACClock | | 47 | 3008 | 3008 periods of DACClock | | 48 | 3072 | 3072 periods of DACClock | | 49 | 3136 | 3136 periods of DACClock | | 50 | 3200 | 3200 periods of DACClock | | 51 | 3264 | 3264 periods of DACClock | | 52 | 3328 | 3328 periods of DACClock | | 53 | 3392 | 3392 periods of DACClock | | 54 | 3456 | 3456 periods of DACClock | | 55 | 3520 | 3520 periods of DACClock | | 56 | 3584 | 3584 periods of DACClock | | 57 | 3648 | 3648 periods of DACClock | | 58 | 3712 | 3712 periods of DACClock | | 59 | 3776 | 3776 periods of DACClock | | 60 | 3840 | 3840 periods of DACClock | | 61 | 3904 | 3904 periods of DACClock | | 62 | 3968 | 3968 periods of DACClock | | 63 | 4032 | 4032 periods of DACClock | Note: Refer to the product DAC electrical characteristics section for Startup Time value. # 40.7.3 DACC Channel Enable Register Name: DACC\_CHER Address: 0x4003C010 Access: Write-only | | , | | | | | | | |----|----|----|----|----|----|-----|-----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | 1 | _ | _ | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | - | 1 | _ | - | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | | CH1 | CH0 | This register can only be written if the WPEN bit is cleared in DACC Write Protect Mode Register. # • CHx: Channel x Enable 0 = No effect. 1 = Enables the corresponding channel. # 40.7.4 DACC Channel Disable Register Name: DACC\_CHDR Address: 0x4003C014 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|-----|-----| | _ | _ | _ | _ | _ | - | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | - | - | 1 | 1 | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | - | - | - | 1 | 1 | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | | CH1 | CH0 | This register can only be written if the WPEN bit is cleared in DACC Write Protect Mode Register. # • CHx: Channel x Disable 0 = No effect. Warning: If the corresponding channel is disabled during a conversion or if it is disabled then re-enabled during a conversion, its associated analog value and its corresponding EOC flags in DACC\_ISR are unpredictable. <sup>1 =</sup> Disables the corresponding channel. # 40.7.5 DACC Channel Status Register Name: DACC\_CHSR Address: 0x4003C018 Access: Read-only | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|-------------------------------|-----------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _ | _ | _ | _ | _ | _ | _ | | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | 1 | _ | - | _ | | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | - | 1 | - | - | _ | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | | CH1 | CH0 | | | 30<br>-<br>22<br>-<br>14<br>- | 30 29 22 21 14 13 | 30 29 28 22 21 20 14 13 12 | 30 29 28 27 - - - - 22 21 20 19 - - - - 14 13 12 11 - - - - | 30 29 28 27 26 - - - - - 22 21 20 19 18 - - - - - 14 13 12 11 10 - - - - - | 30 29 28 27 26 25 - - - - - - 22 21 20 19 18 17 - - - - - - 14 13 12 11 10 9 - - - - - 6 5 4 3 2 1 | # • CHx: Channel x Status 0 = Corresponding channel is disabled. 1 = Corresponding channel is enabled. # 40.7.6 DACC Conversion Data Register Name: DACC\_CDR Address: 0x4003C020 Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |------|----|----|----|----|----|----|----|--|--| | DATA | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | DATA | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | DATA | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | DATA | | | | | | | | | | ### • DATA: Data to Convert When the WORD bit in DACC\_MR register is cleared, only DATA[15:0] is used else DATA[31:0] is used to write 2 data to be converted. # 40.7.7 DACC Interrupt Enable Register Name: DACC\_IER Address: 0x4003C024 Access: Write-only | 71000001 | | | | | | | | |----------|----|----|----|--------|-------|-----|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | - | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | - | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | TXBUFE | ENDTX | EOC | TXRDY | | | | | | | | | | • TXRDY: Transmit Ready Interrupt Enable • EOC: End of Conversion Interrupt Enable • ENDTX: End of Transmit Buffer Interrupt Enable • TXBUFE: Transmit Buffer Empty Interrupt Enable # 40.7.8 DACC Interrupt Disable Register Name: DACC\_IDR Address: 0x4003C028 Access: Write-only | | - | | | | | | | |----|----|----|----|--------|-------|-----|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | _ | TXBUFE | ENDTX | EOC | TXRDY | • TXRDY: Transmit Ready Interrupt Disable. • EOC: End of Conversion Interrupt Disable • ENDTX: End of Transmit Buffer Interrupt Disable • TXBUFE: Transmit Buffer Empty Interrupt Disable # 40.7.9 DACC Interrupt Mask Register Name: DACC\_IMR Address: 0x4003C02C Access: Read-only | Access. | read only | | | | | | | |---------|-----------|----|----|--------|-------|-----|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | - | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | TXBUFE | ENDTX | EOC | TXRDY | | | | | | | | | | • TXRDY: Transmit Ready Interrupt Mask • EOC: End of Conversion Interrupt Mask • ENDTX: End of Transmit Buffer Interrupt Mask • TXBUFE: Transmit Buffer Empty Interrupt Mask ### 40.7.10 DACC Interrupt Status Register DACC ISR Name: 0x4003C030 Address: Access: Read-only | Access. | read only | | | | | | | |---------|-----------|----|----|--------|-------|-----|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | - | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | - | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | _ | _ | TXBUFE | ENDTX | EOC | TXRDY | | | | | | | | | | ### TXRDY: Transmit Ready Interrupt Flag 0 = DACC is not ready to accept new conversion requests. 1 = DACC is ready to accept new conversion requests. ### • EOC: End of Conversion Interrupt Flag 0 = no conversion has been performed since the last DACC\_ISR read. 1 = at least one conversion has been performed since the last DACC\_ISR read. #### • ENDTX: End of DMA Interrupt Flag 0 = the Transmit Counter Register has not reached 0 since the last write in DACC\_TCR or DACC\_TNCR. 1 = the Transmit Counter Register has reached 0 since the last write in DACC \_TCR or DACC\_TNCR #### • TXBUFE: Transmit Buffer Empty 0 = the Transmit Counter Register has not reached 0 since the last write in DACC\_TCR or DACC\_TNCR. 1 = the Transmit Counter Register has reached 0 since the last write in DACC \_TCR or DACC\_TNCR. ## 40.7.11 DACC Analog Current Register Name: DACC\_ACR Address: 0x4003C094 Access: Read-write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|------|------|---------|--------| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | - | ı | _ | _ | _ | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | ı | _ | _ | _ | IBCTLD/ | ACCORE | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | - | _ | _ | IBCT | LCH1 | IBCT | LCH0 | This register can only be written if the WPEN bit is cleared in DACC Write Protect Mode Register. ## • IBCTLCHx: Analog Output Current Control Allows to adapt the slew rate of the analog output. (See the product electrical characteristics for further details.) ### • IBCTLDACCORE: Bias Current Control for DAC Core Allows to adapt performance versus power consumption. (See the product electrical characteristics for further details.) ## 40.7.12 DACC Write Protect Mode Register Name: DACC\_WPMR Address: 0x4003C0E4 Access: Read-write | ricad write | | | | | | | | | | |-------------|----------|-------------------------|-----------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|--| | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | WPKEY | | | | | | | | | | | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | WPKEY | | | | | | | | | | | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | WP | KEY | | | | | | | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | - | - | - | _ | _ | _ | WPEN | | | | | | 22<br>14 | 30 29<br>22 21<br>14 13 | 30 29 28 WP 22 21 20 WP 14 13 12 WP | 30 29 28 27 WPKEY 22 21 20 19 WPKEY 14 13 12 11 WPKEY | 30 29 28 27 26 WPKEY 22 21 20 19 18 WPKEY 14 13 12 11 10 WPKEY | 30 29 28 27 26 25 WPKEY 22 21 20 19 18 17 WPKEY 14 13 12 11 10 9 WPKEY | | | | #### • WPEN: Write Protect Enable 0 = Disables the Write Protect if WPKEY corresponds to 0x444143 ("DAC" in ASCII). 1 = Enables the Write Protect if WPKEY corresponds to 0x444143 ("DAC" in ASCII). #### The protected registers are: **DACC Mode Register** **DACC Channel Enable Register** **DACC Channel Disable Register** **DACC Analog Current Register** #### • WPKEY: Write Protect KEY This security code is needed to set/reset the WPROT bit value (see Section 40.6.8 "Write Protection Registers" for details). Must be filled with "DAC" ASCII code. ## 40.7.13 DACC Write Protect Status Register Name: DACC\_WPSR Address: 0x4003C0E8 Access: Read-only | Access: | Read-only | | | | | | | |---------|-----------|----|------|-------|----|----|----------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | - | _ | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | WPRO | TADDR | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | _ | _ | _ | WPROTERR | ## • WPROTADDR: Write protection error address Indicates the address of the register write request which generated the error. # • WPROTERR: Write protection error Indicates a write protection error. # 41. SAM3S8/SD8 Electrical Characteristics # 41.1 Absolute Maximum Ratings Table 41-1. Absolute Maximum Ratings\* | Operating Temperature (Industrial)40°C to + 85°C | |------------------------------------------------------------| | Storage Temperature60°C to + 150°C | | Voltage on Input Pins with Respect to Ground0.3V to + 4.0V | | Maximum Operating Voltage (VDDCORE)2.0V | | Maximum Operating Voltage (VDDIO)4.0V | | Total DC Output Current on all I/O lines 100-lead LQFP | \*Notice: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # 41.2 DC Characteristics The following characteristics are applicable to the operating temperature range $T_A = -40$ to 85 °C, unless otherwise specified. Table 41-2. DC Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------------------|-----------------------|-----|--------------------------|-------------------| | $V_{DDCORE}$ | DC Supply Core | | 1.62 | 1.8 | 1.95 | V | | $V_{DDIO}$ | DC Supply I/Os | (2) | 1.62 | 3.3 | 3.6 | V | | $V_{DDPLL}$ | PLL A, PLLB and Main<br>Oscillator Supply | | 1.62 | | 1.95 | ٧ | | V <sub>IL</sub> | Input Low-level Voltage | PA0-PA31, PB0-PB14, PC0-PC31 | -0.3 | | $0.3 \times V_{DDIO}$ | V | | V <sub>IH</sub> | Input High-level Voltage | PA0-PA31, PB0-PB14, PC0-PC31 | $0.7 \times V_{DDIO}$ | | $V_{DDIO} + 0.3V$ | V | | | | PA0-PA31, PB0-PB14, PC0-PC31 | | | V <sub>DDIO</sub> - 0.2V | | | M | Output High-level | I <sub>OH</sub> ~ 0 | | | | $\mid$ $_{V}\mid$ | | V <sub>IH</sub> III V <sub>OH</sub> C <sub>V</sub> | Voltage | PA0-PA31, PB0-PB14, PC0-PC31 | | | \/ 0.4\/ | V | | | | I <sub>OH</sub> > 0 (See I <sub>OH</sub> details below) | | | 1.8 | | | | | PA0-PA31, PB0-PB14, PC0-PC31 | 0.3 | | | | | Voltage PA0-PA31, PB0-PB14, PC0-PC31 I <sub>OH</sub> > 0 (See I <sub>OL</sub> details below) 0.4 V <sub>hys</sub> Hysteresis Voltage PA0-PA31, PB0-PB14, PC0-PC31 (Hysteresis mode enabled) 150 | Output Low-level | I <sub>OH</sub> ~ 0 | 0.2 | | | V | | | | V | | | | | | | | I <sub>OH</sub> > 0 (See I <sub>OL</sub> details below) | 0.4 | | | | | | | PA0-PA31, PB0-PB14, PC0-PC31 | 150 | | 500 | mV | | $V_{hys}$ | Hysteresis Voltage | (Hysteresis mode enabled) | 150 | | 300 | IIIV | | | | ERASE, TST, JTAGSEL | 230 | | 700 | mV | | | | 1.62V < VDDIO < 1.95V; V <sub>OH</sub> = V <sub>DDIO</sub> - 0.4 | | | | | | | | - PA14 (SPCK), PA29 (MCCK) pins | | | -6 | | | | | - PA0-PA3 | | | -6 | | | | | - Other pins <sup>(1)</sup> | | | -3 | | | | | $3.0V < VDDIO < 3.6V; V_{OH} = V_{DDIO} - 0.4$ | | | | | | | | - PA14 (SPCK), PA29 (MCCK) pins | | | -6 | | | | | - PA0–PA3 | | | -6 | | | $I_{OH}$ | Source Current | - Other pins <sup>(1)</sup> | | | -3 | mA | | | | $1.62V < VDDIO < 3.6V; V_{OH} = V_{DDIO} - 0.4$ | | | -2 | | | | | - NRST | | | -2 | | | | | Relaxed Mode: | | | | | | | | 3.0V < VDDIO < 3.6V; V <sub>OH</sub> = 2.2V | | | | | | | | - PA14 (SPCK), PA29 (MCCK) pins | | | -14 | | | | | - PA0–PA3 | | | -16 | | | | | - Other pins <sup>(1)</sup> | | | -8 | | Table 41-2. **DC Characteristics (Continued)** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------------|--------------------------------------------------------|-------|-----|------------------------------------------------------------------------------------------|------| | | | 1.62V < VDDIO < 1.95V; V <sub>OL</sub> = 0.4V | | | | | | | | - PA14 (SPCK), PA29 (MCCK) pins | | | 8 | | | | | - PA0-PA3 | | | 8 | | | | | - Other pins <sup>(1)</sup> | | | 8 4 9 12 6 2 14 18 9 30 18 175 | | | | | 3.0V < VDDIO < 3.6V; V <sub>OL</sub> = 0.4V | | | | | | | | - PA14 (SPCK), PA29 (MCCK) pins | | | 9 | | | | | - PA0-PA3 | | | 6 r 2 | | | I <sub>OL</sub> | 1.62V < VDDIO < 1.95V; V <sub>OL</sub> = 0.4V | mA | | | | | | | | 1.62V < VDDIO < 3.6V; V <sub>OL</sub> = 0.4V | | | 8<br>8<br>4<br>9<br>12<br>6<br>2<br>14<br>18<br>9<br>30<br>18<br>175<br>175<br>175<br>20 | | | | | - NRST | | | 2 | | | | | Relaxed Mode: | | | | | | | | 3.0V < VDDIO < 3.6V; V <sub>OL</sub> = 0.6V | | | | | | | | - PA14 (SPCK), PA29 (MCCK) pins | | | 14 | | | | | - PA0-PA3 | | | 18 | | | | | - Other pins <sup>(1)</sup> | | | 8<br>8<br>4<br>9<br>12<br>6<br>2<br>14<br>18<br>9<br>30<br>18<br>175<br>175<br>175<br>20 | | | | Input Low Leakage | No pull-up or pull-down; $V_I = GND$ ; $V_{DDIO}$ Max. | | | 20 | n 1 | | I <sub>IL</sub> | Current | (Typ: $T_A = 25^{\circ}C$ , Max: $T_A = 85^{\circ}C$ ) | | 5 | 8<br>8<br>4<br>9<br>12<br>6<br>2<br>14<br>18<br>9<br>30<br>18<br>175<br>175<br>175<br>20 | nA | | | Input High Leakage | No pull-up or pull-down; $V_I = VDD$ ; $V_{DDIO}$ Max. | | 0 | 8<br>8<br>4<br>9<br>12<br>6<br>2<br>14<br>18<br>9<br>30<br>18<br>175<br>175<br>175 | ^ | | I <sub>IH</sub> | Current | (Typ: $T_A = 25^{\circ}C$ , Max: $T_A = 85^{\circ}C$ ) | | 2 | | nA | | | D. II. D | PA0-PA31, PB0-PB14, PC0-PC31 | 50 | 100 | 8<br>8<br>4<br>9<br>12<br>6<br>2<br>14<br>18<br>9<br>30<br>18<br>175<br>175<br>175<br>20 | kΩ | | R <sub>PULLUP</sub> | Pull-up Resistor | NRST | 50 | 100 | 175 | kΩ | | | | PA0-PA31, PB0-PB9, PB12-PB14, PC0-PC31 | 50 | 100 | 175 | | | R <sub>PULLDOWN</sub> | Pull-down Resistor | TST, JTAGSEL | 10 | | 20 | kΩ | | | | PB10-PB11 | 14.25 | 20 | 24.8 | | | | On-die Series | PA4-PA31, PB0-PB9, PB12-PB14, PC0-PC31 | | 36 | | | | R <sub>ODT</sub> | | PA0-PA3 | | 18 | | Ω | 1. PA[4-13], PA[15-28], PB[0-14], PC[0-31] Note: 2. Refer to Section 5.2.2 "VDDIO Versus VDDIN" Table 41-3. 1.8V Voltage Regulator Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------|------| | $V_{\rm DDIN}$ | DC Input Voltage | (4) (5) | 1.8 | 3.3 | 3.6 | V | | | DO O 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | Normal Mode | | 1.8 | | .,, | | $V_{DDOUT}$ | DC Output Voltage | Standby Mode | | 0 | | V | | V <sub>O(accuracy)</sub> | Output Voltage Accuracy | I <sub>LOAD</sub> = 0.5mA to 150 mA | -3 | | 3 | % | | | M | V <sub>DDIN</sub> > 2V | | | 80 | 0 | | I <sub>LOAD</sub> | Maximum DC Output Current | $V_{DDIN} \le 2V$ | | | 3 | mA | | I <sub>LOAD-START</sub> | Maximum Peak Current during startup Maximum Peak Current See Note (3). | | | | 400 | mA | | V <sub>DROPOUT</sub> | Dropout Voltage | V <sub>DDIN</sub> = 1.8V, I <sub>LOAD</sub> = 60 mA | | | 100 | mV | | V <sub>LINE</sub> | Line Regulation | V <sub>DDIN</sub> from 2.7V to 3.6V; I <sub>LOAD</sub> MAX | | 20 | 50 | | | V <sub>LINE-TR</sub> | Transient Line regulation | $V_{DDIN}$ from 2.7V to 3.6V; $t_r = t_f = 5\mu s$ ; $I_{LOAD}$ Max $CD_{OUT} = 4.7\mu F$ | | 50 | 50 100 | mV | | V <sub>LOAD</sub> | Load Regulation | V <sub>DDIN</sub> ≥ 2.2V; I <sub>LOAD</sub> = 10% to 90% MAX | | 20 | 50 | | | $V_{LOAD\text{-}TR}$ | Transient Load Regulation | $V_{DDIN} \ge 2.2V; I_{LOAD} = 10\% \text{ to } 90\% \text{ MAX}; \\ t_r = t_f = 5 \mu\text{s}, CD_{OUT} = 4.7 \mu\text{F}$ | | 50 | 100 | mV | | | | Normal Mode @ I <sub>LOAD</sub> = 0 mA | | 7 | 10 | | | $I_Q$ | Quiescent Current | Normal Mode @ I <sub>LOAD</sub> = 80 mA | | 700 | 1200 | μA | | | | Standby Mode | | | 1 | | | CD <sub>IN</sub> | Input Decoupling Capacitor | (1) | | 10 | | μF | | 0.0 | 0 1 1 1 0 1 | (2) | | 2.2 | | μF | | CD <sub>OUT</sub> | Output Decoupling Capacitor | ESR | 0.1 | | 10 | Ω | | t <sub>on</sub> | Turn-on Time | $CD_{OUT}$ = 2.2 µF, $V_{DDOUT}$ reaches $V_{T+}$ (core power brownout detector supply rising threshold) | | 100 | 200 | μs | | t <sub>off</sub> | Turn-off Time | CD <sub>OUT</sub> = 2.2 μF | | | 40 | ms | Notes: 1. A 10 µF or higher ceramic capacitor must be connected between VDDIN and the closest GND pin of the device. This large decoupling capacitor is mandatory to reduce startup current, improving transient response and noise rejection. - To ensure stability, an external 2.2 μF output capacitor, CD<sub>OUT</sub> must be connected between the VDDOUT and the closest GND pin of the device. The ESR (Equivalent Series Resistance) of the capacitor must be in the range 0.1 to 10 ohms. Solid tantalum, and multilayer ceramic capacitors are all suitable as output capacitor. - A 100 nF bypass capacitor between VDDOUT and the closest GND pin of the device helps decreasing output noise and improves the load transient response. - 3. Defined as the current needed to charge external bypass/decoupling capacitor network. - 4. At power-up, VDDIO needs to reach 0.6V before VDDIN reaches 1.0V. - 5. VDDIO voltage needs to be equal to or below (VDDIN voltage + 0.5V). Table 41-4. Core Power Supply Brownout Detector Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|--------------------------------------------|-------------------------------------------|------|------|------|------| | V <sub>T-</sub> | Supply Falling Threshold <sup>(1)</sup> | | 1.52 | 1.55 | 1.58 | V | | V <sub>hys</sub> - | Hysteresis V <sub>T-</sub> | | | 25 | 38 | mV | | $V_{T+}$ | Supply Rising Threshold | | 1.35 | 1.50 | 1.62 | V | | t <sub>RST</sub> | Reset Period | | 100 | | 350 | μs | | V <sub>hys+</sub> | Hysteresis V <sub>T+</sub> | | 100 | 170 | 250 | mV | | I <sub>DDON</sub> | Comment Commention on VDDCODE | Brownout Detector enabled | | 18 | | μΑ | | I <sub>DDOFF</sub> | Current Consumption on VDDCORE | Brownout Detector disabled | | | 200 | nA | | t <sub>d-</sub> | V <sub>T-</sub> detection propagation time | VDDCORE = $V_{T+}$ to ( $V_{T-}$ - 100mV) | | | 200 | ns | | t <sub>START</sub> | Startup Time | From disabled state to enabled state | | 100 | 200 | μs | Note: 1. The product is guaranteed to be functional at V<sub>T</sub>- Figure 41-1. Core Brownout Output Waveform Table 41-5. VDDIO Supply Monitor | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|--------------------------------|--------------------------------------|------|-----|------|------| | V <sub>T</sub> | Supply Monitor Threshold | 16 selectable steps of 100mV | 1.9 | | 3.4 | V | | V <sub>T(accuracy)</sub> | Threshold Level Accuracy | | -1.5 | | +1.5 | % | | V <sub>hys</sub> | Hysteresis | | | 20 | 30 | mV | | I <sub>DDON</sub> | Current Consumption on VDDCORE | Enabled | | 18 | 28 | | | I <sub>DDOFF</sub> | | Disabled | | 1 | μA | | | t <sub>START</sub> | Startup Time | From disabled state to enabled state | | | 140 | μs | Figure 41-2. VDDIO Supply Monitor Table 41-6. Zero-Power-on Reset Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------|------------|------|------|------|------| | V <sub>T+</sub> | Threshold voltage rising | At Startup | 1.46 | 1.55 | 1.60 | V | | V <sub>T-</sub> | Threshold voltage falling | | 1.36 | 1.45 | 1.54 | V | | t <sub>RST</sub> | Reset Time-out Period | | 40 | 90 | 150 | μs | Figure 41-3. Zero-Power-on Reset Characteristics Table 41-7. DC Flash Characteristics | Symbol | Parameter | Conditions | Тур | Max | Unit | |--------|----------------|-----------------------------------------------------|------|------|------| | | | 128-bit Mode Read Access: | | | | | | | Maximum Read Frequency onto VDDCORE = 1.8V @ 25 °C | 19 | 22.5 | | | | | Maximum Read Frequency onto VDDCORE = 1.95V @ 25 °C | 25 | 30 | | | | | 64-bit Mode Read Access: | | | | | ICC | Active current | Maximum Read Frequency onto VDDCORE = 1.8V @ 25 °C | 8 | 11 | mA | | | | Maximum Read Frequency onto VDDCORE = 1.95V @ 25 °C | 12.5 | 15 | | | | | Write onto VDDCORE = 1.8V @ 25 °C | 7.5 | 9.5 | | | | | Write onto VDDCORE = 1.95V @ 25 °C | 5.5 | 6.0 | | ### 41.3 Power Consumption - Power consumption of the device according to the different Low Power Mode Capabilities (Backup, Wait, Sleep) and Active Mode. - Power consumption on power supply in different modes: Backup, Wait, Sleep and Active. - Power consumption by peripheral: calculated as the difference in current measurement after having enabled then disabled the corresponding clock. #### 41.3.1 Backup Mode Current Consumption The Backup Mode configuration and measurements are defined as follows. Figure 41-4. Measurement Setup #### 41.3.1.1 Configuration A - Supply Monitor on VDDIO is disabled - RTT and RTC not used - Embedded slow clock RC Oscillator used - One WKUPx enabled - Current measurement on AMP1 (See Figure 41-4) # 41.3.1.2 Configuration B - Supply Monitor on VDDIO is disabled - RTT used - One WKUPx enabled - Current measurement on AMP1 (See Figure 41-4) - 32 kHz crystal oscillator used Table 41-8. Power Consumption for Backup Mode Configuration A and B | Conditions | Total Consumption (AMP1) Configuration A | Total Consumption (AMP1)<br>Configuration B | Unit | |---------------------|------------------------------------------|---------------------------------------------|------| | VDDIO = 3.3V @ 25°C | 1.9 | 2 | | | VDDIO = 3.0V @ 25°C | 1.65 | 1.7 | | | VDDIO = 2.5V @ 25°C | 1.3 | 1.3 | | | VDDIO = 1.8V @ 25°C | 1.2 | 1.2 | | | VDDIO = 3.3V @ 85°C | 6.3 | 6.6 | μΑ | | VDDIO = 3.0V @ 85°C | 5.6 | 5.9 | | | VDDIO = 2.5V @ 85°C | 4.7 | 4.9 | | | VDDIO = 1.8V @ 85°C | 4 | 4.1 | | ## 41.3.2 Sleep and Wait Mode Current Consumption The Wait Mode and Sleep Mode configuration and measurements are defined below. Figure 41-5. Measurement Setup for Sleep Mode ### 41.3.2.1 Sleep Mode - Core clock OFF - Master Clock (MCK) running at various frequencies with PLLA or the fast RC oscillator - Fast start-up through pins WKUP0–15 - Current measurement as shown in Figure 41-5 - All peripheral clocks deactivated Table 41-9 gives current consumption in typical conditions. Table 41-9. Sleep Mode Current Consumption vs Master Clock (MCK) | Core Clock/MCK (MHz) | VDDCORE Consumption (AMP1) | Total Consumption (AMP2) | Unit | |----------------------|----------------------------|--------------------------|------| | 64 | 17.46 | 17.61 | | | 48 | 13.20 | 13.33 | | | 32 | 8.90 | 8.99 | | | 24 | 8.25 | 8.33 | | | 12 | 2.81 | 2.84 | | | 8 | 1.89 | 1.92 | | | 4 | 0.88 | 0.89 | mA | | 2 | 0.51 | 0.52 | | | 1 | 0.32 | 0.33 | | | 0.5 | 0.23 | 0.24 | | | 0.25 | 0.18 | 0.19 | | | 0.125 | 0.16 | 0.17 | | | 0.032 | 0.018 | 0.03 | | Figure 41-6. Sleep Mode Current Consumption vs Master Clock (MCK) #### 41.3.2.2 Wait Mode Figure 41-7. Measurement Setup for Wait Mode - Core clock and master clock stopped - Current measurement as shown in the above figure - All peripheral clocks deactivated Table 41-10 gives current consumption in typical conditions. Table 41-10. Typical Current Consumption in Wait Mode | Conditions | VDDOUT Consumption (AMP1) | Total Consumption (AMP2) | Unit | |-------------------------------------------------|---------------------------|--------------------------|------| | See Figure 41-7 on page 1059 @25°C | 12.3 | 20 | | | There is no activity on the I/Os of the device. | 12.3 | 20 | μΑ | ### 41.3.3 Active Mode Power Consumption The Active Mode configuration and measurements are defined as follows: - VDDIO = VDDIN = 3.3V for VDDCORE = 1.8V. VDDOUT not used for VDDCORE = 1.62V - VDDCORE = 1.8V (internal voltage regulator used) and 1.62V (external supply) - $T_A = 25^{\circ}C$ - CoreMark Algorithm running from Flash memory or SRAM - All peripheral clocks are deactivated. - Master clock (MCK) running at various frequencies with PLL or the fast RC oscillator - Current measurement on AMP1 (VDDCORE) and AMP2 for Total consumption Figure 41-8. Active Mode Measurement Setup for VDDCORE at 1.8V Figure 41-9. Active Mode Measurement Setup for VDDCORE at 1.62V Table 41-11. Active Power Consumption with VDDCORE @ 1.8V running from Flash Memory or SRAM | | | CoreMark | | | | | | |------------------|-------------|--------------------------|-------------|--------------------------|-------|-------|------| | | 128-bit Fla | sh access <sup>(1)</sup> | 64-bit Flas | sh access <sup>(1)</sup> | SI | RAM | | | Core Clock (MHz) | AMP1 | AMP2 | AMP1 | AMP2 | AMP1 | AMP2 | Unit | | 64 | 38.11 | 39.22 | 33.88 | 36.99 | 32.29 | 35.46 | | | 48 | 29.46 | 31.81 | 27.23 | 29.56 | 24.51 | 26.90 | | | 32 | 22.13 | 23.72 | 21.30 | 22.90 | 16.56 | 18.18 | | | 24 | 17.66 | 19.97 | 17.80 | 20.10 | 12.98 | 15.32 | | | 12 | 9.30 | 9.42 | 9.05 | 9.14 | 6.24 | 6.37 | | | 8 | 6.31 | 6.41 | 6.13 | 6.20 | 4.17 | 4.30 | | | 4 | 2.91 | 2.92 | 2.78 | 2.85 | 1.90 | 2.01 | mA | | 2 | 1.54 | 1.56 | 1.43 | 1.50 | 1.00 | 1.12 | | | 1 | 0.85 | 0.84 | 0.79 | 0.86 | 0.57 | 0.67 | | | 0.5 | 0.49 | 0.50 | 0.46 | 0.53 | 0.35 | 0.45 | | | 0.25 | 0.30 | 0.33 | 0.30 | 0.34 | 0.23 | 0.33 | | | 0.125 | 0.21 | 0.25 | 0.22 | 0.24 | 0.20 | 0.28 | | | 0.032 | 0.035 | 0.093 | 0.033 | 0.093 | 0.03 | 0.12 | | Note: 1. Flash Wait State (FWS) in EEFC\_FMR adjusted versus Core Frequency Figure 41-10. Active Power Consumption with VDDCORE @ 1.8V running from Flash Memory or SRAM Table 41-12. Active Power Consumption with VDDCORE @ 1.62V Running from Flash Memory or SRAM | | | CoreMark | | | | | | |------------------|-------------|-------------------------------------|-------|--------------------------|------------------------|---------------------|------| | | 128-bit Fla | 128-bit Flash access <sup>(2)</sup> | | sh access <sup>(2)</sup> | ss <sup>(2)</sup> SRAM | | | | Core Clock (MHz) | AMP1 | AMP2 <sup>(1)</sup> | AMP1 | AMP2 <sup>(1)</sup> | AMP1 | AMP2 <sup>(1)</sup> | Unit | | 64 | 33.10 | 2.92 | 30.75 | 2.92 | 29.16 | 2.99 | | | 48 | 28.73 | 2.16 | 27.07 | 2.17 | 22.14 | 2.23 | | | 32 | 21.89 | 1.42 | 19.89 | 1.42 | 15.00 | 1.49 | 1 | | 24 | 17.71 | 2.16 | 15.46 | 2.16 | 11.75 | 2.24 | | | 12 | 8.24 | 0.03 | 8.36 | 0.03 | 5.65 | 0.09 | 1 | | 8 | 5.58 | 0.03 | 5.63 | 0.03 | 3.77 | 0.09 | 1 | | 4 | 2.53 | 0.03 | 2.55 | 0.03 | 1.72 | 0.09 | mA | | 2 | 1.31 | 0.03 | 1.36 | 0.03 | 0.91 | 0.09 | 1 | | 1 | 0.77 | 0.03 | 0.73 | 0.03 | 0.53 | 0.09 | 1 | | 0.5 | 0.43 | 0.03 | 0.42 | 0.03 | 0.32 | 0.09 | 1 | | 0.25 | 0.26 | 0.03 | 0.29 | 0.03 | 0.22 | 0.09 | 1 | | 0.125 | 0.17 | 0.03 | 0.20 | 0.03 | 0.17 | 0.09 | 1 | | 0.032 | 0.031 | 0.060 | 0.029 | 0.060 | 0.02 | 0.09 | 1 | Note: 1. Internal voltage regulator not used. VDDIO power consumption only. 2. Flash Wait State (FWS) in EEFC\_FMR adjusted versus Core Frequency Figure 41-11. Active Power Consumption with VDDCORE @ 1.62V Running from Flash Memory or SRAM # 41.3.4 Peripheral Power Consumption in Active Mode Table 41-13. Power Consumption on VDDCORE<sup>(1)</sup> | Peripheral | Consumption | Unit | |------------|-------------|--------| | UART0 | 17.28 | | | UART1 | 16.85 | | | SMC | 21.05 | | | PIOA | 20.03 | | | PIOB | 5.37 | | | PIOC | 11.44 | | | USART0 | 27.62 | | | USART1 | 28.14 | | | HSMCI | 38.32 | | | TWI0 | 17.90 | | | TWI1 | 18.49 | | | SPI | 15.73 | μA/MHz | | SSC | 28.82 | | | TC0 | 9.73 | | | TC1 | 5.77 | | | TC2 | 5.88 | | | TC3 | 10.30 | | | TC4 | 5.68 | | | TC5 | 5.57 | | | ADC | 23.68 | | | DACC | 12.51 | | | PWM | 65.76 | | | CRCCU | 0.20 | | Note: 1. $V_{DDIO} = 3.3V$ , $V_{DDCORE} = 1.80V$ , $T_A = 25^{\circ}C$ # 41.4 Crystal Oscillators Characteristics #### 41.4.1 32 kHz RC Oscillator Characteristics Table 41-14. 32 kHz RC Oscillator Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|----------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | f <sub>OSC</sub> | RC Oscillator Frequency | | 20 | 32 | 44 | kHz | | | Frequency Supply Dependency | | -11 | | 11 | %/V | | | Frequency Temperature Dependency | Over temperature range (-40 to 85 °C) vs T <sub>A</sub> 25°C | -11 | | 11 | % | | Duty | Duty Cycle | | 45 | 50 | 55 | % | | t <sub>ON</sub> | Startup Time | | | | 100 | μs | | I <sub>DDON</sub> | Current Consumption | After startup time Temp. range = -40 to 85 °C Typical consumption at 2.2V supply and T <sub>A</sub> 25°C | | 540 | 870 | nA | #### 41.4.2 4/8/12 MHz RC Oscillators Characteristics Table 41-15. 4/8/12 MHz RC Oscillators Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|--------------------------------------|------------------------------------------------------------------|-----|------------------|-------------------|-------------------| | f <sub>OSCR</sub> | RC Oscillator Frequency Range | (1) | 4 | | 12 | MHz | | ACC <sub>4</sub> | 4 MHz Total Accuracy | -40°C < Temp < +85°C<br>4 MHz output selected (1)(2) | | | ±35 | % | | | | -40°C < Temp < +85°C<br>8 MHz output selected (1)(3) | | | ±3.5 | % | | ACC <sub>8</sub> | 8 MHz Total Accuracy | -20°C < Temp < +85°C<br>8 MHz output selected (1)(3) | | | ±2.5 | % | | | | 0°C < Temp < +70°C<br>8 MHz output selected <sup>(1)(3)</sup> | | | ±2 | % | | | 12 MHz Total Accuracy | -40°C < Temp < +85°C<br>12 MHz output selected <sup>(1)(3)</sup> | | | ±3.5 | % | | ACC <sub>12</sub> | | -20°C < Temp < +85°C<br>12 MHz output selected <sup>(1)(3)</sup> | | | ±2.7 | % | | | | 0°C < Temp < +70°C<br>12 MHz output selected <sup>(1)(3)</sup> | | | ±2 | % | | | Frequency Deviation vs Trimming Code | 8 MHz<br>12 MHz | | 49.2<br>37.5 | | kHz/trimming code | | Duty | Duty Cycle | | 45 | 50 | 55 | % | | t <sub>ON</sub> | Startup Time | | | | 10 | μs | | I <sub>DDON</sub> | Active Current Consumption | 4 MHz<br>8 MHz<br>12 MHz | | 80<br>105<br>145 | 120<br>160<br>210 | μА | Notes: 1. Frequency range can be configured in the Power Management Controller Registers - 2. Not trimmed from factory - 3. After Trimming from factory The 4/8/12 MHz Fast RC oscillator is calibrated in production. This calibration can be read through the Get CALIB Bit command (see EEFC section) and the frequency can be trimmed by software through the PMC. The Figure 41-12 and Figure 41-13 shows the frequency versus trimming for 8 and 12 MHz. Figure 41-12. RC 8 MHz trimming Figure 41-13. RC 12 MHz Trimming ## 41.4.3 32.768 kHz Crystal Oscillator Characteristics Table 41-16. 32.768 kHz Crystal Oscillator Characteristics | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |--------------------|------------------------------------------------|---------------------------------------|-----------------------------------------------|-----|------------|--------------|------| | f <sub>osc</sub> | Operating Frequency | Normal mode with crystal | | | | 32.768 | kHz | | $V_{rip(VDDIO)}$ | Supply Ripple Voltage (on VDDIO) | RMS value, 10 kH | z to 10 MHz | | | 30 | mV | | | Duty Cycle | | | 40 | 50 | 60 | % | | t <sub>START</sub> | Charles Time | $R_S < 50 K\Omega^{(1)}$ | $C_{crystal} = 12.5pF$<br>$C_{crystal} = 6pF$ | | | 900<br>300 | | | | Startup Time | R <sub>S</sub> < 100KΩ <sup>(1)</sup> | $C_{crystal} = 12.5pF$<br>$C_{crystal} = 6pF$ | | | 1200<br>500 | ms | | | Current consumption | $R_S < 50 K\Omega^{(1)}$ | $C_{crystal} = 12.5pF$<br>$C_{crystal} = 6pF$ | | 650<br>450 | 1400<br>1200 | | | I <sub>DDON</sub> | | R <sub>S</sub> < 100KΩ <sup>(1)</sup> | $C_{crystal} = 12.5pF$<br>$C_{crystal} = 6pF$ | | 900<br>650 | 1600<br>1400 | nA | | P <sub>ON</sub> | Drive level | | , | | | 0.1 | μW | | R <sub>f</sub> | Internal resistor | Between XIN32 and XOUT32 | | | 10 | | ΜΩ | | C <sub>LEXT</sub> | Maximum external capacitor on XIN32 and XOUT32 | | | | | 20 | pF | | C <sub>para</sub> | Internal Parasitic Capacitance | | | 0.8 | 1 | 1.2 | pF | Note: 1. $R_S$ is the series resistor. Figure 41-14. 32.768 kHz Crystal Oscillator Schematic $$C_{LEXT} = 2 x (C_{CRYSTAL} - C_{para} - C_{PCB}).$$ Where $C_{PCB}$ is the capacitance of the printed circuit board (PCB) track layout from the crystal to the SAM3 pin. # 41.4.4 32.768 kHz Crystal Characteristics Table 41-17. Crystal Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|---------------------------------------------|----------------------|-----|-----|-----|------| | ESR | Equivalent Series Resistor (R <sub>S)</sub> | Crystal @ 32.768 kHz | | 50 | 100 | ΚΩ | | C <sub>m</sub> | Motional capacitance | Crystal @ 32.768 kHz | 0.6 | | 3 | fF | | C <sub>SHUNT</sub> | Shunt capacitance | Crystal @ 32.768 kHz | 0.6 | | 2 | pF | ## 41.4.5 32.768 kHz XIN32 Clock Input Characteristics in Bypass Mode Table 41-18. XIN32 Clock Electrical Characteristics (In Bypass Mode) | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------------|---------------------------------------------|------------|-----------------------|-------------------------|------| | 1/(t <sub>CPXIN32</sub> ) | XIN32 Clock Frequency | (1) | | 44 | kHz | | t <sub>CPXIN32</sub> | XIN32 Clock Period | (1) | 22 | | μs | | t <sub>CHXIN32</sub> | XIN32 Clock High Half-period | (1) | 11 | | μs | | t <sub>CLXIN32</sub> | XIN32 Clock Low Half-period | (1) | 11 | | μs | | t <sub>CLCH</sub> | Rise Time | | 400 | | ns | | t <sub>CHCL</sub> | Fall Time | | 400 | | ns | | C <sub>i</sub> | XIN32 Input Capacitance | | | 6 | pF | | R <sub>IN</sub> | XIN32 Pull-down Resistor | | 3 | 5 | МΩ | | V <sub>XIN32_IL</sub> | V <sub>XIN32</sub> Input Low-level Voltage | | -0.3 | $0.3 \times V_{DDIO}$ | V | | V <sub>XIN32_IH</sub> | V <sub>XIN32</sub> Input High-level Voltage | | $0.7 \times V_{DDIO}$ | V <sub>DDIO</sub> + 0.3 | V | Note: 1. These characteristics apply only when the 32.768 kHz crystal oscillator is in bypass mode (i.e., when OSCBYPASS = 1 in SUPC\_MR and XTALSEL = 1 in SUPC\_CR. Figure 41-15. XIN32 Clock Timing ### 41.4.6 3 to 20 MHz Crystal Oscillator Characteristics Table 41-19. 3 to 20 MHz Crystal Oscillator Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|--------------------------------------------|------------------------------------------------------|-----|-----|------|------| | f <sub>osc</sub> | Operating Frequency | Normal mode with crystal | 3 | 16 | 20 | MHz | | f <sub>OSC(bypass)</sub> | Operating Frequency In Bypass Mode | External Clock on XIN | | | 50 | MHz | | $V_{rip(VDDPLL)}$ | Supply Ripple Voltage (on VDDPLL) | RMS value, 10 kHz to 10 MHz | | | 30 | mV | | | Duty Cycle | | 40 | 50 | 60 | % | | | | 3 MHz, C <sub>SHUNT</sub> = 3pF | | | 14.5 | | | | Startun Tima | 8 MHz, C <sub>SHUNT</sub> = 7pF | | | 4 | | | t <sub>START</sub> | Startup Time | 12 to 16 MHz, C <sub>SHUNT</sub> = 7pF | | | 1.4 | ms | | | | 20 MHz, C <sub>SHUNT</sub> = 7pF | | | 1 | | | | Current consumption | 3 MHz <sup>(2)</sup> | | 150 | 230 | | | | | 8 MHz <sup>(3)</sup> | | 200 | 300 | μA | | I <sub>DD_ON</sub> | | 12 to 16 MHz <sup>(4)</sup> | | 250 | 350 | | | | | 20 MHz <sup>(5)</sup> | | 350 | 450 | | | | | 3 MHz | | | 15 | | | P <sub>ON</sub> | Drive level | 8 MHz | | | 30 | μW | | | | 12 MHz, 16 MHz, 20 MHz | | | 50 | | | R <sub>f</sub> | Internal resistor | Between XIN and XOUT | | 1 | | ΜΩ | | C <sub>LEXT</sub> | Maximum external capacitor on XIN and XOUT | | | | 10 | pF | | C <sub>LOAD</sub> | Internal Equivalent Load Capacitance | Integrated Load Capacitance (XIN and XOUT in series) | 7.5 | 9.5 | 11.5 | pF | Notes: 1. R<sub>S</sub> is the series resistor - 2. $R_S = 100-200$ ohms; $C_{SHUNT} = 2.0-2.5 pF$ ; $C_m = 2-1.5$ fF (typ, worst case) using 1 K $\Omega$ serial resistor on XOUT. - 3. $R_S = 50-100$ ohms; $C_{SHUNT} = 2.0-2.5$ pF; $C_m = 4-3$ fF (typ, worst case). - 4. $R_S = 25-50$ ohms; $C_{SHUNT} = 2.5-3.0$ pF; $C_m = 7-5$ fF (typ, worst case). - 5. $R_S = 20-50$ ohms; $C_{SHUNT} = 3.2-4.0$ pF; $C_m = 10-8$ fF (typ, worst case). Figure 41-16. 3 to 20 MHz Crystal Oscillator Schematic $C_{LEXT} = 2 \times (C_{CRYSTAL} - C_{LOAD} - C_{PCB})$ Where $C_{PCB}$ is the capacitance of the printed circuit board (PCB) track layout from the crystal to the SAM3 pin. ## 41.4.7 3 to 20 MHz Crystal Characteristics Table 41-20. Crystal Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|----------------------------------------------|----------------------|-----|-----|-----|------| | | Equivalent Series Resistor (R <sub>S</sub> ) | Fundamental @ 3 MHz | | | 200 | | | | | Fundamental @ 8 MHz | | | 100 | | | ESR | | Fundamental @ 12 MHz | | | 80 | Ω | | | | Fundamental @ 16 MHz | | | 80 | | | | | Fundamental @ 20 MHz | | | 50 | | | C <sub>m</sub> | Motional capacitance | | | | 8 | fF | | C <sub>SHUNT</sub> | Shunt capacitance | | | | 7 | pF | ## 41.4.8 3 to 20 MHz XIN Clock Input Characteristics in Bypass Mode Table 41-21. XIN Clock Electrical Characteristics (In Bypass Mode) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------|------------|-----------------------|-----|-------------------------|------| | 1/(t <sub>CPXIN</sub> ) | XIN Clock Frequency | (1) | | | 50 | MHz | | t <sub>CPXIN</sub> | XIN Clock Period | (1) | 20 | | | ns | | t <sub>CHXIN</sub> | XIN Clock High Half-period | (1) | 8 | | | ns | | t <sub>CLXIN</sub> | XIN Clock Low Half-period | (1) | 8 | | | ns | | t <sub>CLCH</sub> | Rise Time | (1) | 400 | | | ns | | t <sub>CHCL</sub> | Fall Time | (1) | 400 | | | ns | | $V_{XIN\_IL}$ | V <sub>XIN</sub> Input Low-level Voltage | (1) | -0.3 | | $0.3 \times V_{DDIO}$ | V | | $V_{XIN\_IH}$ | V <sub>XIN</sub> Input High-level Voltage | (1) | $0.7 \times V_{DDIO}$ | | V <sub>DDIO</sub> + 0.3 | V | Note: 1. These characteristics apply only when the 3–20 MHz crystal oscillator is in Bypass mode. Figure 41-17. XIN Clock Timing ### 41.4.9 Crystal Oscillators Design Consideration Information ### 41.4.9.1 Choosing a Crystal When choosing a crystal for the 32.768 kHz Slow Clock Oscillator or for the 3–20 MHz Oscillator, several parameters must be taken into account. Important parameters of crystal and SAM3S specifications are as follows: - Load Capacitance - C<sub>crystal</sub> is the equivalent capacitor value the oscillator must "show" to the crystal in order to oscillate at the target frequency. The crystal must be chosen according to the internal load capacitance (C<sub>LOAD</sub>) of the on-chip oscillator. Having a mismatch for the load capacitance will result in a frequency drift. - Drive Level - Crystal Drive Level ≥ Oscillator Drive Level. Having a crystal drive level number lower than the oscillator specification may damage the crystal. - Equivalent Series Resistance (ESR) - Crystal ESR ≤ Oscillator ESR Max. Having a crystal with ESR value higher than the oscillator may cause the oscillator to not start. - Shunt Capacitance - Max. Crystal Shunt Capacitance ≤ Oscillator Shunt Capacitance (C<sub>SHUNT</sub>). Having a crystal with an ESR value higher than the oscillator may cause the oscillator to not start. #### 41.4.9.2 Printed Circuit Board (PCB) SAM3S oscillators are low-power oscillators requiring particular attention when designing PCB systems. # 41.5 PLLA, PLLB Characteristics Table 41-22. Supply Voltage Phase Lock Loop Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-----------------------------|----------------------------|-----|-----|------|------| | V <sub>DDPLLR</sub> | Supply Voltage Range | | 1.6 | 1.8 | 1.95 | V | | V <sub>rip(VDDPLL)</sub> Allowable \ | Allessadale Valte de Diamie | RMS value 10 kHz to 10 MHz | | | 30 | >/ | | | Allowable Voltage Ripple | RMS value > 10 MHz | | | 10 | mV | #### Table 41-23. PLLA and PLLB Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------|------------------------------|-----|-----|-----|------| | f <sub>IN</sub> | Input Frequency | | 3.5 | | 20 | MHz | | f <sub>OUT</sub> | Output Frequency | | 60 | | 130 | MHz | | | | Active mode @ 60 MHz @ 1.8V | | 1.2 | 1.7 | | | I <sub>PLL</sub> | Current Consumption | Active mode @ 96 MHz @ 1.8V | | 2 | 2.5 | mA | | | | Active mode @ 130 MHz @ 1.8V | | 2.5 | 3 | | | t <sub>s</sub> | Settling Time | | | | 150 | μs | #### 41.6 **USB Transceiver Characteristics** ### 41.6.1 Typical Connection For typical connection please refer to the "USB Device Port (UDP)" section of this datasheet. #### 41.6.2 USB Electrical Characteristics Table 41-24. USB Electrical Parameters | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------|-------|-----|-------|------| | | | Input Levels | | | | | | V <sub>IL</sub> | Low Level | | | | 0.8 | V | | V <sub>IH</sub> | High Level | | 2.0 | | | V | | $V_{DI}$ | Differential Input Sensitivity | (D+) - (D-) | 0.2 | | | V | | $V_{DICR}$ | Differential Input Common-mode Range | | 0.8 | | 2.5 | ٧ | | C <sub>i</sub> | Transceiver Capacitance | Capacitance to ground on each line | | | 9.18 | pF | | I <sub>lkg</sub> | Hi-Z State Data Line Leakage | 0V < V <sub>I</sub> < 3.3V | -10 | | +10 | μΑ | | R <sub>EXT</sub> | Recommended External USB Series<br>Resistor | In series with each USB pin with ±5% | | 27 | | Ω | | | | Output Levels | • | | | | | V <sub>OL</sub> | Low Level Output | Measured with R $_{L}$ of 1.425 $k\Omega$ tied to 3.6V | 0.0 | | 0.3 | V | | V <sub>OH</sub> | High Level Output | Measured with R <sub>L</sub> of 14.25 k $\Omega$ tied to GND | 2.8 | | 3.6 | V | | $V_{CRS}$ | Output Signal Crossover Voltage | Measure conditions described in Figure 41-18 "USB Data Signal Rise and Fall Times" | 1.3 | | 2.0 | ٧ | | | | Consumption | | | | | | I <sub>VDDIO</sub> | Current Consumption (VDDIO) | Transceiver enabled in input mode | | 105 | 200 | μA | | I <sub>VDDCORE</sub> | Current Consumption (Core) | DDP = 1 and DDM = 0 | | 80 | 150 | μΑ | | | | Pull-up Resistor | | | | | | R <sub>PUI</sub> | Bus Pull-up Resistor on Upstream Port (idle bus) | | 0.900 | | 1.575 | kΩ | | R <sub>PUA</sub> | Bus Pull-up Resistor on Upstream Port (upstream port receiving) | | 1.425 | | 3.090 | kΩ | ## 41.6.3 Switching Characteristics Table 41-25. In Full Speed | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|-------------------------|---------------------------|-----|-----|--------|------| | t <sub>FR</sub> | Transition Rise Time | C <sub>LOAD</sub> = 50 pF | 4 | | 20 | ns | | t <sub>FE</sub> | Transition Fall Time | C <sub>LOAD</sub> = 50 pF | 4 | | 20 | ns | | t <sub>FRFM</sub> | Rise/Fall time Matching | | 90 | | 111.11 | % | Figure 41-18. USB Data Signal Rise and Fall Times # 41.7 12-bit ADC Characteristics Table 41-26. Analog Power Supply Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|---------------------|-----------------------------|-----|-----|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | V | ADC Analog Cumbi | 12-bit or 10-bit resolution | 2.4 | 3.0 | 3.6 | ٧ | | $V_{DDIN}$ | ADC Analog Supply | 10 bit resolution | 2.0 | | 3.6 | ٧ | | V <sub>rip(max)</sub> | Max. Voltage Ripple | RMS value, 10 kHz to 20 MHz | | | 20 | mV | | | | Sleep Mode | | 0.1 | | μA | | | | Fast Wake Up Mode | | 1.8 | 2.6 | | | I <sub>VDDIN</sub> | Current Consumption | Normal Mode (IBCTL = 00) | | 4.3 | | mA | | | | Normal Mode (IBCTL = 01) | | 5.4 | 7.8 | | Note: Use IBCTL = 00 for Sampling Frequency below 500 kHz and IBCTL = 01 between 500 kHz and 1 MHz. Table 41-27. Channel Conversion Time and ADC Clock | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|---------------------|----------------------------------------------------------------------------------------------|-----|-----|------|---------------------| | f <sub>ADC</sub> | ADC Clock Frequency | | 1 | | 20 | MHz | | t <sub>CP_ADC</sub> | ADC Clock Period | | 50 | | 1000 | ns | | f <sub>S</sub> | Sampling Frequency | | | | 1 | MHz | | <sup>†</sup> START | ADC Startup time | From OFF Mode to Normal Mode: - Voltage Reference OFF - Analog Circuitry OFF | 20 | 30 | 40 | | | | | From Standby Mode to Normal Mode: - Voltage Reference ON - Analog Circuitry OFF | 4 | 8 | 12 | μs | | t <sub>TRACKTIM</sub> | Track and Hold Time | See Section 41.7.1.1 "Track and Hold<br>Time vs Source Output Impedance" for<br>more details | 160 | | | ns | | t <sub>CONV</sub> | Conversion Time | | | 20 | | t <sub>CP_ADC</sub> | | t <sub>s</sub> | Settling Time | Settling time to change offset and gain | 200 | | | ns | Table 41-28. External Voltage Reference Input | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------|---------------------------------|-----|-----|----------------|------| | ADVREF Input Voltage Range, 12-bit | 2.4V < V <sub>DDIN</sub> < 3.6V | 2.4 | _ | $V_{\rm DDIN}$ | V | | ADVREF Input Voltage Range, 10-bit | 2.0V < V <sub>DDIN</sub> < 3.6V | 2.0 | _ | $V_{DDIN}$ | V | | ADVREF Current | | | | 250 | μA | | ADVREF Input DC impedance | | | 14 | | kΩ | #### 41.7.1 Static Performance Characteristics In the following tables, the LSB is relative to analog scale: - Single-ended (ex: ADVREF = 3.0V), - Gain = 1, LSB = $(3.0V / 4096) = 732 \mu V$ - Gain = 2, LSB = $(1.5V / 4096) = 366 \mu V$ - Gain = 4, LSB = (750mV / 4096) = 183 μV - Differential (ex: ADVREF = 3.0V), - Gain = 0.5, LSB = $(6.0V / 4096) = 1465 \mu V$ - Gain = 1, LSB = $(3.0 \text{V} / 4096) = 732 \,\mu\text{V}$ - Gain = 4, LSB = $(750 \text{mV} / 4096) = 366 \,\mu\text{V}$ Table 41-29. INL, DNL, 12-bit Mode, VDDIN 2.4V to 3.6V Supply Voltage Conditions | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|----------------------------|---------------------------------------------|------|------|------|------| | | Resolution | | | 12 | | bit | | INL | Integral Non-linearity | all mode, all gain Typ = 3.0V supply, 27°C | -3 | ±1.5 | +3 | LSB | | DNL | Differential Non-linearity | all mode, all gain Typ = 3.0V supply, 27°C | -0.8 | ±0.5 | +0.8 | LSB | Table 41-30. Gain Error, 12-bit Mode, VDDIN 2.4V to 3.6V Supply Voltage Conditions | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|---------------------------------------------------|----------------------------|-----|-----|-----|------| | E <sub>GD(uncalib)</sub> | Gain Error, Differential mode, uncalibrated | Any gain and offset values | -44 | | +44 | | | | | Gain ≤ 1 | -5 | +5 | +16 | | | E <sub>GD(calib)</sub> | Gaint Error, Differential mode, after calibration | Gain = 2 | -8 | +8 | +28 | | | | | Gain = 4 | -12 | +10 | +32 | 1.00 | | E <sub>GS(uncalib)</sub> | Gain Error, Single-ended, uncalibrated | Any gain and offset values | -44 | | +44 | LSB | | | | Gain ≤ 1 | -4 | 7 | +24 | | | E <sub>GS(calib)</sub> | Gain Error, Single-ended, after calibration | Gain = 2 | -8 | +9 | +32 | | | , , | | Gain = 4 | -12 | +10 | +36 | | Table 41-31. Error Offset With or Without Calibration, 12-bit Mode, VDDIN 2.4V to 3.6V Supply Voltage Conditions | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------|--------------|-----------------------------|-----|-----|-----|------| | E <sub>O</sub> | Offset Error | Single-ended, Gain ≤ 1 | -4 | +2 | +6 | | | | | Single-ended, Gain = 2 | -8 | +5 | +18 | 1.00 | | | | Single-ended , Gain = 4 | -16 | +8 | +22 | LSB | | | | Differential mode, all gain | -4 | ±1 | +4 | | Table 41-32. Static Performance Characteristics 10-bit Mode (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|--------------------------------|--------------------------------------------------------|-----|------|-----|------| | | Resolution | | | 10 | | bit | | INL | Integral Non-linearity | | -1 | ±0.5 | +1 | LSB | | DNL | Differential Non-linearity | No missing code | -1 | ±0.5 | 1 | LSB | | E <sub>O</sub> | Offset Error | All gain, Differential or Single-ended, no calibration | -6 | ±2 | +6 | LSB | | E <sub>GS(uncalib)</sub> | Gain Error without calibration | All gain, Differential or Single-ended, no calibration | -11 | ±2 | +11 | LSB | Note: 1. Single-ended or Differential mode, any gain values. Table 41-33. Dynamic Performance Characteristics in Single-ended and 12-bit Mode (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|--------------------------------|------------|-----|------|------|------| | SNR | Signal to Noise Ratio | | 56 | 62 | 70 | dB | | THD | Total Harmonic Distortion | | -76 | -70 | -62 | dB | | SINAD | Signal to Noise and Distortion | | 56 | 61 | 69 | dB | | ENOB | Effective Number of Bits | (1) | 9.5 | 10.5 | 11.5 | bit | Note: 1. ADC Clock (f<sub>ADC</sub>) = 20MHz, f<sub>s</sub> = 1MHz, f<sub>IN</sub> = 127 kHz, IBCTL = 01, FFT using 1024 points or more, Frequency band = [1 kHz, 500 kHz] – Nyquist conditions fulfilled. Table 41-34. Dynamic Performance Characteristics in Differential and 12-bit Mode<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|--------------------------------|------------|-----|-----|-----|------| | SNR | Signal to Noise Ratio | | 59 | 64 | 72 | dB | | THD | Total Harmonic Distortion | | -78 | -72 | -69 | dB | | SINAD | Signal to Noise and Distortion | | 59 | 64 | 72 | dB | | ENOB | Effective Number of Bits | (1) | 9 | 10 | 11 | bit | Note: 1. ADC Clock (f<sub>ADC</sub>) = 20 MHz, f<sub>s</sub> = 1 MHz, f<sub>IN</sub> = 127 kHz, IBCTL = 01, FFT using 1024 points or more, Frequency band = [1 kHz, 500 kHz] – Nyquist conditions fulfilled. #### 41.7.1.1 Track and Hold Time vs Source Output Impedance The following figure gives a simplified acquisition path. Figure 41-19. Simplified Acquisition Path During the tracking phase the ADC needs to track the input signal during the tracking time shown below: - 10-bit mode: $t_{TRACK} = 0.042 \times Z_{SOURCE} + 160$ - 12-bit mode: $t_{TRACK} = 0.054 \times Z_{SOURCE} + 205$ with $t_{\text{TRACK}} \, \text{expressed}$ in ns and $Z_{\text{SOURCE}} \, \text{expressed}$ in ohms. Two cases must be considered: 1. The calculated tracking time ( $t_{TRACK}$ ) is lower than 15 $t_{CP\_ADC}$ . Set ADC\_MR.TRANSFER = 1 and ADC\_MR.TRACKTIM = 0. In this case, the allowed Z<sub>SOURCE</sub> can be computed versus the ADC frequency with the hypothesis of $$t_{TRACK} = 15 \times t_{CP ADC}$$ where $t_{CP ADC} = 1/f_{ADC}$ . See Table 41-35. Table 41-35. Source Impedance Values | f <sub>ADC</sub> = ADC clock (MHz) | $Z_{SOURCE}$ (k $\Omega$ ) for 12 bits | $Z_{SOURCE}$ (k $\Omega$ ) for 10 bits | |------------------------------------|----------------------------------------|----------------------------------------| | 20.00 | 10 | 14 | | 16.00 | 14 | 19 | | 10.67 | 22 | 30 | | 8.00 | 31 | 41 | | 6.40 | 40 | 52 | | 5.33 | 48 | 63 | | 4.57 | 57 | 74 | | 4.00 | 66 | 85 | | 3.56 | 74 | 97 | | 3.20 | 83 | 108 | | 2.91 | 92 | 119 | | 2.67 | 100 | 130 | | 2.46 | 109 | 141 | | 2.29 | 118 | 152 | | 2.13 | 126 | 164 | | 2.00 | 135 | 175 | | 1.00 | 274 | 353 | 2. The calculated tracking time ( $t_{TRACK}$ ) is higher than 15 $t_{CP\ ADC}$ . Set ADC\_MR.TRANSFER = 1 and ADC\_MR.TRACKTIM = 0. In this case, a timer will trigger the ADC in order to set the correct sampling rate according to the Track time. The maximum possible sampling frequency will be defined by $t_{TRACK}$ in nanoseconds, computed by the previous formula but with minus 15 x $t_{CP\_ADC}$ and plus TRANSFER time. - 10-bit mode: $1/f_S = t_{TRACK} - 15 \times t_{CP ADC} + 5 t_{CP ADC}$ - 12-bit mode: $1/f_S = t_{TRACK} - 15 \times t_{CP\_ADC} + 5 t_{CP\_ADC}$ Note: C<sub>sample</sub> and R<sub>ON</sub> are taken into account in the formulas. Table 41-36. Analog Inputs | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-----------------------|-----|-----|---------------------|----------| | $V_{IR}$ | Input Voltage Range | 0 | | V <sub>ADVREF</sub> | <b>V</b> | | I <sub>lkg</sub> | Input Leakage Current | | | ±0.5 | μΑ | | C <sub>i</sub> | Input Capacitance | | | 8 | pF | Note: 1. Input voltage range can be up to $V_{DDIN}$ without destruction or over-consumption. If $VDDIO < V_{ADVREF}$ max input voltage is $V_{DDIO}$ . # 41.7.1.2 ADC Application Information For more information on data converter terminology, please refer to the application note *Data Converter Terminology*, Atmel literature No. 6022, available on <a href="https://www.atmel.com">www.atmel.com</a>. ## 41.8 12-bit DAC Characteristics Table 41-37. Analog Power Supply Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|---------------------|-----------------------------------------------------------------|-----|------|-----|------| | V <sub>DDIN</sub> | Analog Supply | | 2.4 | | 3.6 | V | | $V_{rip(max)}$ | Max. Voltage Ripple | RMS value, 10 kHz to 20 MHz | | | 20 | mV | | | Current Consumption | Sleep Mode | | 0.05 | | μA | | | | Fast Wake Up | | 1.8 | | mA | | I <sub>VDDIN</sub> | | Normal Mode with 1 Output ON (IBCTLDACCORE = 01, IBCTLCHx = 10) | | 4.3 | | mA | | | | Normal Mode with 2 Outputs ON (IBCTLDACCORE = 01, IBCTLHx = 10) | | 5 | | mA | Table 41-38. Channel Conversion Time and DAC Clock | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|--------------------|-------------------------------------------------------------------------|-----|-----|-----|---------------------| | f <sub>DAC</sub> | Clock Frequency | | | | 50 | MHz | | t <sub>CP_DAC</sub> | Clock Period | | 1 | | | ns | | $f_S$ | Sampling Frequency | | | | 2 | MHz | | | Charles time | From Sleep Mode to Normal Mode: - Voltage Reference OFF - DAC Core OFF | 23 | 34 | 45 | | | t <sub>START</sub> | Startup time | From Fast Wake Up to Normal Mode: - Voltage Reference ON - DAC Core OFF | 2.5 | 4 | 5 | - μs | | t <sub>CONV</sub> | Conversion Time | | | 25 | | t <sub>CP_DAC</sub> | External voltage reference for DAC is ADVREF. See the ADC voltage reference characteristics Table 41-28 on page 1074. Table 41-39. Static Performance Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------|----------------------------|------------|-----|------|-----|------| | | Resolution | | | 12 | | bit | | INL | Integral Non-linearity | | | ±1 | ±4 | LSB | | DNL | Differential Non-linearity | | | ±0.5 | ±2 | LSB | | Eo | Offset Error | | | ±2 | | LSB | | E <sub>G</sub> | Gain Error | | | ±8 | | LSB | Note: DAC Clock (f<sub>DAC</sub>) = 50 MHz, f<sub>s</sub> = 2 MHz, f<sub>IN</sub> = 127 kHz, IBCTL = 01, FFT using 1024 points or more, Frequency band = [10 kHz, 500 kHz] – Nyquist conditions fulfilled. Table 41-40. Dynamic Performance Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|--------------------------------|------------|-----|-----|-----|------| | SNR | Signal to Noise Ratio | | | 71 | | dB | | THD | Total Harmonic Distortion | | | -71 | | dB | | SINAD | Signal to Noise and Distortion | | | 68 | | dB | Note: DAC Clock (f<sub>DAC</sub>) = 50 MHz, f<sub>s</sub> = 2 MHz, f<sub>IN</sub> = 127 kHz, IBCTL = 01, FFT using 1024 points or more, Frequency band = [10 kHz, 500 kHz] – Nyquist conditions fulfilled. Table 41-41. Analog Outputs | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|------------------------------------|------------------------------------------------------------------------------|---------------------------|------|---------------------------|------| | V <sub>OR</sub> | Voltage Range | | $(1/6) \times V_{ADVREF}$ | | $(5/6) \times V_{ADVREF}$ | V | | | | Channel Output Current vs Slew Rate (IBCTL for DAC0 or DAC1, noted IBCTLCHx) | | | | | | | | $R_{LOAD} = 5k\Omega$ , $0pF < C_{LOAD} < 50 pF$ | | | | | | SR | Slew Rate | IBCTLCHx = 00 | | 2.7 | | V/µs | | | | IBCTLCHx = 01 | | 5.3 | | | | | | IBCTLCHx = 10 | | 8 | | | | | | IBCTLCHx = 11 | | 11 | | | | | | No resistive load | | | | | | | | IBCTLCHx = 00 | | 0.23 | | | | | Output Channel Current Consumption | IBCTLCHx = 01 | | 0.45 | | mA | | | Current Consumption | IBCTLCHx = 10 | | 0.78 | | | | | | IBCTLCHx = 11 | | 0.9 | | | | t <sub>sa</sub> | Settling Time | $R_{LOAD} = 5k\Omega$ , $0pF < C_{LOAD} < 50pF$ | | | 0.5 | μs | | R <sub>LOAD</sub> | Output Load Resistor | | 5 | | | kΩ | | C <sub>LOAD</sub> | Output Load Capacitor | | | | 50 | pF | # 41.9 Analog Comparator Characteristics Table 41-42. Analog Comparator Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|----------------------|----------------------------------------|-----------|-----|-------------|------| | V <sub>R</sub> | Voltage Range | Analog Comparator is supplied by VDDIN | 1.62 | 3.3 | 3.6 | V | | V <sub>IR</sub> | Input Voltage Range | | GND + 0.2 | | VDDIN - 0.2 | V | | V <sub>IO</sub> | Input Offset Voltage | | | | 20 | mV | | I <sub>VDDIN</sub> | Current Consumption | Low Power Option (ISEL = 0) | | | 25 | | | | (VDDIN) | High Speed Option (ISEL = 1) | | | 170 | μΑ | | | | HYST = 0x00 | | 0 | 0 | | | V <sub>hys</sub> | Hysteresis | HYST = 0x01 or 0x10 | | 16 | 50 | mV | | | | HYST = 0x11 | | 35 | 90 | | | | O-1111 | Overdrive > 100 mV; Low Power Option | | | 1 | | | t <sub>sa</sub> | Settling Time | Overdrive > 100 mV; High Speed Option | | | 0.1 | μs | # 41.10 Temperature Sensor The temperature sensor is connected to channel 15 of the ADC. The temperature sensor provides an output voltage ( $V_{O\_TS}$ ) that is proportional to absolute temperature (PTAT). $V_{O\_TS}$ linearly varies with a temperature slope $dV_{O\_TS}/dT = 2.65 \text{ mV/°C}$ . $V_{O\_TS}$ equals 0.8V at $T_A$ 27°C, with a ±15% accuracy. The $V_{O\_TS}$ slope versus temperature $dV_{O\_TS}/dT = 2.65$ mV/°C only shows a ±5% slight variation over process, mismatch and supply voltage. The user needs to calibrate it (offset calibration) at ambient temperature in order to get rid of the $V_{O\_TS}$ spread at ambient temperature (±15%). Table 41-43. Temperature Sensor Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------|--------------------------------------------------------|--------------------------------------------------------------|-----|-------|-----|-------| | V <sub>O_TS</sub> | Output Voltage | T <sub>A</sub> = 27°C | | 0.800 | | V | | V <sub>O_TS(accuracy)</sub> | Output Voltage Accuracy | T <sub>A</sub> = 27°C | -15 | | 15 | % | | dV <sub>O_TS</sub> /dT | Temperature Sensitivity (Slope Voltage vs Temperature) | | | 2.65 | | mV/°C | | | Slope accuracy | | -5 | | 5 | % | | | T | After offset calibration Over temperature range -40 to 85 °C | -5 | | 5 | °C | | | Temperature accuracy | After offset calibration Over temperature range 0 to 80 °C | -3 | | 3 | °C | | t <sub>START</sub> | Startup Time | After ADC_ACR.TSON = 1 | | 20 | 40 | μs | | Z <sub>0</sub> | Output Impedance | | | | 30 | Ω | | I <sub>VDDCORE</sub> | Current Consumption (Core) | | | 50 | 100 | μΑ | # 41.11 AC Characteristics ### 41.11.1 Master Clock Characteristics Table 41-44. Master Clock Waveform Parameters | | Symbol | Parameter | Conditions | Min | Max | Unit | |---|-------------------------|------------------------|-----------------|-----|-----|------| | ſ | 1/(t <sub>CPMCK</sub> ) | Master Clock Frequency | VDDCORE @ 1.62V | | 64 | MHz | For Master Clock Frequency between 60 MHz and 64 MHz, the PLLCK must be set and used between 120 MHz and 128 MHz with the prescaler set at 2 (PRES field in PMC\_MCKR). ### 41.11.2 I/O Characteristics Criteria used to define the maximum frequency of the I/Os: - Output duty cycle (40%–60%) - Minimum output swing: 100 mV to VDDIO 100 mV - Minimum output swing: 100 mV to VDDIO 100 mV - Addition of rising and falling time inferior to 75% of the period Table 41-45. I/O Characteristics | Symbol | Parameter | | Conditions | Min | Max | Unit | |---------------------------|-----------------------------------------------------|-------|----------------------------------|------|------------|------| | | | 30 pF | V <sub>DDIO</sub> = 1.62V | | 45 | | | FreqMax1 | Pin Group 1 <sup>(1)</sup> Maximum output frequency | 30 pr | $V_{DDIO} = 3.0V$ | | 64 | | | rieqiviaxi | Fin Gloup 1 Maximum output frequency | 45 pF | V <sub>DDIO</sub> = 1.62V | | 34 | MHz | | | | 45 pi | $V_{DDIO} = 3.0V$ | | 45 | | | | | 30 pF | V <sub>DDIO</sub> = 1.62V | 11 | | | | PulseminH₁ | Pin Group 1 <sup>(1)</sup> High Level Pulse Width | 30 pr | $V_{DDIO} = 3.0V$ | 7.7 | | ne | | ruisemini i <sub>1</sub> | Fill Gloup 100 Flight Level Fulse Width | 45 pF | $V_{DDIO} = 1.8V$ | 14.7 | 14.7<br>11 | ns | | | | 45 pr | $V_{DDIO} = 3.0V$ | 11 | | | | | Pin Group 1 <sup>(1)</sup> Low Level Pulse Width | 30 pF | V <sub>DDIO</sub> = 1.62V | 11 | | | | PulseminL <sub>1</sub> | | 30 pr | $V_{DDIO} = 3.0V$ | 7.7 | | 200 | | ruiseiliiliL <sub>1</sub> | | 45 pF | V <sub>DDIO</sub> = 1.62V | 14.7 | | ns | | | | 45 pr | $V_{DDIO} = 3.0V$ | 11 | | | | FreqMax2 | Pin Group 2 <sup>(2)</sup> Maximum output frequency | | 1.62V < V <sub>DDIO</sub> < 3.6V | | 35 | MHz | | PulseminH <sub>2</sub> | Pin Group 2 <sup>(2)</sup> High Level Pulse Width | | 1.62V < V <sub>DDIO</sub> < 3.6V | 14.5 | | ns | | PulseminL <sub>2</sub> | Pin Group 2 <sup>(2)</sup> Low Level Pulse Width | 05 5 | 1.62V < V <sub>DDIO</sub> < 3.6V | 14.5 | | ns | | FreqMax3 | Pin Group 3 <sup>(3)</sup> Maximum output frequency | 25 pF | 1.62V < V <sub>DDIO</sub> < 3.6V | | 20 | MHz | | PulseminH <sub>3</sub> | Pin Group 3 <sup>(3)</sup> High Level Pulse Width | | 1.62V < V <sub>DDIO</sub> < 3.6V | 25 | | ns | | PulseminL <sub>3</sub> | Pin Group 3 <sup>(3)</sup> Low Level Pulse Width | | 1.62V < V <sub>DDIO</sub> < 3.6V | 25 | | ns | Notes: 1. Pin Group 1 = PA14, PA2 - 2. Pin Group 2 = PA[0-13], PA[15-28], PA[30-31], PB[0-9], PB[12-14], PC[0-31] - 3. Pin Group 3 = PB[10-11] # 41.11.3 SPI Characteristics Figure 41-20. SPI Master Mode with (CPOL = NCPHA = 0) or (CPOL = NCPHA = 1) Figure 41-21. SPI Master Mode with (CPOL = 0 and NCPHA = 1) or (CPOL = 1 and NCPHA = 0) Figure 41-22. SPI Slave Mode with (CPOL = 0 and NCPHA = 1) or (CPOL = 1 and NCPHA = 0) Figure 41-23. SPI Slave Mode with (CPOL = NCPHA = 0) or (CPOL = NCPHA = 1) ### 41.11.3.1 Maximum SPI Frequency The following formulas give maximum SPI frequency in Master read and write modes and in Slave read and write modes. #### **Master Write Mode** The SPI is only sending data to a slave device such as an LCD, for example. The limit is given by SPI<sub>2</sub> (or SPI<sub>5</sub>) timing. Since it gives a maximum frequency above the maximum pad speed (see Section 41.11.2 "I/O Characteristics"), the maximum SPI frequency is the one from the pad. # **Master Read Mode** $$f_{SPCK}Max = \frac{1}{SPI_0(orSPI_3) + t_{valid}}$$ $t_{valid}$ is the slave time response to output data after deleting an SPCK edge. For a non-volatile memory with $t_{valid}$ (or $t_{v}$ ) = 12 ns Max, $f_{SPCK}$ Max = 48 MHz @ $V_{DDIO}$ = 3.3V. #### **Slave Read Mode** In slave mode, SPCK is the input clock for the SPI. The max SPCK frequency is given by setup and hold timings SPI<sub>7</sub>/SPI<sub>8</sub>(or SPI<sub>10</sub>/SPI<sub>11</sub>). Since this gives a frequency well above the pad limit, the limit in slave read mode is given by SPCK pad. # **Slave Write Mode** $$f_{SPCK}Max = \frac{1}{2x(SPI_{6max}(orSPI_{9max}) + t_{su})}$$ For 3.3V I/O domain and SPI6, $f_{SPCK}Max = 25$ MHz. $t_{su}$ is the setup time from the master before sampling data. # 41.11.3.2 SPI Timings SPI timings are given for the following domains: - 1.8V domain: VDDIO from 1.65 to 1.95 V, maximum external capacitor = 30 pF - 3.3V domain: VDDIO from 3.0 to 3.6 V, maximum external capacitor = 30 pF Table 41-46. SPI Timings | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|-----------------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------| | ODI | MICO Coture time before CDCK rises (resetor) | 3.3V domain | 17 | | ns | | SPI <sub>0</sub> | MISO Setup time before SPCK rises (master) | 1.8V domain | 19 | | ns | | ODI | MICO Hald time of the ODOL since (see star) | 3.3V domain | 0 | | ns | | SPI <sub>1</sub> | MISO Hold time after SPCK rises (master) | 1.8V domain | 0 | 3 3 18 20 17.5 19 | ns | | CDI | SDCK riging to MOSI Delay (master) | 3.3V domain | -3 | 3 | ns | | SPI <sub>2</sub> | SPCK rising to MOSI Delay (master) | 1.8V domain | -4 | 2 | ns | | CDI | MISO Set un time before SDCV felle (meeter) | 3.3V domain | 17 | | ns | | SPI <sub>3</sub> | MISO Setup time before SPCK falls (master) | 1.8V domain | 19 | | ns | | CDI | MISO Hold time ofter SDOV falls (master) | 3.3V domain | 0 | | ns | | SPI <sub>4</sub> | MISO Hold time after SPCK falls (master) | 1.8V domain | 0 | | ns | | CDI | CDCV falling to MOCL Delay (master) | 3.3V domain | -3 | 3 | ns | | SPI <sub>5</sub> | SPCK falling to MOSI Delay (master) | 1.8V domain | -3.5 | 3 | ns | | CDI | CDCV falling to MICO Delay (alays) | 3.3V domain | 5 | 18 | ns | | SPI <sub>6</sub> | SPCK falling to MISO Delay (slave) | 1.8V domain | n 19 ns n 0 ns n 0 ns n -3 3 ns n -3.5 3 ns n 5 18 ns n 5 20 ns n 0 ns ns n 0 ns ns n 2 ns ns n 5 17.5 ns n 5 19 ns n 0 ns ns n 0 ns ns n 2 ns ns | ns | | | CDI | MOSI Satura time before SDCK rises (alove) | 3.3V domain | 0 | 3<br>2<br>3<br>3<br>18<br>20 | ns | | SPI <sub>7</sub> | PI <sub>7</sub> MOSI Setup time before SPCK rises (slave) | 1.8V domain | 0 | | ns | | en. | MOSI Hold time after SPCK rises (alove) | 3.3V domain 2 | | | ns | | SPI <sub>8</sub> | MOSI Hold time after SPCK rises (slave) | 1.8V domain | 2 | | ns | | CDI | SDCK riging to MISO Delay (alays) | 3.3V domain | 5 | 17.5 | ns | | SPI <sub>9</sub> | SPCK rising to MISO Delay (slave) | 1.8V domain | 5 | 19 | ns | | CDI | MOCL Cature time haters CDCV falls (slave) | 3.3V domain | 0 | | ns | | SPI <sub>10</sub> | MOSI Setup time before SPCK falls (slave) | 1.8V domain | 0 | | ns | | CDI | MOSI Hold time ofter SPOV falls (alays) | 3.3V domain | 2 | | ns | | SPI <sub>11</sub> | MOSI Hold time after SPCK falls (slave) | 1.8V domain | 2.5 | | ns | | CDI | NDCS cotup to SDCV riging (clove) | 3.3V domain | 6.7 | | ns | | SPI <sub>12</sub> | NPCS setup to SPCK rising (slave) | 1.8V domain | 7 | | ns | | CDI | NDCC hold after CDCV falling (aloue) | 3.3V domain | 0 | | ns | | SPI <sub>13</sub> | NPCS hold after SPCK falling (slave) | 1.8V domain | 0 | ns n | ns | | CDI | NDCC action to CDCV falling (clave) | 3.3V domain | 6.6 | | ns | | SPI <sub>14</sub> | NPCS setup to SPCK falling (slave) | 1.8V domain | 6.7 | | ns | | CDI | NPCS hold after SPCK falling (slave) | 3.3V domain | 0 | | ns | | SPI <sub>15</sub> | NECO HOID AILER OF CR. TAILING (Stave) | 1.8V domain | 0 | | ns | Note that in SPI master mode the SAM3S does not sample the data (MISO) on the opposite edge where data clocks out (MOSI) but the same edge is used as shown in Figure 41-20 and Figure 41-21. ### 41.11.4 HSMCI Timings The High Speed MultiMedia Card Interface (HSMCI) supports the MultiMedia Card (MMC) Specification V4.3, the SD Memory Card Specification V2.0, the SDIO V2.0 specification and CE-ATA V1.1. ### 41.11.5 SSC Timings SSC timings are given assuming the following VDDIO supply and load: - VDDIO = 1.62V @ 25pF - VDDIO = 3V @ 25pF SSC timings are given for the following domains: - 1.8V domain: VDDIO from 1.65V to 1.95V, maximum external capacitor = 25 pF - 3.3V domain: VDDIO from 3.0V to 3.6V, maximum external capacitor = 25 pF Figure 41-24. SSC Transmitter, TK and TF as output Figure 41-25. SSC Transmitter, TK as input and TF as output Figure 41-26. SSC Transmitter, TK as Output and TF as Input Figure 41-27. SSC Transmitter, TK and TF as Input Figure 41-28. SSC Receiver RK and RF as Input Figure 41-29. SSC Receiver, RK as Input and RF as Output Figure 41-30. SSC Receiver, RK and RF as Output Figure 41-31. SSC Receiver, RK as Output and RF as Input Table 41-47. SSC Timings | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------------------|-----------------------------------------------------|-------------|---------------------------------------|----------------------------------------|------| | | | Transmitter | | | | | 000 | TV - due to TE/TD /TV - stout TE - stout) | 1.8V domain | 1 | 30.5 | | | $SSC_0$ | TK edge to TF/TD (TK output, TF output) | 3.3V domain | 1.5 | 30.5 | ns | | 000 | TICLL TEMPORTY: LITE LAND | 1.8V domain | 6 <sup>(2)</sup> | 19 <sup>(2)</sup> | | | SSC <sub>1</sub> | TK edge to TF/TD (TK input, TF output) | 3.3V domain | 6 <sup>(2)</sup> | 17 <sup>(2)</sup> | ns | | 000 | TE action times hafers TV adms (TV suite it) | 1.8V domain | 18 - t <sub>CPMCK</sub> | | | | SSC <sub>2</sub> | TF setup time before TK edge (TK output) | 3.3V domain | 16 - t <sub>CPMCK</sub> | | ns | | 000 | TE hold time of the TV odes (TV output) | 1.8V domain | t <sub>CPMCK</sub> - 5 | | | | SSC <sub>3</sub> | TF hold time after TK edge (TK output) | 3.3V domain | t <sub>CPMCK</sub> - 5 | | ns | | CCC (1) | TV admata TE/TD /TV autaut TE inquit) | 1.8V domain | $1.5 + (2 \times t_{CPMCK})^{(1)(2)}$ | $30 + (2 \times t_{CPMCK})^{(1)(2)}$ | | | SSC <sub>4</sub> <sup>(1)</sup> | TK edge to TF/TD (TK output, TF input) | 3.3V domain | $1.4 + (2 \times t_{CPMCK})^{(1)(2)}$ | $30.5 + (2 \times t_{CPMCK})^{(1)(2)}$ | ns | | 000 | TE action times hafers TV adms (TV innert) | 1.8V domain | 13.5 | | | | SSC <sub>5</sub> | TF setup time before TK edge (TK input) | 3.3V domain | 14.5 | | ns | | 000 | TE hald time after TV aday (TV in mot) | 1.8V domain | 1 | | | | SSC <sub>6</sub> | TF hold time after TK edge (TK input) | 3.3V domain | 0.8 | | ns | | SSC <sub>7</sub> <sup>(1)</sup> | TV admata TE/TD /TV innut TE innut) | 1.8V domain | $6 + (3 \times t_{CPMCK})^{(1)(2)}$ | $19.5 + (3 \times t_{CPMCK})^{(1)(2)}$ | | | 33C7 | TK edge to TF/TD (TK input, TF input) | 3.3V domain | $6 + (3 \times t_{CPMCK})^{(1)(2)}$ | 17.5 + $(3 \times t_{CPMCK})^{(1)(2)}$ | ns | | | | Receiver | | | | | 000 | DE/DD cature times before DV edge (DV input) | 1.8V domain | 1.2 | | | | SSC <sub>8</sub> | RF/RD setup time before RK edge (RK input) | 3.3V domain | 0 | | ns | | 000 | DE/DD hald time after DK adva (DK is mut) | 1.8V domain | 1.7 | | | | SSC <sub>9</sub> | RF/RD hold time after RK edge (RK input) | 3.3V domain | 0.25 | | ns | | 000 | DK adag to DE (DK in aut) | 1.8V domain | 5.5 <sup>(2)</sup> | 19 <sup>(2)</sup> | | | SSC <sub>10</sub> | RK edge to RF (RK input) | 3.3V domain | 5.5 <sup>(2)</sup> | 17.5 <sup>(2)</sup> | ns | | 000 | DE/DD active time to force DK address (DK automatic | 1.8V domain | 17 - t <sub>CPMCK</sub> | | | | SSC <sub>11</sub> | RF/RD setup time before RK edge (RK output) | 3.3V domain | 16 - t <sub>CPMCK</sub> | | ns | | 220 | DE/DD hold time ofter DV adds /DV autout) | 1.8V domain | t <sub>CPMCK</sub> - 6 | | no | | SSC <sub>12</sub> | RF/RD hold time after RK edge (RK output) | 3.3V domain | t <sub>CPMCK</sub> - 5.5 | | ns | | 000 | DK adag to DE (DK autout) | 1.8V domain | 1 <sup>(2)</sup> | 30.5 <sup>(2)</sup> | | | SSC <sub>13</sub> | RK edge to RF (RK output) | 3.3V domain | 1 <sup>(2)</sup> | 30 <sup>(2)</sup> | ns | Notes: 1. Timings SSC<sub>4</sub> and SSC<sub>7</sub> depend on the start condition. When STTDLY = 0 (Receive start delay) and START = 4, or 5 or 7 (Receive Start Selection), two Periods of the MCK must be added to timings. <sup>2.</sup> For output signals (TF, TD, RF), Min and Max access times are defined. The Min access time is the time between the TK (or RK) edge and the signal change. The Max access timing is the time between the TK edge and the signal stabilization. Figure 41-32 illustrates Min and Max accesses for SSC<sub>0</sub>. The same applies for SSC<sub>1</sub>, SSC<sub>4</sub>, and SSC<sub>7</sub>, SSC<sub>10</sub> and SSC<sub>13</sub>. Figure 41-32. Min and Max Access Time of Output Signals # 41.11.6 SMC Timings SMC timings are given for the following domains: - 1.8V domain: VDDIO from 1.65 to 1.95 V, maximum external capacitor = 25 pF - 3.3V domain: VDDIO from 3.0 to 3.6 V, maximum external capacitor = 25 pF SMC timings are given with the following conditions: - VDDIO = 1.62V @ 30 pF - VDDIO = 3V @ 50 pF Timings are given assuming a capacitance load on data, control and address pads. In the following tables $t_{\text{CPMCK}}$ is the MCK period. ### 41.11.6.1 Read Timings Table 41-48. SMC Read Signals - NRD Controlled (READ\_MODE = 1) | | Parameter | N | lin | М | ax | | |------------------|------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|-------------|-------------|------| | Symbol | VDDIO Supply | 1.8V Domain | 3.3V Domain | 1.8V Domain | 3.3V Domain | Unit | | | | NO HOLD SETTIN | IGS (nrd hold = 0) | | | | | SMC <sub>1</sub> | Data Setup before NRD High | 27 | 25.5 | | | ns | | SMC <sub>2</sub> | Data Hold after NRD High | 0 | 0 | | | ns | | | | HOLD SETTING | SS (nrd hold ≠ 0) | | | | | SMC <sub>3</sub> | Data Setup before NRD High | 25 | 20.4 | | | ns | | SMC <sub>4</sub> | Data Hold after NRD High | 0 | 0 | | | ns | | | HOLD | or NO HOLD SETTING | S (nrd hold ≠ 0, nrd ho | ld = 0) | | | | SMC <sub>5</sub> | A0-A22 Valid before NRD High | (nrd setup + nrd<br>pulse) × t <sub>CPMCK</sub> + 12 | (nrd setup + nrd pulse) $\times$ t <sub>CPMCK</sub> + 10.5 | | | ns | | SMC <sub>6</sub> | NCS low before NRD High | (nrd setup + nrd<br>pulse - ncs rd setup)<br>× t <sub>CPMCK</sub> + 12 | (nrd setup + nrd pulse<br>- ncs rd setup)<br>× t <sub>CPMCK</sub> + 11 | | | ns | | SMC <sub>7</sub> | NRD Pulse Width | nrd pulse $\times$ t <sub>CPMCK</sub> - 5 | nrd pulse × t <sub>CPMCK</sub> - 5 | | | ns | Table 41-49. SMC Read Signals - NCS Controlled (READ\_MODE = 0) | | Parameter Min | | in | Max | | | | | |-------------------|------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------|-------------|------|--|--| | Symbol | VDDIO supply | 1.8V Domain | 3.3V Domain | 1.8V Domain | 3.3V Domain | Unit | | | | | NO HOLD SETTINGS (ncs rd hold = 0) | | | | | | | | | SMC <sub>8</sub> | Data Setup before NCS High | 26 | 23.5 | | | ns | | | | SMC <sub>9</sub> | Data Hold after NCS High | 0 | 0 | | | ns | | | | | HOLD SETTINGS (ncs rd hold ≠ 0) | | | | | | | | | SMC <sub>10</sub> | Data Setup before NCS High | 21 | 18.5 | | | ns | | | | SMC <sub>11</sub> | Data Hold after NCS High | 0 | 0 | | | ns | | | | | HOLD or | NO HOLD SETTINGS | (ncs rd hold ≠ 0, ncs | rd hold = 0) | | | | | | SMC <sub>12</sub> | A0-A22 valid before NCS High | (ncs rd setup + ncs rd pulse) × t <sub>CPMCK</sub> - 1 | (ncs rd setup + ncs rd pulse) × t <sub>CPMCK</sub> - 1 | | | ns | | | | SMC <sub>13</sub> | NRD low before NCS High | (ncs rd setup + ncs<br>rd pulse - nrd setup)<br>× t <sub>CPMCK</sub> - 1 | (ncs rd setup + ncs<br>rd pulse - nrd setup)<br>× t <sub>CPMCK</sub> - 1 | | | ns | | | | SMC <sub>14</sub> | NCS Pulse Width | ncs rd pulse length × t <sub>CPMCK</sub> - 5 | ncs rd pulse length × t <sub>CPMCK</sub> - 5 | | | ns | | | # 41.11.6.2 Write Timings Table 41-50. SMC Write Signals - NWE Controlled (WRITE\_MODE = 1) | | | М | in | М | ax | | |-------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|-------------|-------------|------| | Symbol | Parameter | 1.8V Domain | 3.3V Domain | 1.8V Domain | 3.3V Domain | Unit | | | HOLI | D or NO HOLD SETTINGS | (nwe hold ≠ 0, nwe hold = | 0) | | | | SMC <sub>15</sub> | Data Out Valid before NWE<br>High | nwe pulse × t <sub>CPMCK</sub> - 4 | nwe pulse × t <sub>CPMCK</sub> - 4 | | | ns | | SMC <sub>16</sub> | NWE Pulse Width | nwe pulse $\times$ t <sub>CPMCK</sub> -5 | nwe pulse × t <sub>CPMCK</sub> - 5 | | | ns | | SMC <sub>17</sub> | A0-A22 valid before NWE low | nwe setup × t <sub>CPMCK</sub> + 12.5 | nwe setup × t <sub>CPMCK</sub> + 11.5 | | | ns | | SMC <sub>18</sub> | NCS low before NWE high | (nwe setup - ncs rd setup + nwe pulse) $\times$ t <sub>CPMCK</sub> + 4 | (nwe setup - ncs rd setup + nwe pulse) $\times$ t <sub>CPMCK</sub> + 6 | | | ns | | | | HOLD SETTINGS | (nwe hold ≠ 0) | | | | | SMC <sub>19</sub> | NWE High to Data OUT,<br>NBS0/A0 NBS1, NBS2/A1,<br>NBS3, A2–A25 change | nwe hold × t <sub>CPMCK</sub> - 6 | nwe hold × t <sub>CPMCK</sub> - 6 | | | ns | | SMC <sub>20</sub> | NWE High to NCS Inactive (1) | (nwe hold - ncs wr hold) $\times$ t <sub>CPMCK</sub> - 4 | (nwe hold - ncs wr hold) $\times$ t <sub>CPMCK</sub> - 5 | | | ns | | | | NO HOLD SETTING | S (nwe hold = 0) | | | | | SMC <sub>21</sub> | NWE High to Data OUT,<br>NBS0/A0 NBS1, NBS2/A1,<br>NBS3, A2–A25, NCS<br>change <sup>(1)</sup> | 5 | 5 | | | ns | Table 41-51. SMC Write NCS Controlled (WRITE\_MODE = 0) | | | M | lin | Max | | | |-------------------|-----------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|-----|-------------|------| | Symbol | Parameter | 1.8V Domain | 1.8V Domain 3.3V Domain | | 3.3V Domain | Unit | | SMC <sub>22</sub> | Data Out Valid before NCS<br>High | ncs wr pulse × t <sub>CPMCK</sub> - 1 | ncs wr pulse × t <sub>CPMCK</sub> - 1 | | | ns | | SMC <sub>23</sub> | NCS Pulse Width | ncs wr pulse × t <sub>CPMCK</sub> - 5 | ncs wr pulse × t <sub>CPMCK</sub> - 5 | | | ns | | SMC <sub>24</sub> | A0–A22 valid before NCS low | ncs wr setup × t <sub>CPMCK</sub> - 2 | ncs wr setup × t <sub>CPMCK</sub> - 1.5 | | | ns | | SMC <sub>25</sub> | NWE low before NCS high | (ncs wr setup - nwe setup<br>+ ncs pulse) × t <sub>CPMCK</sub> - 1 | (ncs wr setup - nwe setup<br>+ ncs pulse) × t <sub>CPMCK</sub> - 1 | | | ns | | SMC <sub>26</sub> | NCS High to Data Out,<br>A0–A25, change | ncs wr hold × t <sub>CPMCK</sub> - 6 | ncs wr hold × t <sub>CPMCK</sub> - 5 | | | ns | | SMC <sub>27</sub> | NCS High to NWE Inactive | (ncs wr hold - nwe hold) $\times$ $t_{\text{CPMCK}}$ - 2 | (ncs wr hold - nwe hold) $\times$ t <sub>CPMCK</sub> - 1.5 | | | ns | Notes: 1. hold length = total cycle duration - setup duration - pulse duration. "hold length" is for "ncs wr hold length" or "NWE hold length". Figure 41-33. SMC Timings - NCS Controlled Read and Write Figure 41-34. SMC Timings - NRD Controlled Read and NWE Controlled Write # 41.11.7 USART in SPI Mode Timings USART SPI timings are given for the following domains: - 1.8V domain: VDDIO from 1.65 to 1.95 V, maximum external capacitor = 25 pF - 3.3V domain: VDDIO from 3.0 to 3.6 V, maximum external capacitor = 25 pF Timings are given with the following conditions: - VDDIO = 1.62V and 3V - SCK/MISO/MOSI load = 30 pF Figure 41-35. USART SPI Master Mode Figure 41-36. USART SPI Slave Mode (Mode 1 or 2) Figure 41-37. USART SPI Slave Mode (Mode 0 or 3) Table 41-52. USART SPI Timings | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|--------------------------------------|----------------------------|----------------------------------------------------------------------------|------------|------| | | | Master Mode | | | - | | SPI <sub>0</sub> | SCK Period | 1.8V domain<br>3.3V domain | t <sub>CPMCK</sub> × 6 | | ns | | SPI <sub>1</sub> | Input Data Setup Time | 1.8V domain<br>3.3V domain | $0.5 \times t_{CPMCK} + 3.4$<br>$0.5 \times t_{CPMCK} + 3.1$ | | ns | | SPI <sub>2</sub> | Input Data Hold Time | 1.8V domain<br>3.3V domain | $1.5 \times t_{CPMCK} + 0.5$<br>$1.5 \times t_{CPMCK} + 0$ | | ns | | SPI <sub>3</sub> | Chip Select Active to Serial Clock | 1.8V domain<br>3.3V domain | 1.5 × SCK + 0.2<br>1.5 × SCK + 0.2 | | ns | | SPI <sub>4</sub> | Output Data Setup Time | 1.8V domain<br>3.3V domain | -5.2<br>-4.2 | 3.9<br>3.6 | ns | | SPI <sub>5</sub> | Serial Clock to Chip Select Inactive | 1.8V domain<br>3.3V domain | 1 × SCK - 4<br>1 × SCK - 3 | | ns | | | | Slave Mode | | | · | | SPI <sub>6</sub> | SCK falling to MISO | 1.8V domain<br>3.3V domain | 5.8<br>5.8 | 27<br>24 | ns | | SPI <sub>7</sub> | MOSI Setup time before SCK rises | 1.8V domain<br>3.3V domain | $2 \times t_{\text{CPMCK}} + 2.5$ $2 \times t_{\text{CPMCK}} + 2.2$ | | ns | | SPI <sub>8</sub> | MOSI Hold time after SCK rises | 1.8V domain<br>3.3V domain | 0 + 0.2<br>0 + 0.2 | | ns | | SPI <sub>9</sub> | SCK rising to MISO | 1.8V domain<br>3.3V domain | 6 | 26<br>24 | ns | | SPI <sub>10</sub> | MOSI Setup time before SCK falls | 1.8V domain<br>3.3V domain | $2 \times t_{CPMCK} + 2$ $2 \times t_{CPMCK} + 2$ | | ns | | SPI <sub>11</sub> | MOSI Hold time after SCK falls | 1.8V domain<br>3.3V domain | 0 + 1.5<br>0 + 1 | | ns | | SPI <sub>12</sub> | NPCS0 setup to SCK rising | 1.8V domain<br>3.3V domain | $2.5 \times t_{CPMCK} - 1$ $2.5 \times t_{CPMCK} - 1$ | | ns | | SPI <sub>13</sub> | NPCS0 hold after SCK falling | 1.8V domain<br>3.3V domain | $1.5 \times t_{CPMCK} + 3.1$<br>$1.5 \times t_{CPMCK} + 3$ | | ns | | SPI <sub>14</sub> | NPCS0 setup to SCK falling | 1.8V domain<br>3.3V domain | $2.5 \times t_{\text{CPMCK}} - 1.5$<br>$2.5 \times t_{\text{CPMCK}} - 1.5$ | | ns | | SPI <sub>15</sub> | NPCS0 hold after SCK rising | 1.8V domain<br>3.3V domain | $1.5 \times t_{CPMCK} + 2.5$<br>$1.5 \times t_{CPMCK} + 2.3$ | | ns | ### 41.11.8 Two-wire Serial Interface Characteristics Table 41-53 describes the requirements for devices connected to the Two-wire Serial Bus. For timing symbols refer to Figure 41-38. Table 41-53. **Two-wire Serial Bus Requirements** | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------------------|----------------------------------------------------------------|-------------------------------------------------|------------------------------------------|-----------------------------------|------| | V <sub>IL</sub> | Input Low-voltage | | -0.3 | $0.3 \times V_{DDIO}$ | V | | V <sub>IH</sub> | Input High-voltage | | $0.7 \times V_{DDIO}$ | V <sub>CC</sub> + 0.3 | V | | V <sub>hys</sub> | Hysteresis of Schmitt Trigger Inputs | | 0.150 | _ | V | | V <sub>OL</sub> | Output Low-voltage | 3 mA sink current | _ | 0.4 | V | | t <sub>r</sub> | Rise Time for both TWD and TWCK | | 20 + 0.1C <sub>b</sub> <sup>(1)(2)</sup> | 300 | ns | | t <sub>fo</sub> | Output Fall Time from V <sub>IHmin</sub> to V <sub>ILmax</sub> | 10 pF < C <sub>b</sub> < 400 pF<br>Figure 41-38 | 20 + 0.1C <sub>b</sub> <sup>(1)(2)</sup> | 250 | ns | | C <sub>i</sub> <sup>(1)</sup> | Capacitance for each I/O pin | | _ | 10 | pF | | f <sub>TWCK</sub> | TWCK clock frequency | | 0 | 400 | kHz | | D | Natura of multi-un manifestaria | f <sub>TWCK</sub> ≤ 100 kHz | (V <sub>DDIO</sub> - 0.4V) ÷ 3mA | 1000ns ÷ C <sub>b</sub> | Ω | | Rp | Value of pull-up resistor | f <sub>TWCK</sub> > 100 kHz | (V <sub>DDIO</sub> - 0.4V) ÷ 3mA | 300ns ÷ C <sub>b</sub> | Ω | | | Law Barind of the TWOK starts | f <sub>TWCK</sub> ≤ 100 kHz | (3) | _ | μs | | $t_{LOW}$ | Low Period of the TWCK clock | f <sub>TWCK</sub> > 100 kHz | (3) | _ | μs | | | Llimb radical of the TMCK shall | f <sub>TWCK</sub> ≤ 100 kHz | (3) | _ | μs | | t <sub>HIGH</sub> | High period of the TWCK clock | f <sub>TWCK</sub> > 100 kHz | (3) | - | μs | | | Hold Time (reported) CTART condition | f <sub>TWCK</sub> ≤ 100 kHz | t <sub>HIGH</sub> | _ | μs | | t <sub>h(start)</sub> | Hold Time (repeated) START condition | f <sub>TWCK</sub> > 100 kHz | t <sub>HIGH</sub> | - | μs | | | Cot up time for a reported CTART condition | f <sub>TWCK</sub> ≤ 100 kHz | t <sub>HIGH</sub> | - | μs | | t <sub>su(start)</sub> | Set-up time for a repeated START condition | f <sub>TWCK</sub> > 100 kHz | t <sub>HIGH</sub> | _ | μs | | | Date hald time | f <sub>TWCK</sub> ≤ 100 kHz | 0 | 3 × t <sub>CPMCK</sub> (5) | μs | | t <sub>h(data)</sub> | Data hold time | f <sub>TWCK</sub> > 100 kHz | 0 | $3 \times t_{\text{CPMCK}}^{(5)}$ | μs | | | Data action time | f <sub>TWCK</sub> ≤ 100 kHz | $t_{LOW}$ - $3 \times t_{CPMCK}$ (5) | _ | ns | | t <sub>su(data)</sub> | Data setup time | f <sub>TWCK</sub> > 100 kHz | $t_{LOW}$ - $3 \times t_{CPMCK}$ (5) | _ | ns | | | Set up time for STOP condition | f <sub>TWCK</sub> ≤ 100 kHz | t <sub>HIGH</sub> | _ | μs | | t <sub>su(stop)</sub> | Setup time for STOP condition | f <sub>TWCK</sub> > 100 kHz | t <sub>HIGH</sub> | | μs | | | Bus free time between a STOP and START | f <sub>TWCK</sub> ≤ 100 kHz | t <sub>LOW</sub> | _ | μs | | t <sub>BUF</sub> | condition | f <sub>TWCK</sub> > 100 kHz | t <sub>LOW</sub> | _ | μs | - Notes: 1. Required only for $f_{TWCK} > 100 \text{ kHz}$ - 2. $C_b$ = capacitance of one bus line in pF. Per I2C Standard, $C_b$ Max = 400 pF - 3. The TWCK low Period is defined as follows: $t_{LOW} = ((CLDIV \times 2^{CKDIV}) + 4) \times t_{MCK}$ - 4. The TWCK high period is defined as follows: $t_{HIGH} = ((CHDIV \times 2^{CKDIV}) + 4) \times t_{MCK}$ - 5. $t_{CPMCK} = MCK$ Bus Period. Figure 41-38. Two-wire Serial Bus Timing ### 41.11.9 Embedded Flash Characteristics The embedded flash is fully tested during production test, the flash contents are not set to a known state prior to shipment. Therefore, the flash contents should be erased prior to programming an application. The maximum operating frequency is given in tables 41-54 and 41-55 but is limited by the Embedded Flash access time when the processor is fetching code out of it. The tables 41-54 and 41-55 give the device maximum operating frequency depending on the field FWS of the EEFC\_FMR. This field defines the number of wait states required to access the Embedded Flash Memory. Table 41-54. Embedded Flash Wait State VDDCORE Set at 1.65V | FWS | Read Operations | Maximum Operating Frequency (MHz) | |-----|-----------------|-----------------------------------| | 0 | 1 cycle | 21 | | 1 | 2 cycles | 35 | | 2 | 3 cycles | 60 | | 3 | 4 cycles | 64 | Table 41-55. Embedded Flash Wait State VDDCORE Set at 1.80V | FWS | Read Operations | Maximum Operating Frequency (MHz) | |-----|-----------------|-----------------------------------| | 0 | 1 cycle | 25 | | 1 | 2 cycles | 44 | | 2 | 3 cycles | 64 | Table 41-56. AC Flash Characteristics | Parameter | Conditions | Min | Тур | Max | Unit | | |--------------------|-------------------------------|-----|-----|------|--------|--| | Dragge Cycle Time | Per page including auto-erase | | | 4.6 | ms | | | Program Cycle Time | Per page without auto-erase | | | 2.3 | ms | | | Full Chip Erase | | | 10 | 11.5 | ms | | | Data Retention | Not Powered or Powered | 10 | | | years | | | Fadurana | Write/Erase cycles @ 25°C 30K | | 30K | | avalaa | | | Endurance | Write/Erase cycles @ 85°C | 10K | | | cycles | | # 42. Mechanical Characteristics # 42.1 100-lead LQFP Mechanical Characteristics This package respects the recommendations of the NEMI User Group. Figure 42-1. 100-lead LQFP Package Mechanical Drawing COTROL DIMENSIONS ARE IN MILLIMETERS. | COTROL | DINILING | 10145 / | | IVIILLIIVII | LILING. | | |------------------|------------|---------|--------|-------------|---------|-------| | SYMBOL | MILLIMETER | | | | INCH | | | SIMBUL | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | А | _ | _ | 1.60 | _ | _ | 0.063 | | A1 | 0.05 | _ | 0.15 | 0.002 | _ | 0.006 | | A2 | 1.35 | 1.40 | 1.45 | 0.053 | 0.055 | 0.057 | | D | 1 | 6.00 B | SC. | 0. | 630 BS | SC. | | D1 | 1- | 4.00 B | SC. | 0. | 551 BS | SC. | | E | 1 | 6.00 B | SC. | 0. | 630 BS | SC. | | E1 | 1. | 4.00 B | SC. | 0. | 551 BS | SC. | | R <sub>2</sub> | 0.08 | _ | 0.20 | 0.003 | _ | 0.008 | | R1 | 0.08 | _ | _ | 0.003 | _ | _ | | θ | 0, | 3.5° | 7* | 0, | 3.5* | 7* | | θι | 0, | _ | _ | 0, | _ | _ | | θг | 1 1° | 12° | 1.3° | 11" | 12° | 13* | | θз | 11° | 12* | 13° | 11* | 12° | 13° | | С | 0.09 | _ | 0.20 | 0.004 | _ | 0.008 | | L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | | L <sub>1</sub> | 1 | .00 RE | F | 0.039 REF | | | | S | 0.20 | _ | _ | 0.008 | _ | _ | | b | 0.17 | 0.20 | 0.27 | 0.007 | 0.008 | 0.01 | | е | | 0.50 | BSC. | 0.0 | 20 BS | Э. | | D2 | | 12.00 | ) | 0.472 | | | | E2 | | 12.00 | ) | 0 | .472 | | | TOLERANCES OF FO | | | RM AND | POSIT | ΓΙΟΝ | | | aaa | 0.20 | | | 0.008 | | | | bbb | | 0.20 | | 0.008 | | | | ccc | | 0.08 | | 0.003 | | | | ddd | | 0.08 | | ( | 0.003 | | | | | | | | | | Note: 1. This drawing is for general information only. Refer to JEDEC Drawing MS-026 for additional information. Table 42-1. Device and LQFP Package Maximum Weight | SAM3S8/SD8 | 800 | mg | |------------|-----|----| # Table 42-2. Package Reference | JEDEC Drawing Reference | MS-026 | |-------------------------|--------| | JESD97 Classification | e3 | ### Table 42-3. LQFP Package Characteristics | -<br>- | | |----------------------------|---| | Moisture Sensitivity Level | 3 | # 42.2 100-ball TFBGA Mechanical Characteristics This package respects the recommendations of the NEMI User Group. Figure 42-2. 100-ball TFBGA Package Drawing Table 42-4. Soldering Information (Substrate Level) | Ball Land | TBD | |------------------------|-----| | Soldering Mask Opening | TBD | #### Table 42-5. Device Maximum Weight | 139.82 | mg | |--------|----| ### Table 42-6. 100-ball Package Characteristics | oisture Sensitivity Level | 3 | |---------------------------|---| |---------------------------|---| # Table 42-7. Package Reference | JEDEC Drawing Reference | TBD | |-------------------------|-----| | JESD97 Classification | e1 | # 42.3 64-lead LQFP Mechanical Characteristics This package respects the recommendations of the NEMI User Group. Figure 42-3. 64-lead LQFP Package Drawing Table 42-8. 64-lead LQFP Package Dimensions (in mm) | | Millimeter | | | | Inch | | | |------------|------------|-----------|--------------------|------------|-----------|-------|--| | Symbol | Min | Nom | Max | Min | Nom | Max | | | Α | _ | - | 1.60 | _ | _ | 0.063 | | | A1 | 0.05 | - | 0.15 | 0.002 | - | 0.006 | | | A2 | 1.35 | 1.40 | 1.45 | 0.053 | 0.055 | 0.057 | | | D | | 12.00 BSC | | | 0.472 BSC | | | | D1 | | 10.00 BSC | | | 0.383 BSC | | | | E | | 12.00 BSC | | | 0.472 BSC | | | | E1 | | 10.00 BSC | | | 0.383 BSC | | | | R2 | 0.08 | - | 0.20 | 0.003 | _ | 0.008 | | | R1 | 0.08 | - | - | 0.003 | _ | - | | | q | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | $\theta_1$ | 0° | - | - | 0° | _ | - | | | $\theta_2$ | 11° | 12° | 13° | 11° | 12° | 13° | | | $\theta_3$ | 11° | 12° | 13° | 11° | 12° | 13° | | | С | 0.09 | _ | 0.20 | 0.004 | _ | 0.008 | | | L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | | | L1 | | 1.00 REF | | 0.039 REF | | | | | S | 0.20 | - | _ | 0.008 | _ | - | | | b | 0.17 | 0.20 | 0.27 | 0.007 | 0.008 | 0.011 | | | е | | 0.50 BSC. | | 0.020 BSC. | | | | | D2 | | 7.50 | | | 0.285 | | | | E2 | 7.50 | | | 0.285 | | | | | | | Toleran | ices of Form and F | Position | | | | | aaa | 0.20 | | | 0.008 | | | | | bbb | 0.20 | | | 0.008 | | | | | CCC | 0.08 | | | | 0.003 | | | | ddd | | 0.08 | | | 0.003 | | | # Table 42-9. Device and LQFP Package Maximum Weight | SAM3S8/SD8 | 750 | mg | |------------|-----|----| # Table 42-10. LQFP Package Reference | JEDEC Drawing Reference | MS-026 | | |-------------------------|--------|--| | JESD97 Classification | e3 | | # Table 42-11. LQFP Package Characteristics | Moisture Sensitivity Level | 3 | |----------------------------|---| # 42.4 64-lead QFN Mechanical Characteristics This package respects the recommendations of the NEMI User Group. Figure 42-4. 64-lead QFN Package Drawing Table 42-12. Device and QFN Package Maximum Weight (Preliminary) | SAM3S8/SD8 | 280 | mg | |------------|-----|----| Table 42-13. QFN Package Reference | JEDEC Drawing Reference | MO-220 | | |-------------------------|--------|--| | JESD97 Classification | e3 | | # Table 42-14. QFN Package Characteristics | Moisture Sensitivity Level | 3 | |----------------------------|---| # 42.5 Soldering Profile Table 42-15 gives the recommended soldering profile from J-STD-020C. Table 42-15. Soldering Profile | Profile Feature | Green Package | |--------------------------------------------|---------------------| | Average Ramp-up Rate (217°C to Peak) | 3°C/sec. max. | | Preheat Temperature 175°C ±25°C | 180 sec. max. | | Temperature Maintained Above 217°C | 60 sec. to 150 sec. | | Time within 5°C of Actual Peak Temperature | 20 sec. to 40 sec. | | Peak Temperature Range | 260°C | | Ramp-down Rate | 6°C/sec. max. | | Time 25°C to Peak Temperature | 8 min. max. | Note: The package is certified to be backward compatible with Pb/Sn soldering profile. A maximum of three reflow passes is allowed per component. # 42.6 Packaging Resources Land Pattern Definition. Refer to the following IPC Standards: - IPC-7351A and IPC-782 (Generic Requirements for Surface Mount Design and Land Pattern Standards) http://landpatterns.ipc.org/default.asp - Atmel Green and RoHS Policy and Package Material Declaration Datasheet available on www.atmel.com # 43. Ordering Information Table 43-1. Ordering Codes for SAM3S8/SD8 Devices | Ordering Code | MRL | Flash<br>(Kbytes) | Package | Package Type | Operating Temperature<br>Range | |----------------|-----|-------------------|----------|--------------|--------------------------------| | ATSAM3S8CA-AU | А | 512 | LQFP100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S8CA-CU | А | 512 | TFBGA100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S8BA-AU | А | 512 | LQFP64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S8BA-MU | А | 512 | QFN64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3SD8CA-AU | А | 512 | LQFP100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3SD8CA-CU | А | 512 | TFBGA100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3SD8BA-AU | А | 512 | LQFP64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3SD8BA-MU | А | 512 | QFN64 | Green | Industrial<br>-40°C to 85°C | #### Marking 44. All devices are marked with the Atmel logo and the ordering code. Additional marking is as follows: #### where "YY": manufactory year "WW": manufactory week "V": revision "XXXXXXXXX": lot number # 45. SAM3S8/SD8 Series Errata ### 45.1 Errata Revision A Parts Revision A parts Chip IDs are the following: SAM3S8B: 0x289B0A60 SAM3S8C: 0x28AB0A60 SAM3SD8B: 0x299B0A60 SAM3SD8C: 0x29AB0A60 #### 45.1.1 Flash Memory ### Issue: Fetching Error After Reading the Unique Identifier After reading the Unique Identifier (or using the STUI/SPUI command), the processor may fetch wrong instructions. It depends on the code and on the region of the code. **Workaround:** In order to avoid this problem, follow the steps below: - 1. Set bit 16 of EEFC Flash Mode Register to 1 - 2. Send the Start Read Unique Identifier command (STUI) by writing the Flash Command - 3. Register with the STUI command. - 4. Wait for the FRDY bit to fall - 5. Read the Unique ID (and next bits if required) - 6. Send the Stop Read Unique Identifier command (SPUI) by writing the Flash Command - 7. Register with the SPUI command. - 8. Wait for the FRDY bit to rise - 9. Clear bit 16 of EEFC Flash Mode Register Note: During the sequence, the software cannot run out of Flash (so it has to run out of SRAM). ### 45.1.2 Analog-to-Digital Converter (ADC) #### Issue: Wrong First Conversions The first conversions done by the ADC may be erroneous if the maximum gain (x4 in single ended or x2 in differential mode) is not used. The issue appears after the power-up or if a conversion has not occurred for 1 minute. #### **Workaround:** Four workarounds are possible: - A. Perform an automatic calibration. The next conversions will be correct for any channels and any settings. Note that this calibration needs to be performed if no conversion has occurred for 1 minute or for a new chip start-up. - B. Perform 16 dummy conversions on one channel (whatever conditions used in term of setup of gain, single/differential, offset, and channel selected). The next conversions will be correct for any channels and any settings. Note that these dummy conversions need to be performed if no conversion has occurred for 1 minute or for a new chip start-up. - C. Perform a dummy conversion on a single ended channel on which an external voltage of ADVREF/2 (+/-10%) is applied. Use the following conditions for this conversion: gain at 4, offset set at 1. The next - conversions will be correct for any channels and any settings. Note that this dummy conversion needs to be performed if no conversion has occurred for 1 minute or for a new chip start-up. - D. Perform a dummy conversion on a differential channel on which the two inputs are connected together and connected to any voltage (from 0 to ADVREF). Use the following conditions for this conversion: gain at 4, offset set at 1. The next conversions will be correct for any channels and any settings. Note that this dummy conversion needs to be performed if no conversion has occurred for 1 minute or for a new chip start-up. #### 45.1.3 SAM-BA ### Issue: Start-up Issue When Using No Clock on XIN If no crystal (between XIN/XOUT) or ceramic resonator (between XIN/XOUT) or bypass mode (on XIN) is used, SAM-BA may not start on some parts. As SAM-BA is running by default when the Flash is erased, the parts can not be accessed even by JTAG under these conditions. **Workaround:** Use external crystal or ceramic resonator on XIN/XOUT or use the Main oscillator in bypass mode (applying a clock on XIN). # **Revision History** In the tables that follow, the most recent version of the document appears first. Table 45-1. SAM3S8/SD8 Series Datasheet Rev. 11090B Revision History | Table 45-1. | SAM3S8/SD8 Series Datasheet Rev. 11090B Revision History | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Doc. Date | Changes | | | Reformatted document | | | Minor editorial changes throughout | | | Section "Description" | | | In first paragraph, corrected "6x general-purpose 16-bit timers" to "two 3-channel general-purpose 16-bit timers" | | | Section "Features" | | | "Peripherals": | | | - corrected "6 Three-Channel 16-bit Timer/Counter" to "Two 3-channel 16-bit Timer Counters" | | | - added "Register Write Protection" | | | Section 1. "Configuration Summary" | | | Table 1-1 "Configuration Summary": | | | - renamed package "BGA100" to "TFBGA100" | | | - added note "Three TC channels are reserved for internal use" to number of Timer Counter channels for devices SAM3S8B and SAM3SD8B | | | Section 2. "Block Diagram" | | | Figure 2-1 "SAM3S8/SD8 100-pin version Block Diagram": renumbered Timer Counter blocks as '0' and '1' (were previously both 'B') | | | Figure 2-2 "SAM3S8/SD8 64-pin version Block Diagram": renumbered Timer Counter block as '0' ' (was previously 'A') | | | Section 5. "Power Considerations" | | 18-Dec-14 | Added Section 5.2 "Power-up Considerations" | | | Below Figure 5-2 "Single Supply", added "For Analog Comparator, VDDIN needs to be greater than 2.0 V" to listed restrictions | | | Below Figure 5-3 "Core Externally Supplied", added "For Analog Comparator, VDDIN needs to be greater than 2.0 V" to listed restrictions | | | Figure 5-4 "Backup Battery": deleted caption "ADC, DAC, Analog Comparator Supply (2.0–3.6 V)"; renamed WAKEUPx to WKUPx; added list of restrictions below figure | | | Section 5.7 "Wake-up Sources": at end of section, added note explaining that Backup mode must not be entered if enabled WKUPx pins hold active polarity | | | Section 5.6.1 "Backup Mode": corrected referenced pin name "WUP" to "WKUP" | | | Section 5.6.2 "Wait Mode": corrected referenced pin name "WUP" to "WKUP" | | | Table 5-1 "Low-power Mode Configuration Summary": corrected referenced pin name "WUP" to "WKUP" | | | Section 8. "System Controller" | | | Removed Figure 8-1 "System Controller Block Diagram" (same diagram already present in Section 16. "SAM3 Supply Controller (SUPC)") | | | Section 9. "Peripherals" | | | Section 9.3 "Peripheral Signal Multiplexing on I/O Lines": in second paragraph, deleted sentence "The column "Comments" has been inserted in this table for the user's own comments; it may be used to track how pins are defined in an application." | | | Section 16. "SAM3 Supply Controller (SUPC)": modified title (was "SAM3 Supply Controller (SUPC) Programmer Datasheet") | Table 45-1. SAM3S8/SD8 Series Datasheet Rev. 11090B Revision History (Continued) | Doc. Date | Changes | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Section 21. "SAM3S8/SD8 Boot Program" | | | Section 21.5.3 "USB Device Port": in first paragraph, replaced phrase "from Windows 98SE to Windows XP" with "beginning with Windows 98 SE" | | | Section 21.5.4 "In Application Programming (IAP) Feature": replaced two instances of "MC_FSR register" with "EEFC_FSR" | | | Section 24. "Peripheral DMA Controller (PDC)": below section title, deleted sentence "This document describes the AHB Peripheral DMA Controller (AHB PDC) version 1.0.0." | | | Inserted Section 26. "Power Management Controller (PMC)" (PMC was previously subsection of Section 25. "Clock Generator") | | | Section 33. "Universal Synchronous Asynchronous Receiver Transmitter (USART)" | | | Section 33.8 "Universal Synchronous Asynchronous Receiver Transmitter (USART) User Interface": removed USART Version Register (offset 0xFC now reserved in Table 33-16 "Register Mapping") | | | Section 41. "SAM3S8/SD8 Electrical Characteristics" | | | Updated and harmonized use of symbols throughout | | | Table 41-1 "Absolute Maximum Ratings*": changed package "100-ball LFBGA" to "100-ball TFBGA" | | | Table 41-2 "DC Characteristics": removed "C <sub>IN</sub> / Input Capacitance" parameter; updated footnotes | | | Table 41-3 "1.8V Voltage Regulator Characteristics": | | | - deleted "Cf. External Capacitor Requirements" from CD <sub>IN</sub> and CD <sub>OUT</sub> conditions | | | - for " $t_{on}$ / Turn-on Time" parameter, removed row with conditions " $CD_{OUT}$ = 2.2 $\mu$ F, $V_{VDDOUT}$ reaches 1.8V (± 3%)" | | | Table 41-4 "Core Power Supply Brownout Detector Characteristics": added parameter "Reset Period" | | _ | Table 41-18 "XIN32 Clock Electrical Characteristics (In Bypass Mode)": in footnote, replaced "32768 kHz XTAL Oscillator" with "32.768 kHz crystal oscillator" | | 18-Dec-14 | Updated Figure 41-15 "XIN32 Clock Timing" | | | Table 41-20 "Crystal Characteristics": corrected symbol "W" to "Ω" for ESR values | | | Updated Figure 41-17 "XIN Clock Timing" | | | Table 41-29 "INL, DNL, 12-bit Mode, VDDIN 2.4V to 3.6V Supply Voltage Conditions": added "Symbol" column | | | Table 41-30 "Gain Error, 12-bit Mode, VDDIN 2.4V to 3.6V Supply Voltage Conditions": added "Symbol" column | | | Table 41-31 "Error Offset With or Without Calibration, 12-bit Mode, VDDIN 2.4V to 3.6V Supply Voltage Conditions": added "Symbol" column | | | Table 41-32 "Static Performance Characteristics 10-bit Mode (1)": added "Symbol" column | | | Table 41-33 "Dynamic Performance Characteristics in Single-ended and 12-bit Mode (1)": added "Symbol" column | | | Table 41-34 "Dynamic Performance Characteristics in Differential and 12-bit Mode(1)": added "Symbol" column | | | Figure 41-19 "Simplified Acquisition Path": replaced caption "12-bit ADC Core" with "12-bit ADC" | | | Section 41.7.1.1 "Track and Hold Time vs Source Output Impedance": corrected two instances of field name "TRACTIM" to "TRACKTIM" | | | Table 41-36 "Analog Inputs": added "Symbol" column | | | Table 41-39 "Static Performance Characteristics": added "Symbol" column | | | Table 41-40 "Dynamic Performance Characteristics": added "Symbol" column | | | Table 41-41 "Analog Outputs": added "Symbol" column | | | Table 41-42 "Analog Comparator Characteristics": added "Symbol" column | | | Section 41.10 "Temperature Sensor": specified instances of "27°C" as ambient temperature | | | Section 41.11.3.1 "Maximum SPI Frequency": updated content under "Master Read Mode" | | | Table 41-47 "SSC Timings": removed footnotes defining 1.8V and 3.3V domains (this information is now found at the beginning of Section 41.11.5 "SSC Timings") | Table 45-1. SAM3S8/SD8 Series Datasheet Rev. 11090B Revision History (Continued) | Changes | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Section 41. "SAM3S8/SD8 Electrical Characteristics" (cont'd) | | Table 41-48 "SMC Read Signals - NRD Controlled (READ_MODE = 1)", Table 41-49 "SMC Read Signals - NCS Controlled (READ_MODE = 0)", Table 41-50 "SMC Write Signals - NWE Controlled (WRITE_MODE = 1)", and Table 41-51 "SMC Write NCS Controlled (WRITE_MODE = 0)": removed footnotes defining 1.8V and 3.3V domains (this information is now found at the beginning of Section 41.11.6 "SMC Timings") | | Table 41-52 "USART SPI Timings": removed footnotes defining 1.8V and 3.3V domains (this information is now found at the beginning of Section 41.11.7 "USART in SPI Mode Timings") | | Section 41.11.9 "Embedded Flash Characteristics": | | - added paragraph "The embedded flash is fully tested during production test, the flash contents are not set to a known state prior to shipment. Therefore, the flash contents should be erased prior to programming an application" to beginning of section | | - in second paragraph, corrected "field FWS of the MC_FMR" to "field FWS of the EEFC_FMR" | | Table 41-53 "Two-wire Serial Bus Requirements": added parameter "Bus free time between a STOP and START condition" | | Section 42. "Mechanical Characteristics" | | Inserted heading Section 42.1 "100-lead LQFP Mechanical Characteristics" | | Inserted heading Section 42.2 "100-ball TFBGA Mechanical Characteristics" and added sentence "This package respects the recommendations of the NEMI User Group." | | Figure 42-2 "100-ball TFBGA Package Drawing": changed title (was "100-ball LFBGA Package Drawing") | | Table 42-5 "Device Maximum Weight": replaced "TBD" with "139.82" | | Inserted heading Section 42.3 "64-lead LQFP Mechanical Characteristics" | | Table 42-11 "LQFP Package Characteristics": corrected title (was "LQFP and QFN Package Characteristics") | | Inserted heading Section 42.4 "64-lead QFN Mechanical Characteristics" | | Updated Figure 42-4 "64-lead QFN Package Drawing" | | Deleted Table 41-12. "64-pad QFN Package Dimensions (in mm)" (package dimensions are now included in Figure 42-4 "64-lead QFN Package Drawing") | | Section 43. "Ordering Information" | | Table 43-1 "Ordering Codes for SAM3S8/SD8 Devices": deleted "(Kbytes)" from "Package" column header; updated package name "QFP" to "LQFP"; updated package name "BGA" to "TFBGA" | | Inserted Section 44. "Marking" (was previously subsection of Section 45. "SAM3S8/SD8 Series Errata") | | Section 45. "SAM3S8/SD8 Series Errata" | | Added Section 45.1.3 "SAM-BA" | | | # Table 45-2. SAM3S8/SD8 Series Datasheet Rev. 11090A Revision History | Doc. Date | Changes | |-----------|-------------| | 10-Feb-12 | First Issue | # **Table of Contents** | Des | cription. | | 1 | |-----|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | Fea | tures | | 2 | | 1. | Configu | ration Summary | 4 | | 2. | Block Di | iagram | 5 | | 3. | Signal D | Description | 7 | | 4. | 4.1 SAI | M3S8B/D8B Package and Pinout. | 11 | | 5. | Power C | Considerations | 16 | | | <ul><li>5.2 Pov</li><li>5.3 Voli</li><li>5.4 Typ</li><li>5.5 Low</li><li>5.6 Wa</li></ul> | wer Supplies wer-up Considerations tage Regulator bical Powering Schematics v-power Modes ke-up Sources | 16<br>17<br>17<br>19 | | 6. | 6.1 Ger<br>6.2 Sys<br>6.3 Tes<br>6.4 NR | steput Lines 2 neral Purpose I/O Lines 2 stem I/O Lines 2 st Pin 2 ASE Pin 2 | 24<br>24<br>26<br>26 | | 7. | Memorie | 98 | 27 | | | | bedded Memories | | | 8. | System | Controller | 31 | | | | stem Controller and Peripherals Mapping | | | 9. | - | rals | | | | | ipheral Identifiers | | | | | ipheral Signal Multiplexing on I/O Lines | | | 10. | ARM Co | rtex-M3 Processor | 37 | | | 10.1 Abo | out this section | 37 | | | 10.2 Abo | out the Cortex-M3 processor and core peripherals | 37 | | | | grammers model | | | | | mory model | | | | | ception model | | | | 10.6 Fau | ult handling | 34 | | | 10.7 | Power management | | |-----|--------|----------------------------------------|-----| | | 10.8 | Instruction set summary | 68 | | | 10.9 | Intrinsic functions | 71 | | | 10.10 | About the instruction descriptions | 72 | | | 10.11 | Memory access instructions | 79 | | | 10.12 | General data processing instructions | 94 | | | | Multiply and divide instructions | | | | | Saturating instructions. | | | | | Bitfield instructions | | | | | Branch and control instructions | | | | | Miscellaneous instructions | | | | | About the Cortex-M3 peripherals | | | | | Nested Vectored Interrupt Controller | | | | | System control block | | | | | • | | | | | System timer, SysTick | | | | | Memory protection unit | | | | 10.23 | Glossary | 198 | | 11. | Debu | ug and Test Features | 202 | | | 11.1 | Description | | | | 11.2 | Embedded Characteristics | | | | 11.3 | Application Examples | | | | 11.4 | Debug and Test Pin Description | | | | 11.5 | Functional Description. | | | | 11.5 | Turiolional Description. | 200 | | 12. | Rese | et Controller (RSTC) | 210 | | | 12.1 | Description | 210 | | | 12.2 | Embedded Characteristics | | | | 12.3 | Block Diagram | 211 | | | 12.4 | Functional Description | 212 | | | 12.5 | Reset Controller (RSTC) User Interface | | | | _ | | | | 13. | Real | l-time Timer (RTT) | 223 | | | 13.1 | Description | 223 | | | 13.2 | Embedded Characteristics | 223 | | | 13.3 | Block Diagram | 223 | | | 13.4 | Functional Description | 224 | | | 13.5 | Real-time Timer (RTT) User Interface | 226 | | 4.4 | Daal | Time Cleak (DTC) | 224 | | 14. | | l Time Clock (RTC) | | | | 14.1 | Description | | | | 14.2 | Block Diagram | | | | 14.3 | Product Dependencies | | | | 14.4 | Functional Description | 232 | | | 14.5 | Real Time Clock (RTC) User Interface | 238 | | 15 | \A/a+a | chdog Timor (WDT) | 050 | | 13. | | chdog Timer (WDT) | | | | 15.1 | Description | | | | 15.2 | Embedded Characteristics | | | | 15.3 | Block Diagram | | | | 15.4 | Functional Description | | | | 15.5 | Watchdog Timer (WDT) User Interface | 257 | | 16. | SAM | 3 Supply Controller (SUPC) | | |-------------|--------------|-----------------------------------------------------------------|------| | | 16.1 | Description | | | | 16.2 | Embedded Characteristics | | | | 16.3 | Block Diagram | | | | 16.4 | Supply Controller Functional Description | | | | 16.5 | Supply Controller (SUPC) User Interface | 272 | | 17. | Gen | eral Purpose Backup Registers (GPBR) | 282 | | | 17.1 | Description | | | | 17.2 | Embedded Characteristics | | | | 17.3 | General Purpose Backup Registers (GPBR) User Interface | | | 40 | | | | | 18. | | anced Embedded Flash Controller (EEFC) | | | | 18.1 | Description. | | | | 18.2 | Embedded Characteristics | | | | 18.3<br>18.4 | Product Dependencies | | | | _ | • | | | | 18.5 | Enhanced Embedded Flash Controller (EEFC) User Interface | 290 | | 19. | Fast | Flash Programming Interface (FFPI) | 301 | | | 19.1 | Description | 301 | | | 19.2 | Embedded Characteristics | 301 | | | 19.3 | Parallel Fast Flash Programming | 302 | | 20 | Over | is Badundanau Chash Calaulatian Unit (CDCCU) | 0.40 | | 20. | - | ic Redundancy Check Calculation Unit (CRCCU) | | | | 20.1 | Description | | | | 20.2 | Embedded Characteristics | | | | 20.3 | CRCCU Block Diagram | | | | 20.4 | Product Dependencies | | | | 20.5 | CRCCU Functional Description. | | | | 20.6 | Transfer Control Registers Memory Mapping | | | | 20.7 | Cyclic Redundancy Check Calculation Unit (CRCCU) User Interface | 320 | | 21. | SAM | 3S8/SD8 Boot Program | 336 | | | 21.1 | Description | 336 | | | 21.2 | Hardware and Software Constraints | 336 | | | 21.3 | Flow Diagram | 336 | | | 21.4 | Device Initialization | 337 | | | 21.5 | SAM-BA Monitor | 338 | | 22. | Bus | Matrix (MATRIX) | 342 | | | 22.1 | Description | | | | 22.2 | Embedded Characteristics | | | | 22.3 | Memory Mapping | | | | 22.4 | Special Bus Granting Techniques | | | | 22.5 | Arbitration | | | | 22.6 | System I/O Configuration | | | | 22.7 | Write Protect Registers | | | | 22.8 | Bus Matrix (MATRIX) User Interface | | | 22 | Ct-t | a Marray Cantrallay (SMC) | o=- | | <b>2</b> 3. | | C Memory Controller (SMC) | | | | 23.1 | Description | ააა | | | 23.2 | Embedded Characteristics | . 355 | |-----|-------|--------------------------------------------------|-------| | | 23.3 | I/O Lines Description | | | | 23.4 | Product Dependencies | . 356 | | | 23.5 | External Memory Mapping | . 356 | | | 23.6 | Connection to External Devices | . 357 | | | 23.7 | Application Example | . 359 | | | 23.8 | Standard Read and Write Protocols | . 361 | | | 23.9 | Scrambling/Unscrambling Function | . 369 | | | 23.10 | Automatic Wait States | . 369 | | | 23.11 | Data Float Wait States | . 374 | | | 23.12 | External Wait | . 378 | | | 23.13 | Slow Clock Mode | . 384 | | | 23.14 | Asynchronous Page Mode | . 386 | | | 23.15 | Static Memory Controller (SMC) User Interface | . 389 | | 24. | Perip | oheral DMA Controller (PDC) | . 400 | | | 24.1 | Description | | | | 24.2 | Embedded Characteristics | . 400 | | | 24.3 | Block Diagram | | | | 24.4 | Functional Description. | | | | 24.5 | Peripheral DMA Controller (PDC) User Interface | | | 25 | Clock | k Generator | 446 | | 25. | | | | | | 25.1 | Description | | | | 25.2 | Embedded Characteristics | | | | 25.3 | Block Diagram | | | | 25.4 | Slow Clock. | | | | 25.5 | Main Clock. | | | | 25.6 | Divider and PLL Block | . 422 | | 26. | Powe | er Management Controller (PMC) | . 424 | | | 26.1 | Description | . 424 | | | 26.2 | Embedded Characteristics | . 424 | | | 26.3 | Block Diagram | . 425 | | | 26.4 | Master Clock Controller | . 425 | | | 26.5 | Processor Clock Controller | . 426 | | | 26.6 | SysTick Clock | . 426 | | | 26.7 | USB Clock Controller | . 426 | | | 26.8 | Peripheral Clock Controller | . 427 | | | 26.9 | Free Running Processor Clock | . 427 | | | 26.10 | Programmable Clock Output Controller | . 427 | | | 26.11 | Fast Startup | . 427 | | | 26.12 | Main Crystal Clock Failure Detector | . 429 | | | | Programming Sequence | | | | 26.14 | Clock Switching Details | . 432 | | | 26.15 | Write Protection Registers | . 435 | | | | Power Management Controller (PMC) User Interface | | | 27. | Chip | Identifier (CHIPID) | . 467 | | | 27.1 | Description | | | | 27.2 | Embedded Characteristics | | | | 27.3 | Chip Identifier (CHIPID) User Interface | | | | | | | | 28. | Para | Ilel Input/Output Controller (PIO) | 474 | |-------|-------|-------------------------------------------------------------------|-----| | | 28.1 | Description | 474 | | | 28.2 | Embedded Characteristics | 475 | | | 28.3 | Block Diagram | 476 | | | 28.4 | Product Dependencies | 478 | | | 28.5 | Functional Description | 479 | | | 28.6 | I/O Lines Programming Example | 492 | | | 28.7 | Parallel Input/Output Controller (PIO) User Interface | 493 | | 29. | Sync | chronous Serial Controller (SSC) | 551 | | | 29.1 | Description | | | | 29.2 | Embedded Characteristics | | | | 29.3 | Block Diagram | | | | 29.4 | Application Block Diagram | | | | 29.5 | Pin Name List | 553 | | | 29.6 | Product Dependencies | 553 | | | 29.7 | Functional Description | 554 | | | 29.8 | SSC Application Examples | 565 | | | 29.9 | Synchronous Serial Controller (SSC) User Interface | 568 | | 30. | Two- | wire Interface (TWI2) | 595 | | ••• | 30.1 | Description | | | | 30.2 | Embedded Characteristics | 595 | | | 30.3 | List of Abbreviations | 596 | | | 30.4 | Block Diagram | 596 | | | 30.5 | Application Block Diagram | 597 | | | 30.6 | Product Dependencies | | | | 30.7 | Functional Description | 599 | | | 30.8 | Master Mode | 600 | | | 30.9 | Multi-master Mode | 612 | | | 30.10 | Slave Mode | 615 | | | 30.11 | Two-wire Interface (TWI) User Interface | 622 | | 31. | Seria | al Peripheral Interface (SPI) | 637 | | | 31.1 | Description | | | | 31.2 | Embedded Characteristics | | | | 31.3 | Block Diagram | | | | 31.4 | Application Block Diagram | | | | 31.5 | Signal Description | | | | 31.6 | Product Dependencies | 639 | | | 31.7 | Functional Description | 641 | | | 31.8 | Serial Peripheral Interface (SPI) User Interface | 655 | | 32. | Univ | ersal Asynchronous Receiver Transceiver (UART) | 671 | | | 32.1 | Description | | | | 32.2 | Embedded Characteristics | | | | 32.3 | Block Diagram | | | | 32.4 | Product Dependencies | | | | 32.5 | UART Operations | | | | 32.6 | Universal Asynchronous Receiver Transmitter (UART) User Interface | | | 00 | | | | | .5.5. | univ | ersal Synchronous Asynchronous Receiver Transmitter (USART) | 689 | | | 33.1 | Description | | |-----|-------|--------------------------------------------------------------------------------|-----| | | 33.2 | Embedded Characteristics | 689 | | | 33.3 | Block Diagram | 690 | | | 33.4 | Application Block Diagram | 691 | | | 33.5 | I/O Lines Description | 691 | | | 33.6 | Product Dependencies | 692 | | | 33.7 | Functional Description | 694 | | | 33.8 | Universal Synchronous Asynchronous Receiver Transmitter (USART) User Interface | 728 | | 34. | Time | r Counter (TC) | 757 | | | 34.1 | Description | 757 | | | 34.2 | Embedded Characteristics | 758 | | | 34.3 | Block Diagram | 759 | | | 34.4 | Pin Name List | 760 | | | 34.5 | Product Dependencies | 760 | | | 34.6 | Functional Description | 762 | | | 34.7 | Timer Counter (TC) User Interface | 781 | | 35. | High | Speed Multimedia Card Interface (HSMCI) | 809 | | | 35.1 | Description | | | | 35.2 | Embedded Characteristics | 809 | | | 35.3 | Block Diagram | 809 | | | 35.4 | Application Block Diagram | 810 | | | 35.5 | Pin Name List | 810 | | | 35.6 | Product Dependencies | 811 | | | 35.7 | Bus Topology | 811 | | | 35.8 | High Speed MultiMediaCard Operations | | | | 35.9 | SD/SDIO Card Operation | | | | 35.10 | CE-ATA Operation | | | | | HSMCI Boot Operation Mode | | | | | HSMCI Transfer Done Timings | | | | | Write Protection Registers | | | | | High Speed MultiMediaCard Interface (HSMCI) User Interface | | | 36. | Pulse | e Width Modulation (PWM) | 854 | | | 36.1 | Description | 854 | | | 36.2 | Embedded Characteristics | | | | 36.3 | Block Diagram | 856 | | | 36.4 | I/O Lines Description | 856 | | | 36.5 | Product Dependencies | 857 | | | 36.6 | Functional Description | 859 | | | 36.7 | Pulse Width Modulation (PWM) Controller User Interface | 885 | | 37. | USB | Device Port (UDP) | 933 | | | 37.1 | Description | 933 | | | 37.2 | Embedded Characteristics | 933 | | | 37.3 | Block Diagram | 934 | | | 37.4 | Product Dependencies | 935 | | | 37.5 | Typical Connection | 935 | | | 37.6 | Functional Description | | | | 37.7 | USB Device Port (UDP) User Interface | | | 38. | Anal | og Comparator Controller (ACC) | 972 | |-----|-------|---------------------------------------------------|------| | | 38.1 | Description | 972 | | | 38.2 | Embedded Characteristics | 972 | | | 38.3 | Block Diagram | 973 | | | 38.4 | Pin Name List | 973 | | | 38.5 | Product Dependencies | 974 | | | 38.6 | Functional Description | 975 | | | 38.7 | Analog Comparator Controller (ACC) User Interface | 976 | | 39. | Anal | og-to-Digital Converter (ADC) | | | | 39.1 | Description | 987 | | | 39.2 | Embedded Characteristics | 988 | | | 39.3 | Block Diagram | 989 | | | 39.4 | Signal Description | 989 | | | 39.5 | Product Dependencies | 990 | | | 39.6 | Functional Description | 992 | | | 39.7 | Analog-to-Digital Converter (ADC) User Interface | 1003 | | 40. | Digit | al-to-Analog Converter Controller (DACC) | 1027 | | | 40.1 | Description | 1027 | | | 40.2 | Embedded Characteristics | 1027 | | | 40.3 | Block Diagram | 1028 | | | 40.4 | Signal Description | 1028 | | | 40.5 | Product Dependencies | 1029 | | | 40.6 | Functional Description | 1030 | | | 40.7 | Digital-to-Analog Converter (DACC) User Interface | 1034 | | 41. | SAM | 3S8/SD8 Electrical Characteristics | 1050 | | | 41.1 | Absolute Maximum Ratings | 1050 | | | 41.2 | DC Characteristics | 1051 | | | 41.3 | Power Consumption | | | | 41.4 | Crystal Oscillators Characteristics | | | | 41.5 | PLLA, PLLB Characteristics | | | | 41.6 | USB Transceiver Characteristics | | | | 41.7 | 12-bit ADC Characteristics | | | | 41.8 | 12-bit DAC Characteristics | | | | 41.9 | Analog Comparator Characteristics | | | | | Temperature Sensor | | | | 41.11 | AC Characteristics | 1082 | | 42. | Mech | hanical Characteristics | | | | 42.1 | 100-lead LQFP Mechanical Characteristics | 1099 | | | 42.2 | 100-ball TFBGA Mechanical Characteristics | | | | 42.3 | 64-lead LQFP Mechanical Characteristics | 1102 | | | 42.4 | 64-lead QFN Mechanical Characteristics | 1104 | | | 42.5 | Soldering Profile | 1106 | | | 42.6 | Packaging Resources | 1106 | | 43 | | uring Information | | | 70. | Orde | ering Information | 1107 | | | | king | | | 45.1 | Errata Revision A Parts | 1109 | |----------|-------------------------|------| | Revision | History | 1111 | | Table of | Contents | i | **Atmel Corporation** 1600 Technology Drive, San Jose, CA 95110 USA **T:** (+1)(408) 441.0311 F: (+1)(408) 436.4200 www.atmel.com © 2014 Atmel Corporation. / Rev.: Atmel-11090B-ATARM-SAM3SB-SAM3SD8-Datasheet\_18-Dec-14. Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. ÅRM®, ARM Connected® logo, and others are the registered trademarks or trademarks of ARM Ltd. Windows® is a registered trademark of Microsoft Corporation in U.S. and or other countries. Other terms and product names may be trademarks of others. DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.